radeon_mode.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669
  1. /*
  2. * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
  3. * VA Linux Systems Inc., Fremont, California.
  4. * Copyright 2008 Red Hat Inc.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Original Authors:
  25. * Kevin E. Martin, Rickard E. Faith, Alan Hourihane
  26. *
  27. * Kernel port Author: Dave Airlie
  28. */
  29. #ifndef RADEON_MODE_H
  30. #define RADEON_MODE_H
  31. #include <drm_crtc.h>
  32. #include <drm_mode.h>
  33. #include <drm_edid.h>
  34. #include <drm_dp_helper.h>
  35. #include <drm_fixed.h>
  36. #include <drm_crtc_helper.h>
  37. #include <linux/i2c.h>
  38. #include <linux/i2c-algo-bit.h>
  39. struct radeon_bo;
  40. struct radeon_device;
  41. #define to_radeon_crtc(x) container_of(x, struct radeon_crtc, base)
  42. #define to_radeon_connector(x) container_of(x, struct radeon_connector, base)
  43. #define to_radeon_encoder(x) container_of(x, struct radeon_encoder, base)
  44. #define to_radeon_framebuffer(x) container_of(x, struct radeon_framebuffer, base)
  45. enum radeon_rmx_type {
  46. RMX_OFF,
  47. RMX_FULL,
  48. RMX_CENTER,
  49. RMX_ASPECT
  50. };
  51. enum radeon_tv_std {
  52. TV_STD_NTSC,
  53. TV_STD_PAL,
  54. TV_STD_PAL_M,
  55. TV_STD_PAL_60,
  56. TV_STD_NTSC_J,
  57. TV_STD_SCART_PAL,
  58. TV_STD_SECAM,
  59. TV_STD_PAL_CN,
  60. TV_STD_PAL_N,
  61. };
  62. enum radeon_underscan_type {
  63. UNDERSCAN_OFF,
  64. UNDERSCAN_ON,
  65. UNDERSCAN_AUTO,
  66. };
  67. enum radeon_hpd_id {
  68. RADEON_HPD_1 = 0,
  69. RADEON_HPD_2,
  70. RADEON_HPD_3,
  71. RADEON_HPD_4,
  72. RADEON_HPD_5,
  73. RADEON_HPD_6,
  74. RADEON_HPD_NONE = 0xff,
  75. };
  76. #define RADEON_MAX_I2C_BUS 16
  77. /* radeon gpio-based i2c
  78. * 1. "mask" reg and bits
  79. * grabs the gpio pins for software use
  80. * 0=not held 1=held
  81. * 2. "a" reg and bits
  82. * output pin value
  83. * 0=low 1=high
  84. * 3. "en" reg and bits
  85. * sets the pin direction
  86. * 0=input 1=output
  87. * 4. "y" reg and bits
  88. * input pin value
  89. * 0=low 1=high
  90. */
  91. struct radeon_i2c_bus_rec {
  92. bool valid;
  93. /* id used by atom */
  94. uint8_t i2c_id;
  95. /* id used by atom */
  96. enum radeon_hpd_id hpd;
  97. /* can be used with hw i2c engine */
  98. bool hw_capable;
  99. /* uses multi-media i2c engine */
  100. bool mm_i2c;
  101. /* regs and bits */
  102. uint32_t mask_clk_reg;
  103. uint32_t mask_data_reg;
  104. uint32_t a_clk_reg;
  105. uint32_t a_data_reg;
  106. uint32_t en_clk_reg;
  107. uint32_t en_data_reg;
  108. uint32_t y_clk_reg;
  109. uint32_t y_data_reg;
  110. uint32_t mask_clk_mask;
  111. uint32_t mask_data_mask;
  112. uint32_t a_clk_mask;
  113. uint32_t a_data_mask;
  114. uint32_t en_clk_mask;
  115. uint32_t en_data_mask;
  116. uint32_t y_clk_mask;
  117. uint32_t y_data_mask;
  118. };
  119. struct radeon_tmds_pll {
  120. uint32_t freq;
  121. uint32_t value;
  122. };
  123. #define RADEON_MAX_BIOS_CONNECTOR 16
  124. /* pll flags */
  125. #define RADEON_PLL_USE_BIOS_DIVS (1 << 0)
  126. #define RADEON_PLL_NO_ODD_POST_DIV (1 << 1)
  127. #define RADEON_PLL_USE_REF_DIV (1 << 2)
  128. #define RADEON_PLL_LEGACY (1 << 3)
  129. #define RADEON_PLL_PREFER_LOW_REF_DIV (1 << 4)
  130. #define RADEON_PLL_PREFER_HIGH_REF_DIV (1 << 5)
  131. #define RADEON_PLL_PREFER_LOW_FB_DIV (1 << 6)
  132. #define RADEON_PLL_PREFER_HIGH_FB_DIV (1 << 7)
  133. #define RADEON_PLL_PREFER_LOW_POST_DIV (1 << 8)
  134. #define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9)
  135. #define RADEON_PLL_USE_FRAC_FB_DIV (1 << 10)
  136. #define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11)
  137. #define RADEON_PLL_USE_POST_DIV (1 << 12)
  138. #define RADEON_PLL_IS_LCD (1 << 13)
  139. struct radeon_pll {
  140. /* reference frequency */
  141. uint32_t reference_freq;
  142. /* fixed dividers */
  143. uint32_t reference_div;
  144. uint32_t post_div;
  145. /* pll in/out limits */
  146. uint32_t pll_in_min;
  147. uint32_t pll_in_max;
  148. uint32_t pll_out_min;
  149. uint32_t pll_out_max;
  150. uint32_t lcd_pll_out_min;
  151. uint32_t lcd_pll_out_max;
  152. uint32_t best_vco;
  153. /* divider limits */
  154. uint32_t min_ref_div;
  155. uint32_t max_ref_div;
  156. uint32_t min_post_div;
  157. uint32_t max_post_div;
  158. uint32_t min_feedback_div;
  159. uint32_t max_feedback_div;
  160. uint32_t min_frac_feedback_div;
  161. uint32_t max_frac_feedback_div;
  162. /* flags for the current clock */
  163. uint32_t flags;
  164. /* pll id */
  165. uint32_t id;
  166. };
  167. struct radeon_i2c_chan {
  168. struct i2c_adapter adapter;
  169. struct drm_device *dev;
  170. union {
  171. struct i2c_algo_bit_data bit;
  172. struct i2c_algo_dp_aux_data dp;
  173. } algo;
  174. struct radeon_i2c_bus_rec rec;
  175. };
  176. /* mostly for macs, but really any system without connector tables */
  177. enum radeon_connector_table {
  178. CT_NONE = 0,
  179. CT_GENERIC,
  180. CT_IBOOK,
  181. CT_POWERBOOK_EXTERNAL,
  182. CT_POWERBOOK_INTERNAL,
  183. CT_POWERBOOK_VGA,
  184. CT_MINI_EXTERNAL,
  185. CT_MINI_INTERNAL,
  186. CT_IMAC_G5_ISIGHT,
  187. CT_EMAC,
  188. CT_RN50_POWER,
  189. CT_MAC_X800,
  190. };
  191. enum radeon_dvo_chip {
  192. DVO_SIL164,
  193. DVO_SIL1178,
  194. };
  195. struct radeon_fbdev;
  196. struct radeon_mode_info {
  197. struct atom_context *atom_context;
  198. struct card_info *atom_card_info;
  199. enum radeon_connector_table connector_table;
  200. bool mode_config_initialized;
  201. struct radeon_crtc *crtcs[6];
  202. /* DVI-I properties */
  203. struct drm_property *coherent_mode_property;
  204. /* DAC enable load detect */
  205. struct drm_property *load_detect_property;
  206. /* TV standard */
  207. struct drm_property *tv_std_property;
  208. /* legacy TMDS PLL detect */
  209. struct drm_property *tmds_pll_property;
  210. /* underscan */
  211. struct drm_property *underscan_property;
  212. struct drm_property *underscan_hborder_property;
  213. struct drm_property *underscan_vborder_property;
  214. /* hardcoded DFP edid from BIOS */
  215. struct edid *bios_hardcoded_edid;
  216. /* pointer to fbdev info structure */
  217. struct radeon_fbdev *rfbdev;
  218. };
  219. #define MAX_H_CODE_TIMING_LEN 32
  220. #define MAX_V_CODE_TIMING_LEN 32
  221. /* need to store these as reading
  222. back code tables is excessive */
  223. struct radeon_tv_regs {
  224. uint32_t tv_uv_adr;
  225. uint32_t timing_cntl;
  226. uint32_t hrestart;
  227. uint32_t vrestart;
  228. uint32_t frestart;
  229. uint16_t h_code_timing[MAX_H_CODE_TIMING_LEN];
  230. uint16_t v_code_timing[MAX_V_CODE_TIMING_LEN];
  231. };
  232. struct radeon_crtc {
  233. struct drm_crtc base;
  234. int crtc_id;
  235. u16 lut_r[256], lut_g[256], lut_b[256];
  236. bool enabled;
  237. bool can_tile;
  238. uint32_t crtc_offset;
  239. struct drm_gem_object *cursor_bo;
  240. uint64_t cursor_addr;
  241. int cursor_width;
  242. int cursor_height;
  243. uint32_t legacy_display_base_addr;
  244. uint32_t legacy_cursor_offset;
  245. enum radeon_rmx_type rmx_type;
  246. u8 h_border;
  247. u8 v_border;
  248. fixed20_12 vsc;
  249. fixed20_12 hsc;
  250. struct drm_display_mode native_mode;
  251. int pll_id;
  252. /* page flipping */
  253. struct radeon_unpin_work *unpin_work;
  254. int deferred_flip_completion;
  255. };
  256. struct radeon_encoder_primary_dac {
  257. /* legacy primary dac */
  258. uint32_t ps2_pdac_adj;
  259. };
  260. struct radeon_encoder_lvds {
  261. /* legacy lvds */
  262. uint16_t panel_vcc_delay;
  263. uint8_t panel_pwr_delay;
  264. uint8_t panel_digon_delay;
  265. uint8_t panel_blon_delay;
  266. uint16_t panel_ref_divider;
  267. uint8_t panel_post_divider;
  268. uint16_t panel_fb_divider;
  269. bool use_bios_dividers;
  270. uint32_t lvds_gen_cntl;
  271. /* panel mode */
  272. struct drm_display_mode native_mode;
  273. };
  274. struct radeon_encoder_tv_dac {
  275. /* legacy tv dac */
  276. uint32_t ps2_tvdac_adj;
  277. uint32_t ntsc_tvdac_adj;
  278. uint32_t pal_tvdac_adj;
  279. int h_pos;
  280. int v_pos;
  281. int h_size;
  282. int supported_tv_stds;
  283. bool tv_on;
  284. enum radeon_tv_std tv_std;
  285. struct radeon_tv_regs tv;
  286. };
  287. struct radeon_encoder_int_tmds {
  288. /* legacy int tmds */
  289. struct radeon_tmds_pll tmds_pll[4];
  290. };
  291. struct radeon_encoder_ext_tmds {
  292. /* tmds over dvo */
  293. struct radeon_i2c_chan *i2c_bus;
  294. uint8_t slave_addr;
  295. enum radeon_dvo_chip dvo_chip;
  296. };
  297. /* spread spectrum */
  298. struct radeon_atom_ss {
  299. uint16_t percentage;
  300. uint8_t type;
  301. uint16_t step;
  302. uint8_t delay;
  303. uint8_t range;
  304. uint8_t refdiv;
  305. /* asic_ss */
  306. uint16_t rate;
  307. uint16_t amount;
  308. };
  309. struct radeon_encoder_atom_dig {
  310. bool linkb;
  311. /* atom dig */
  312. bool coherent_mode;
  313. int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB, etc. */
  314. /* atom lvds/edp */
  315. uint32_t lcd_misc;
  316. uint16_t panel_pwr_delay;
  317. uint32_t lcd_ss_id;
  318. /* panel mode */
  319. struct drm_display_mode native_mode;
  320. };
  321. struct radeon_encoder_atom_dac {
  322. enum radeon_tv_std tv_std;
  323. };
  324. struct radeon_encoder {
  325. struct drm_encoder base;
  326. uint32_t encoder_enum;
  327. uint32_t encoder_id;
  328. uint32_t devices;
  329. uint32_t active_device;
  330. uint32_t flags;
  331. uint32_t pixel_clock;
  332. enum radeon_rmx_type rmx_type;
  333. enum radeon_underscan_type underscan_type;
  334. uint32_t underscan_hborder;
  335. uint32_t underscan_vborder;
  336. struct drm_display_mode native_mode;
  337. void *enc_priv;
  338. int audio_polling_active;
  339. int hdmi_offset;
  340. int hdmi_config_offset;
  341. int hdmi_audio_workaround;
  342. int hdmi_buffer_status;
  343. bool is_ext_encoder;
  344. u16 caps;
  345. };
  346. struct radeon_connector_atom_dig {
  347. uint32_t igp_lane_info;
  348. /* displayport */
  349. struct radeon_i2c_chan *dp_i2c_bus;
  350. u8 dpcd[8];
  351. u8 dp_sink_type;
  352. int dp_clock;
  353. int dp_lane_count;
  354. bool edp_on;
  355. };
  356. struct radeon_gpio_rec {
  357. bool valid;
  358. u8 id;
  359. u32 reg;
  360. u32 mask;
  361. };
  362. struct radeon_hpd {
  363. enum radeon_hpd_id hpd;
  364. u8 plugged_state;
  365. struct radeon_gpio_rec gpio;
  366. };
  367. struct radeon_router {
  368. u32 router_id;
  369. struct radeon_i2c_bus_rec i2c_info;
  370. u8 i2c_addr;
  371. /* i2c mux */
  372. bool ddc_valid;
  373. u8 ddc_mux_type;
  374. u8 ddc_mux_control_pin;
  375. u8 ddc_mux_state;
  376. /* clock/data mux */
  377. bool cd_valid;
  378. u8 cd_mux_type;
  379. u8 cd_mux_control_pin;
  380. u8 cd_mux_state;
  381. };
  382. struct radeon_connector {
  383. struct drm_connector base;
  384. uint32_t connector_id;
  385. uint32_t devices;
  386. struct radeon_i2c_chan *ddc_bus;
  387. /* some systems have an hdmi and vga port with a shared ddc line */
  388. bool shared_ddc;
  389. bool use_digital;
  390. /* we need to mind the EDID between detect
  391. and get modes due to analog/digital/tvencoder */
  392. struct edid *edid;
  393. void *con_priv;
  394. bool dac_load_detect;
  395. uint16_t connector_object_id;
  396. struct radeon_hpd hpd;
  397. struct radeon_router router;
  398. struct radeon_i2c_chan *router_bus;
  399. };
  400. struct radeon_framebuffer {
  401. struct drm_framebuffer base;
  402. struct drm_gem_object *obj;
  403. };
  404. extern enum radeon_tv_std
  405. radeon_combios_get_tv_info(struct radeon_device *rdev);
  406. extern enum radeon_tv_std
  407. radeon_atombios_get_tv_info(struct radeon_device *rdev);
  408. extern struct drm_connector *
  409. radeon_get_connector_for_encoder(struct drm_encoder *encoder);
  410. extern void radeon_connector_hotplug(struct drm_connector *connector);
  411. extern bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector);
  412. extern int radeon_dp_mode_valid_helper(struct radeon_connector *radeon_connector,
  413. struct drm_display_mode *mode);
  414. extern void radeon_dp_set_link_config(struct drm_connector *connector,
  415. struct drm_display_mode *mode);
  416. extern void dp_link_train(struct drm_encoder *encoder,
  417. struct drm_connector *connector);
  418. extern u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector);
  419. extern bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector);
  420. extern void atombios_dig_encoder_setup(struct drm_encoder *encoder, int action);
  421. extern void atombios_dig_transmitter_setup(struct drm_encoder *encoder,
  422. int action, uint8_t lane_num,
  423. uint8_t lane_set);
  424. extern int radeon_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
  425. uint8_t write_byte, uint8_t *read_byte);
  426. extern void radeon_i2c_init(struct radeon_device *rdev);
  427. extern void radeon_i2c_fini(struct radeon_device *rdev);
  428. extern void radeon_combios_i2c_init(struct radeon_device *rdev);
  429. extern void radeon_atombios_i2c_init(struct radeon_device *rdev);
  430. extern void radeon_i2c_add(struct radeon_device *rdev,
  431. struct radeon_i2c_bus_rec *rec,
  432. const char *name);
  433. extern struct radeon_i2c_chan *radeon_i2c_lookup(struct radeon_device *rdev,
  434. struct radeon_i2c_bus_rec *i2c_bus);
  435. extern struct radeon_i2c_chan *radeon_i2c_create_dp(struct drm_device *dev,
  436. struct radeon_i2c_bus_rec *rec,
  437. const char *name);
  438. extern struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev,
  439. struct radeon_i2c_bus_rec *rec,
  440. const char *name);
  441. extern void radeon_i2c_destroy(struct radeon_i2c_chan *i2c);
  442. extern void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus,
  443. u8 slave_addr,
  444. u8 addr,
  445. u8 *val);
  446. extern void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c,
  447. u8 slave_addr,
  448. u8 addr,
  449. u8 val);
  450. extern void radeon_router_select_ddc_port(struct radeon_connector *radeon_connector);
  451. extern void radeon_router_select_cd_port(struct radeon_connector *radeon_connector);
  452. extern bool radeon_ddc_probe(struct radeon_connector *radeon_connector);
  453. extern int radeon_ddc_get_modes(struct radeon_connector *radeon_connector);
  454. extern struct drm_encoder *radeon_best_encoder(struct drm_connector *connector);
  455. extern bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
  456. struct radeon_atom_ss *ss,
  457. int id);
  458. extern bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
  459. struct radeon_atom_ss *ss,
  460. int id, u32 clock);
  461. extern void radeon_compute_pll(struct radeon_pll *pll,
  462. uint64_t freq,
  463. uint32_t *dot_clock_p,
  464. uint32_t *fb_div_p,
  465. uint32_t *frac_fb_div_p,
  466. uint32_t *ref_div_p,
  467. uint32_t *post_div_p);
  468. extern void radeon_setup_encoder_clones(struct drm_device *dev);
  469. struct drm_encoder *radeon_encoder_legacy_lvds_add(struct drm_device *dev, int bios_index);
  470. struct drm_encoder *radeon_encoder_legacy_primary_dac_add(struct drm_device *dev, int bios_index, int with_tv);
  471. struct drm_encoder *radeon_encoder_legacy_tv_dac_add(struct drm_device *dev, int bios_index, int with_tv);
  472. struct drm_encoder *radeon_encoder_legacy_tmds_int_add(struct drm_device *dev, int bios_index);
  473. struct drm_encoder *radeon_encoder_legacy_tmds_ext_add(struct drm_device *dev, int bios_index);
  474. extern void atombios_dvo_setup(struct drm_encoder *encoder, int action);
  475. extern void atombios_digital_setup(struct drm_encoder *encoder, int action);
  476. extern int atombios_get_encoder_mode(struct drm_encoder *encoder);
  477. extern void atombios_set_edp_panel_power(struct drm_connector *connector, int action);
  478. extern void radeon_encoder_set_active_device(struct drm_encoder *encoder);
  479. extern void radeon_crtc_load_lut(struct drm_crtc *crtc);
  480. extern int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  481. struct drm_framebuffer *old_fb);
  482. extern int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
  483. struct drm_framebuffer *fb,
  484. int x, int y,
  485. enum mode_set_atomic state);
  486. extern int atombios_crtc_mode_set(struct drm_crtc *crtc,
  487. struct drm_display_mode *mode,
  488. struct drm_display_mode *adjusted_mode,
  489. int x, int y,
  490. struct drm_framebuffer *old_fb);
  491. extern void atombios_crtc_dpms(struct drm_crtc *crtc, int mode);
  492. extern int radeon_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  493. struct drm_framebuffer *old_fb);
  494. extern int radeon_crtc_set_base_atomic(struct drm_crtc *crtc,
  495. struct drm_framebuffer *fb,
  496. int x, int y,
  497. enum mode_set_atomic state);
  498. extern int radeon_crtc_do_set_base(struct drm_crtc *crtc,
  499. struct drm_framebuffer *fb,
  500. int x, int y, int atomic);
  501. extern int radeon_crtc_cursor_set(struct drm_crtc *crtc,
  502. struct drm_file *file_priv,
  503. uint32_t handle,
  504. uint32_t width,
  505. uint32_t height);
  506. extern int radeon_crtc_cursor_move(struct drm_crtc *crtc,
  507. int x, int y);
  508. extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc,
  509. int *vpos, int *hpos);
  510. extern bool radeon_combios_check_hardcoded_edid(struct radeon_device *rdev);
  511. extern struct edid *
  512. radeon_bios_get_hardcoded_edid(struct radeon_device *rdev);
  513. extern bool radeon_atom_get_clock_info(struct drm_device *dev);
  514. extern bool radeon_combios_get_clock_info(struct drm_device *dev);
  515. extern struct radeon_encoder_atom_dig *
  516. radeon_atombios_get_lvds_info(struct radeon_encoder *encoder);
  517. extern bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
  518. struct radeon_encoder_int_tmds *tmds);
  519. extern bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder,
  520. struct radeon_encoder_int_tmds *tmds);
  521. extern bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder,
  522. struct radeon_encoder_int_tmds *tmds);
  523. extern bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder,
  524. struct radeon_encoder_ext_tmds *tmds);
  525. extern bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder,
  526. struct radeon_encoder_ext_tmds *tmds);
  527. extern struct radeon_encoder_primary_dac *
  528. radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder);
  529. extern struct radeon_encoder_tv_dac *
  530. radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder);
  531. extern struct radeon_encoder_lvds *
  532. radeon_combios_get_lvds_info(struct radeon_encoder *encoder);
  533. extern void radeon_combios_get_ext_tmds_info(struct radeon_encoder *encoder);
  534. extern struct radeon_encoder_tv_dac *
  535. radeon_combios_get_tv_dac_info(struct radeon_encoder *encoder);
  536. extern struct radeon_encoder_primary_dac *
  537. radeon_combios_get_primary_dac_info(struct radeon_encoder *encoder);
  538. extern bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder);
  539. extern void radeon_external_tmds_setup(struct drm_encoder *encoder);
  540. extern void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock);
  541. extern void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev);
  542. extern void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock);
  543. extern void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev);
  544. extern void radeon_save_bios_scratch_regs(struct radeon_device *rdev);
  545. extern void radeon_restore_bios_scratch_regs(struct radeon_device *rdev);
  546. extern void
  547. radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
  548. extern void
  549. radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
  550. extern void
  551. radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
  552. extern void
  553. radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
  554. extern void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  555. u16 blue, int regno);
  556. extern void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  557. u16 *blue, int regno);
  558. void radeon_framebuffer_init(struct drm_device *dev,
  559. struct radeon_framebuffer *rfb,
  560. struct drm_mode_fb_cmd *mode_cmd,
  561. struct drm_gem_object *obj);
  562. int radeonfb_remove(struct drm_device *dev, struct drm_framebuffer *fb);
  563. bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev);
  564. bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev);
  565. void radeon_atombios_init_crtc(struct drm_device *dev,
  566. struct radeon_crtc *radeon_crtc);
  567. void radeon_legacy_init_crtc(struct drm_device *dev,
  568. struct radeon_crtc *radeon_crtc);
  569. void radeon_get_clock_info(struct drm_device *dev);
  570. extern bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev);
  571. extern bool radeon_get_atom_connector_info_from_supported_devices_table(struct drm_device *dev);
  572. void radeon_enc_destroy(struct drm_encoder *encoder);
  573. void radeon_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj);
  574. void radeon_combios_asic_init(struct drm_device *dev);
  575. bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
  576. struct drm_display_mode *mode,
  577. struct drm_display_mode *adjusted_mode);
  578. void radeon_panel_mode_fixup(struct drm_encoder *encoder,
  579. struct drm_display_mode *adjusted_mode);
  580. void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *radeon_crtc);
  581. /* legacy tv */
  582. void radeon_legacy_tv_adjust_crtc_reg(struct drm_encoder *encoder,
  583. uint32_t *h_total_disp, uint32_t *h_sync_strt_wid,
  584. uint32_t *v_total_disp, uint32_t *v_sync_strt_wid);
  585. void radeon_legacy_tv_adjust_pll1(struct drm_encoder *encoder,
  586. uint32_t *htotal_cntl, uint32_t *ppll_ref_div,
  587. uint32_t *ppll_div_3, uint32_t *pixclks_cntl);
  588. void radeon_legacy_tv_adjust_pll2(struct drm_encoder *encoder,
  589. uint32_t *htotal2_cntl, uint32_t *p2pll_ref_div,
  590. uint32_t *p2pll_div_0, uint32_t *pixclks_cntl);
  591. void radeon_legacy_tv_mode_set(struct drm_encoder *encoder,
  592. struct drm_display_mode *mode,
  593. struct drm_display_mode *adjusted_mode);
  594. /* fbdev layer */
  595. int radeon_fbdev_init(struct radeon_device *rdev);
  596. void radeon_fbdev_fini(struct radeon_device *rdev);
  597. void radeon_fbdev_set_suspend(struct radeon_device *rdev, int state);
  598. int radeon_fbdev_total_size(struct radeon_device *rdev);
  599. bool radeon_fbdev_robj_is_fb(struct radeon_device *rdev, struct radeon_bo *robj);
  600. void radeon_fb_output_poll_changed(struct radeon_device *rdev);
  601. void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id);
  602. #endif