radeon_legacy_encoders.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. static void radeon_legacy_encoder_disable(struct drm_encoder *encoder)
  32. {
  33. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  34. struct drm_encoder_helper_funcs *encoder_funcs;
  35. encoder_funcs = encoder->helper_private;
  36. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
  37. radeon_encoder->active_device = 0;
  38. }
  39. static void radeon_legacy_lvds_dpms(struct drm_encoder *encoder, int mode)
  40. {
  41. struct drm_device *dev = encoder->dev;
  42. struct radeon_device *rdev = dev->dev_private;
  43. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  44. uint32_t lvds_gen_cntl, lvds_pll_cntl, pixclks_cntl, disp_pwr_man;
  45. int panel_pwr_delay = 2000;
  46. bool is_mac = false;
  47. DRM_DEBUG_KMS("\n");
  48. if (radeon_encoder->enc_priv) {
  49. if (rdev->is_atom_bios) {
  50. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  51. panel_pwr_delay = lvds->panel_pwr_delay;
  52. } else {
  53. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  54. panel_pwr_delay = lvds->panel_pwr_delay;
  55. }
  56. }
  57. /* macs (and possibly some x86 oem systems?) wire up LVDS strangely
  58. * Taken from radeonfb.
  59. */
  60. if ((rdev->mode_info.connector_table == CT_IBOOK) ||
  61. (rdev->mode_info.connector_table == CT_POWERBOOK_EXTERNAL) ||
  62. (rdev->mode_info.connector_table == CT_POWERBOOK_INTERNAL) ||
  63. (rdev->mode_info.connector_table == CT_POWERBOOK_VGA))
  64. is_mac = true;
  65. switch (mode) {
  66. case DRM_MODE_DPMS_ON:
  67. disp_pwr_man = RREG32(RADEON_DISP_PWR_MAN);
  68. disp_pwr_man |= RADEON_AUTO_PWRUP_EN;
  69. WREG32(RADEON_DISP_PWR_MAN, disp_pwr_man);
  70. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  71. lvds_pll_cntl |= RADEON_LVDS_PLL_EN;
  72. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  73. udelay(1000);
  74. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  75. lvds_pll_cntl &= ~RADEON_LVDS_PLL_RESET;
  76. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  77. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  78. lvds_gen_cntl |= (RADEON_LVDS_ON | RADEON_LVDS_EN | RADEON_LVDS_DIGON | RADEON_LVDS_BLON);
  79. if (is_mac)
  80. lvds_gen_cntl |= RADEON_LVDS_BL_MOD_EN;
  81. lvds_gen_cntl &= ~(RADEON_LVDS_DISPLAY_DIS);
  82. udelay(panel_pwr_delay * 1000);
  83. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  84. break;
  85. case DRM_MODE_DPMS_STANDBY:
  86. case DRM_MODE_DPMS_SUSPEND:
  87. case DRM_MODE_DPMS_OFF:
  88. pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  89. WREG32_PLL_P(RADEON_PIXCLKS_CNTL, 0, ~RADEON_PIXCLK_LVDS_ALWAYS_ONb);
  90. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  91. lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
  92. if (is_mac) {
  93. lvds_gen_cntl &= ~RADEON_LVDS_BL_MOD_EN;
  94. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  95. lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_EN);
  96. } else {
  97. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  98. lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_BLON | RADEON_LVDS_EN | RADEON_LVDS_DIGON);
  99. }
  100. udelay(panel_pwr_delay * 1000);
  101. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  102. WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
  103. udelay(panel_pwr_delay * 1000);
  104. break;
  105. }
  106. if (rdev->is_atom_bios)
  107. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  108. else
  109. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  110. }
  111. static void radeon_legacy_lvds_prepare(struct drm_encoder *encoder)
  112. {
  113. struct radeon_device *rdev = encoder->dev->dev_private;
  114. if (rdev->is_atom_bios)
  115. radeon_atom_output_lock(encoder, true);
  116. else
  117. radeon_combios_output_lock(encoder, true);
  118. radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_OFF);
  119. }
  120. static void radeon_legacy_lvds_commit(struct drm_encoder *encoder)
  121. {
  122. struct radeon_device *rdev = encoder->dev->dev_private;
  123. radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_ON);
  124. if (rdev->is_atom_bios)
  125. radeon_atom_output_lock(encoder, false);
  126. else
  127. radeon_combios_output_lock(encoder, false);
  128. }
  129. static void radeon_legacy_lvds_mode_set(struct drm_encoder *encoder,
  130. struct drm_display_mode *mode,
  131. struct drm_display_mode *adjusted_mode)
  132. {
  133. struct drm_device *dev = encoder->dev;
  134. struct radeon_device *rdev = dev->dev_private;
  135. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  136. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  137. uint32_t lvds_pll_cntl, lvds_gen_cntl, lvds_ss_gen_cntl;
  138. DRM_DEBUG_KMS("\n");
  139. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  140. lvds_pll_cntl &= ~RADEON_LVDS_PLL_EN;
  141. lvds_ss_gen_cntl = RREG32(RADEON_LVDS_SS_GEN_CNTL);
  142. if (rdev->is_atom_bios) {
  143. /* LVDS_GEN_CNTL parameters are computed in LVDSEncoderControl
  144. * need to call that on resume to set up the reg properly.
  145. */
  146. radeon_encoder->pixel_clock = adjusted_mode->clock;
  147. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  148. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  149. } else {
  150. struct radeon_encoder_lvds *lvds = (struct radeon_encoder_lvds *)radeon_encoder->enc_priv;
  151. if (lvds) {
  152. DRM_DEBUG_KMS("bios LVDS_GEN_CNTL: 0x%x\n", lvds->lvds_gen_cntl);
  153. lvds_gen_cntl = lvds->lvds_gen_cntl;
  154. lvds_ss_gen_cntl &= ~((0xf << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
  155. (0xf << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
  156. lvds_ss_gen_cntl |= ((lvds->panel_digon_delay << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
  157. (lvds->panel_blon_delay << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
  158. } else
  159. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  160. }
  161. lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
  162. lvds_gen_cntl &= ~(RADEON_LVDS_ON |
  163. RADEON_LVDS_BLON |
  164. RADEON_LVDS_EN |
  165. RADEON_LVDS_RST_FM);
  166. if (ASIC_IS_R300(rdev))
  167. lvds_pll_cntl &= ~(R300_LVDS_SRC_SEL_MASK);
  168. if (radeon_crtc->crtc_id == 0) {
  169. if (ASIC_IS_R300(rdev)) {
  170. if (radeon_encoder->rmx_type != RMX_OFF)
  171. lvds_pll_cntl |= R300_LVDS_SRC_SEL_RMX;
  172. } else
  173. lvds_gen_cntl &= ~RADEON_LVDS_SEL_CRTC2;
  174. } else {
  175. if (ASIC_IS_R300(rdev))
  176. lvds_pll_cntl |= R300_LVDS_SRC_SEL_CRTC2;
  177. else
  178. lvds_gen_cntl |= RADEON_LVDS_SEL_CRTC2;
  179. }
  180. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  181. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  182. WREG32(RADEON_LVDS_SS_GEN_CNTL, lvds_ss_gen_cntl);
  183. if (rdev->family == CHIP_RV410)
  184. WREG32(RADEON_CLOCK_CNTL_INDEX, 0);
  185. if (rdev->is_atom_bios)
  186. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  187. else
  188. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  189. }
  190. static bool radeon_legacy_mode_fixup(struct drm_encoder *encoder,
  191. struct drm_display_mode *mode,
  192. struct drm_display_mode *adjusted_mode)
  193. {
  194. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  195. /* set the active encoder to connector routing */
  196. radeon_encoder_set_active_device(encoder);
  197. drm_mode_set_crtcinfo(adjusted_mode, 0);
  198. /* get the native mode for LVDS */
  199. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  200. radeon_panel_mode_fixup(encoder, adjusted_mode);
  201. return true;
  202. }
  203. static const struct drm_encoder_helper_funcs radeon_legacy_lvds_helper_funcs = {
  204. .dpms = radeon_legacy_lvds_dpms,
  205. .mode_fixup = radeon_legacy_mode_fixup,
  206. .prepare = radeon_legacy_lvds_prepare,
  207. .mode_set = radeon_legacy_lvds_mode_set,
  208. .commit = radeon_legacy_lvds_commit,
  209. .disable = radeon_legacy_encoder_disable,
  210. };
  211. static const struct drm_encoder_funcs radeon_legacy_lvds_enc_funcs = {
  212. .destroy = radeon_enc_destroy,
  213. };
  214. static void radeon_legacy_primary_dac_dpms(struct drm_encoder *encoder, int mode)
  215. {
  216. struct drm_device *dev = encoder->dev;
  217. struct radeon_device *rdev = dev->dev_private;
  218. uint32_t crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  219. uint32_t dac_cntl = RREG32(RADEON_DAC_CNTL);
  220. uint32_t dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  221. DRM_DEBUG_KMS("\n");
  222. switch (mode) {
  223. case DRM_MODE_DPMS_ON:
  224. crtc_ext_cntl |= RADEON_CRTC_CRT_ON;
  225. dac_cntl &= ~RADEON_DAC_PDWN;
  226. dac_macro_cntl &= ~(RADEON_DAC_PDWN_R |
  227. RADEON_DAC_PDWN_G |
  228. RADEON_DAC_PDWN_B);
  229. break;
  230. case DRM_MODE_DPMS_STANDBY:
  231. case DRM_MODE_DPMS_SUSPEND:
  232. case DRM_MODE_DPMS_OFF:
  233. crtc_ext_cntl &= ~RADEON_CRTC_CRT_ON;
  234. dac_cntl |= RADEON_DAC_PDWN;
  235. dac_macro_cntl |= (RADEON_DAC_PDWN_R |
  236. RADEON_DAC_PDWN_G |
  237. RADEON_DAC_PDWN_B);
  238. break;
  239. }
  240. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  241. WREG32(RADEON_DAC_CNTL, dac_cntl);
  242. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  243. if (rdev->is_atom_bios)
  244. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  245. else
  246. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  247. }
  248. static void radeon_legacy_primary_dac_prepare(struct drm_encoder *encoder)
  249. {
  250. struct radeon_device *rdev = encoder->dev->dev_private;
  251. if (rdev->is_atom_bios)
  252. radeon_atom_output_lock(encoder, true);
  253. else
  254. radeon_combios_output_lock(encoder, true);
  255. radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
  256. }
  257. static void radeon_legacy_primary_dac_commit(struct drm_encoder *encoder)
  258. {
  259. struct radeon_device *rdev = encoder->dev->dev_private;
  260. radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_ON);
  261. if (rdev->is_atom_bios)
  262. radeon_atom_output_lock(encoder, false);
  263. else
  264. radeon_combios_output_lock(encoder, false);
  265. }
  266. static void radeon_legacy_primary_dac_mode_set(struct drm_encoder *encoder,
  267. struct drm_display_mode *mode,
  268. struct drm_display_mode *adjusted_mode)
  269. {
  270. struct drm_device *dev = encoder->dev;
  271. struct radeon_device *rdev = dev->dev_private;
  272. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  273. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  274. uint32_t disp_output_cntl, dac_cntl, dac2_cntl, dac_macro_cntl;
  275. DRM_DEBUG_KMS("\n");
  276. if (radeon_crtc->crtc_id == 0) {
  277. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
  278. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
  279. ~(RADEON_DISP_DAC_SOURCE_MASK);
  280. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  281. } else {
  282. dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~(RADEON_DAC2_DAC_CLK_SEL);
  283. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  284. }
  285. } else {
  286. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
  287. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
  288. ~(RADEON_DISP_DAC_SOURCE_MASK);
  289. disp_output_cntl |= RADEON_DISP_DAC_SOURCE_CRTC2;
  290. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  291. } else {
  292. dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC_CLK_SEL;
  293. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  294. }
  295. }
  296. dac_cntl = (RADEON_DAC_MASK_ALL |
  297. RADEON_DAC_VGA_ADR_EN |
  298. /* TODO 6-bits */
  299. RADEON_DAC_8BIT_EN);
  300. WREG32_P(RADEON_DAC_CNTL,
  301. dac_cntl,
  302. RADEON_DAC_RANGE_CNTL |
  303. RADEON_DAC_BLANKING);
  304. if (radeon_encoder->enc_priv) {
  305. struct radeon_encoder_primary_dac *p_dac = (struct radeon_encoder_primary_dac *)radeon_encoder->enc_priv;
  306. dac_macro_cntl = p_dac->ps2_pdac_adj;
  307. } else
  308. dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  309. dac_macro_cntl |= RADEON_DAC_PDWN_R | RADEON_DAC_PDWN_G | RADEON_DAC_PDWN_B;
  310. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  311. if (rdev->is_atom_bios)
  312. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  313. else
  314. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  315. }
  316. static enum drm_connector_status radeon_legacy_primary_dac_detect(struct drm_encoder *encoder,
  317. struct drm_connector *connector)
  318. {
  319. struct drm_device *dev = encoder->dev;
  320. struct radeon_device *rdev = dev->dev_private;
  321. uint32_t vclk_ecp_cntl, crtc_ext_cntl;
  322. uint32_t dac_ext_cntl, dac_cntl, dac_macro_cntl, tmp;
  323. enum drm_connector_status found = connector_status_disconnected;
  324. bool color = true;
  325. /* save the regs we need */
  326. vclk_ecp_cntl = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  327. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  328. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  329. dac_cntl = RREG32(RADEON_DAC_CNTL);
  330. dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  331. tmp = vclk_ecp_cntl &
  332. ~(RADEON_PIXCLK_ALWAYS_ONb | RADEON_PIXCLK_DAC_ALWAYS_ONb);
  333. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  334. tmp = crtc_ext_cntl | RADEON_CRTC_CRT_ON;
  335. WREG32(RADEON_CRTC_EXT_CNTL, tmp);
  336. tmp = RADEON_DAC_FORCE_BLANK_OFF_EN |
  337. RADEON_DAC_FORCE_DATA_EN;
  338. if (color)
  339. tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
  340. else
  341. tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
  342. if (ASIC_IS_R300(rdev))
  343. tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
  344. else
  345. tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
  346. WREG32(RADEON_DAC_EXT_CNTL, tmp);
  347. tmp = dac_cntl & ~(RADEON_DAC_RANGE_CNTL_MASK | RADEON_DAC_PDWN);
  348. tmp |= RADEON_DAC_RANGE_CNTL_PS2 | RADEON_DAC_CMP_EN;
  349. WREG32(RADEON_DAC_CNTL, tmp);
  350. tmp &= ~(RADEON_DAC_PDWN_R |
  351. RADEON_DAC_PDWN_G |
  352. RADEON_DAC_PDWN_B);
  353. WREG32(RADEON_DAC_MACRO_CNTL, tmp);
  354. udelay(2000);
  355. if (RREG32(RADEON_DAC_CNTL) & RADEON_DAC_CMP_OUTPUT)
  356. found = connector_status_connected;
  357. /* restore the regs we used */
  358. WREG32(RADEON_DAC_CNTL, dac_cntl);
  359. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  360. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  361. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  362. WREG32_PLL(RADEON_VCLK_ECP_CNTL, vclk_ecp_cntl);
  363. return found;
  364. }
  365. static const struct drm_encoder_helper_funcs radeon_legacy_primary_dac_helper_funcs = {
  366. .dpms = radeon_legacy_primary_dac_dpms,
  367. .mode_fixup = radeon_legacy_mode_fixup,
  368. .prepare = radeon_legacy_primary_dac_prepare,
  369. .mode_set = radeon_legacy_primary_dac_mode_set,
  370. .commit = radeon_legacy_primary_dac_commit,
  371. .detect = radeon_legacy_primary_dac_detect,
  372. .disable = radeon_legacy_encoder_disable,
  373. };
  374. static const struct drm_encoder_funcs radeon_legacy_primary_dac_enc_funcs = {
  375. .destroy = radeon_enc_destroy,
  376. };
  377. static void radeon_legacy_tmds_int_dpms(struct drm_encoder *encoder, int mode)
  378. {
  379. struct drm_device *dev = encoder->dev;
  380. struct radeon_device *rdev = dev->dev_private;
  381. uint32_t fp_gen_cntl = RREG32(RADEON_FP_GEN_CNTL);
  382. DRM_DEBUG_KMS("\n");
  383. switch (mode) {
  384. case DRM_MODE_DPMS_ON:
  385. fp_gen_cntl |= (RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  386. break;
  387. case DRM_MODE_DPMS_STANDBY:
  388. case DRM_MODE_DPMS_SUSPEND:
  389. case DRM_MODE_DPMS_OFF:
  390. fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  391. break;
  392. }
  393. WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
  394. if (rdev->is_atom_bios)
  395. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  396. else
  397. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  398. }
  399. static void radeon_legacy_tmds_int_prepare(struct drm_encoder *encoder)
  400. {
  401. struct radeon_device *rdev = encoder->dev->dev_private;
  402. if (rdev->is_atom_bios)
  403. radeon_atom_output_lock(encoder, true);
  404. else
  405. radeon_combios_output_lock(encoder, true);
  406. radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_OFF);
  407. }
  408. static void radeon_legacy_tmds_int_commit(struct drm_encoder *encoder)
  409. {
  410. struct radeon_device *rdev = encoder->dev->dev_private;
  411. radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_ON);
  412. if (rdev->is_atom_bios)
  413. radeon_atom_output_lock(encoder, true);
  414. else
  415. radeon_combios_output_lock(encoder, true);
  416. }
  417. static void radeon_legacy_tmds_int_mode_set(struct drm_encoder *encoder,
  418. struct drm_display_mode *mode,
  419. struct drm_display_mode *adjusted_mode)
  420. {
  421. struct drm_device *dev = encoder->dev;
  422. struct radeon_device *rdev = dev->dev_private;
  423. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  424. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  425. uint32_t tmp, tmds_pll_cntl, tmds_transmitter_cntl, fp_gen_cntl;
  426. int i;
  427. DRM_DEBUG_KMS("\n");
  428. tmp = tmds_pll_cntl = RREG32(RADEON_TMDS_PLL_CNTL);
  429. tmp &= 0xfffff;
  430. if (rdev->family == CHIP_RV280) {
  431. /* bit 22 of TMDS_PLL_CNTL is read-back inverted */
  432. tmp ^= (1 << 22);
  433. tmds_pll_cntl ^= (1 << 22);
  434. }
  435. if (radeon_encoder->enc_priv) {
  436. struct radeon_encoder_int_tmds *tmds = (struct radeon_encoder_int_tmds *)radeon_encoder->enc_priv;
  437. for (i = 0; i < 4; i++) {
  438. if (tmds->tmds_pll[i].freq == 0)
  439. break;
  440. if ((uint32_t)(mode->clock / 10) < tmds->tmds_pll[i].freq) {
  441. tmp = tmds->tmds_pll[i].value ;
  442. break;
  443. }
  444. }
  445. }
  446. if (ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV280)) {
  447. if (tmp & 0xfff00000)
  448. tmds_pll_cntl = tmp;
  449. else {
  450. tmds_pll_cntl &= 0xfff00000;
  451. tmds_pll_cntl |= tmp;
  452. }
  453. } else
  454. tmds_pll_cntl = tmp;
  455. tmds_transmitter_cntl = RREG32(RADEON_TMDS_TRANSMITTER_CNTL) &
  456. ~(RADEON_TMDS_TRANSMITTER_PLLRST);
  457. if (rdev->family == CHIP_R200 ||
  458. rdev->family == CHIP_R100 ||
  459. ASIC_IS_R300(rdev))
  460. tmds_transmitter_cntl &= ~(RADEON_TMDS_TRANSMITTER_PLLEN);
  461. else /* RV chips got this bit reversed */
  462. tmds_transmitter_cntl |= RADEON_TMDS_TRANSMITTER_PLLEN;
  463. fp_gen_cntl = (RREG32(RADEON_FP_GEN_CNTL) |
  464. (RADEON_FP_CRTC_DONT_SHADOW_VPAR |
  465. RADEON_FP_CRTC_DONT_SHADOW_HEND));
  466. fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  467. fp_gen_cntl &= ~(RADEON_FP_RMX_HVSYNC_CONTROL_EN |
  468. RADEON_FP_DFP_SYNC_SEL |
  469. RADEON_FP_CRT_SYNC_SEL |
  470. RADEON_FP_CRTC_LOCK_8DOT |
  471. RADEON_FP_USE_SHADOW_EN |
  472. RADEON_FP_CRTC_USE_SHADOW_VEND |
  473. RADEON_FP_CRT_SYNC_ALT);
  474. if (1) /* FIXME rgbBits == 8 */
  475. fp_gen_cntl |= RADEON_FP_PANEL_FORMAT; /* 24 bit format */
  476. else
  477. fp_gen_cntl &= ~RADEON_FP_PANEL_FORMAT;/* 18 bit format */
  478. if (radeon_crtc->crtc_id == 0) {
  479. if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
  480. fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
  481. if (radeon_encoder->rmx_type != RMX_OFF)
  482. fp_gen_cntl |= R200_FP_SOURCE_SEL_RMX;
  483. else
  484. fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC1;
  485. } else
  486. fp_gen_cntl &= ~RADEON_FP_SEL_CRTC2;
  487. } else {
  488. if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
  489. fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
  490. fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC2;
  491. } else
  492. fp_gen_cntl |= RADEON_FP_SEL_CRTC2;
  493. }
  494. WREG32(RADEON_TMDS_PLL_CNTL, tmds_pll_cntl);
  495. WREG32(RADEON_TMDS_TRANSMITTER_CNTL, tmds_transmitter_cntl);
  496. WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
  497. if (rdev->is_atom_bios)
  498. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  499. else
  500. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  501. }
  502. static const struct drm_encoder_helper_funcs radeon_legacy_tmds_int_helper_funcs = {
  503. .dpms = radeon_legacy_tmds_int_dpms,
  504. .mode_fixup = radeon_legacy_mode_fixup,
  505. .prepare = radeon_legacy_tmds_int_prepare,
  506. .mode_set = radeon_legacy_tmds_int_mode_set,
  507. .commit = radeon_legacy_tmds_int_commit,
  508. .disable = radeon_legacy_encoder_disable,
  509. };
  510. static const struct drm_encoder_funcs radeon_legacy_tmds_int_enc_funcs = {
  511. .destroy = radeon_enc_destroy,
  512. };
  513. static void radeon_legacy_tmds_ext_dpms(struct drm_encoder *encoder, int mode)
  514. {
  515. struct drm_device *dev = encoder->dev;
  516. struct radeon_device *rdev = dev->dev_private;
  517. uint32_t fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  518. DRM_DEBUG_KMS("\n");
  519. switch (mode) {
  520. case DRM_MODE_DPMS_ON:
  521. fp2_gen_cntl &= ~RADEON_FP2_BLANK_EN;
  522. fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  523. break;
  524. case DRM_MODE_DPMS_STANDBY:
  525. case DRM_MODE_DPMS_SUSPEND:
  526. case DRM_MODE_DPMS_OFF:
  527. fp2_gen_cntl |= RADEON_FP2_BLANK_EN;
  528. fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  529. break;
  530. }
  531. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  532. if (rdev->is_atom_bios)
  533. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  534. else
  535. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  536. }
  537. static void radeon_legacy_tmds_ext_prepare(struct drm_encoder *encoder)
  538. {
  539. struct radeon_device *rdev = encoder->dev->dev_private;
  540. if (rdev->is_atom_bios)
  541. radeon_atom_output_lock(encoder, true);
  542. else
  543. radeon_combios_output_lock(encoder, true);
  544. radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_OFF);
  545. }
  546. static void radeon_legacy_tmds_ext_commit(struct drm_encoder *encoder)
  547. {
  548. struct radeon_device *rdev = encoder->dev->dev_private;
  549. radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_ON);
  550. if (rdev->is_atom_bios)
  551. radeon_atom_output_lock(encoder, false);
  552. else
  553. radeon_combios_output_lock(encoder, false);
  554. }
  555. static void radeon_legacy_tmds_ext_mode_set(struct drm_encoder *encoder,
  556. struct drm_display_mode *mode,
  557. struct drm_display_mode *adjusted_mode)
  558. {
  559. struct drm_device *dev = encoder->dev;
  560. struct radeon_device *rdev = dev->dev_private;
  561. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  562. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  563. uint32_t fp2_gen_cntl;
  564. DRM_DEBUG_KMS("\n");
  565. if (rdev->is_atom_bios) {
  566. radeon_encoder->pixel_clock = adjusted_mode->clock;
  567. atombios_dvo_setup(encoder, ATOM_ENABLE);
  568. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  569. } else {
  570. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  571. if (1) /* FIXME rgbBits == 8 */
  572. fp2_gen_cntl |= RADEON_FP2_PANEL_FORMAT; /* 24 bit format, */
  573. else
  574. fp2_gen_cntl &= ~RADEON_FP2_PANEL_FORMAT;/* 18 bit format, */
  575. fp2_gen_cntl &= ~(RADEON_FP2_ON |
  576. RADEON_FP2_DVO_EN |
  577. RADEON_FP2_DVO_RATE_SEL_SDR);
  578. /* XXX: these are oem specific */
  579. if (ASIC_IS_R300(rdev)) {
  580. if ((dev->pdev->device == 0x4850) &&
  581. (dev->pdev->subsystem_vendor == 0x1028) &&
  582. (dev->pdev->subsystem_device == 0x2001)) /* Dell Inspiron 8600 */
  583. fp2_gen_cntl |= R300_FP2_DVO_CLOCK_MODE_SINGLE;
  584. else
  585. fp2_gen_cntl |= RADEON_FP2_PAD_FLOP_EN | R300_FP2_DVO_CLOCK_MODE_SINGLE;
  586. /*if (mode->clock > 165000)
  587. fp2_gen_cntl |= R300_FP2_DVO_DUAL_CHANNEL_EN;*/
  588. }
  589. if (!radeon_combios_external_tmds_setup(encoder))
  590. radeon_external_tmds_setup(encoder);
  591. }
  592. if (radeon_crtc->crtc_id == 0) {
  593. if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
  594. fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
  595. if (radeon_encoder->rmx_type != RMX_OFF)
  596. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_RMX;
  597. else
  598. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC1;
  599. } else
  600. fp2_gen_cntl &= ~RADEON_FP2_SRC_SEL_CRTC2;
  601. } else {
  602. if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
  603. fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
  604. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
  605. } else
  606. fp2_gen_cntl |= RADEON_FP2_SRC_SEL_CRTC2;
  607. }
  608. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  609. if (rdev->is_atom_bios)
  610. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  611. else
  612. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  613. }
  614. static void radeon_ext_tmds_enc_destroy(struct drm_encoder *encoder)
  615. {
  616. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  617. struct radeon_encoder_ext_tmds *tmds = radeon_encoder->enc_priv;
  618. if (tmds) {
  619. if (tmds->i2c_bus)
  620. radeon_i2c_destroy(tmds->i2c_bus);
  621. }
  622. kfree(radeon_encoder->enc_priv);
  623. drm_encoder_cleanup(encoder);
  624. kfree(radeon_encoder);
  625. }
  626. static const struct drm_encoder_helper_funcs radeon_legacy_tmds_ext_helper_funcs = {
  627. .dpms = radeon_legacy_tmds_ext_dpms,
  628. .mode_fixup = radeon_legacy_mode_fixup,
  629. .prepare = radeon_legacy_tmds_ext_prepare,
  630. .mode_set = radeon_legacy_tmds_ext_mode_set,
  631. .commit = radeon_legacy_tmds_ext_commit,
  632. .disable = radeon_legacy_encoder_disable,
  633. };
  634. static const struct drm_encoder_funcs radeon_legacy_tmds_ext_enc_funcs = {
  635. .destroy = radeon_ext_tmds_enc_destroy,
  636. };
  637. static void radeon_legacy_tv_dac_dpms(struct drm_encoder *encoder, int mode)
  638. {
  639. struct drm_device *dev = encoder->dev;
  640. struct radeon_device *rdev = dev->dev_private;
  641. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  642. uint32_t fp2_gen_cntl = 0, crtc2_gen_cntl = 0, tv_dac_cntl = 0;
  643. uint32_t tv_master_cntl = 0;
  644. bool is_tv;
  645. DRM_DEBUG_KMS("\n");
  646. is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
  647. if (rdev->family == CHIP_R200)
  648. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  649. else {
  650. if (is_tv)
  651. tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
  652. else
  653. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  654. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  655. }
  656. switch (mode) {
  657. case DRM_MODE_DPMS_ON:
  658. if (rdev->family == CHIP_R200) {
  659. fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  660. } else {
  661. if (is_tv)
  662. tv_master_cntl |= RADEON_TV_ON;
  663. else
  664. crtc2_gen_cntl |= RADEON_CRTC2_CRT2_ON;
  665. if (rdev->family == CHIP_R420 ||
  666. rdev->family == CHIP_R423 ||
  667. rdev->family == CHIP_RV410)
  668. tv_dac_cntl &= ~(R420_TV_DAC_RDACPD |
  669. R420_TV_DAC_GDACPD |
  670. R420_TV_DAC_BDACPD |
  671. RADEON_TV_DAC_BGSLEEP);
  672. else
  673. tv_dac_cntl &= ~(RADEON_TV_DAC_RDACPD |
  674. RADEON_TV_DAC_GDACPD |
  675. RADEON_TV_DAC_BDACPD |
  676. RADEON_TV_DAC_BGSLEEP);
  677. }
  678. break;
  679. case DRM_MODE_DPMS_STANDBY:
  680. case DRM_MODE_DPMS_SUSPEND:
  681. case DRM_MODE_DPMS_OFF:
  682. if (rdev->family == CHIP_R200)
  683. fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  684. else {
  685. if (is_tv)
  686. tv_master_cntl &= ~RADEON_TV_ON;
  687. else
  688. crtc2_gen_cntl &= ~RADEON_CRTC2_CRT2_ON;
  689. if (rdev->family == CHIP_R420 ||
  690. rdev->family == CHIP_R423 ||
  691. rdev->family == CHIP_RV410)
  692. tv_dac_cntl |= (R420_TV_DAC_RDACPD |
  693. R420_TV_DAC_GDACPD |
  694. R420_TV_DAC_BDACPD |
  695. RADEON_TV_DAC_BGSLEEP);
  696. else
  697. tv_dac_cntl |= (RADEON_TV_DAC_RDACPD |
  698. RADEON_TV_DAC_GDACPD |
  699. RADEON_TV_DAC_BDACPD |
  700. RADEON_TV_DAC_BGSLEEP);
  701. }
  702. break;
  703. }
  704. if (rdev->family == CHIP_R200) {
  705. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  706. } else {
  707. if (is_tv)
  708. WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
  709. else
  710. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  711. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  712. }
  713. if (rdev->is_atom_bios)
  714. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  715. else
  716. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  717. }
  718. static void radeon_legacy_tv_dac_prepare(struct drm_encoder *encoder)
  719. {
  720. struct radeon_device *rdev = encoder->dev->dev_private;
  721. if (rdev->is_atom_bios)
  722. radeon_atom_output_lock(encoder, true);
  723. else
  724. radeon_combios_output_lock(encoder, true);
  725. radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
  726. }
  727. static void radeon_legacy_tv_dac_commit(struct drm_encoder *encoder)
  728. {
  729. struct radeon_device *rdev = encoder->dev->dev_private;
  730. radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_ON);
  731. if (rdev->is_atom_bios)
  732. radeon_atom_output_lock(encoder, true);
  733. else
  734. radeon_combios_output_lock(encoder, true);
  735. }
  736. static void radeon_legacy_tv_dac_mode_set(struct drm_encoder *encoder,
  737. struct drm_display_mode *mode,
  738. struct drm_display_mode *adjusted_mode)
  739. {
  740. struct drm_device *dev = encoder->dev;
  741. struct radeon_device *rdev = dev->dev_private;
  742. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  743. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  744. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  745. uint32_t tv_dac_cntl, gpiopad_a = 0, dac2_cntl, disp_output_cntl = 0;
  746. uint32_t disp_hw_debug = 0, fp2_gen_cntl = 0, disp_tv_out_cntl = 0;
  747. bool is_tv = false;
  748. DRM_DEBUG_KMS("\n");
  749. is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
  750. if (rdev->family != CHIP_R200) {
  751. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  752. if (rdev->family == CHIP_R420 ||
  753. rdev->family == CHIP_R423 ||
  754. rdev->family == CHIP_RV410) {
  755. tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
  756. RADEON_TV_DAC_BGADJ_MASK |
  757. R420_TV_DAC_DACADJ_MASK |
  758. R420_TV_DAC_RDACPD |
  759. R420_TV_DAC_GDACPD |
  760. R420_TV_DAC_BDACPD |
  761. R420_TV_DAC_TVENABLE);
  762. } else {
  763. tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
  764. RADEON_TV_DAC_BGADJ_MASK |
  765. RADEON_TV_DAC_DACADJ_MASK |
  766. RADEON_TV_DAC_RDACPD |
  767. RADEON_TV_DAC_GDACPD |
  768. RADEON_TV_DAC_BDACPD);
  769. }
  770. tv_dac_cntl |= RADEON_TV_DAC_NBLANK | RADEON_TV_DAC_NHOLD;
  771. if (is_tv) {
  772. if (tv_dac->tv_std == TV_STD_NTSC ||
  773. tv_dac->tv_std == TV_STD_NTSC_J ||
  774. tv_dac->tv_std == TV_STD_PAL_M ||
  775. tv_dac->tv_std == TV_STD_PAL_60)
  776. tv_dac_cntl |= tv_dac->ntsc_tvdac_adj;
  777. else
  778. tv_dac_cntl |= tv_dac->pal_tvdac_adj;
  779. if (tv_dac->tv_std == TV_STD_NTSC ||
  780. tv_dac->tv_std == TV_STD_NTSC_J)
  781. tv_dac_cntl |= RADEON_TV_DAC_STD_NTSC;
  782. else
  783. tv_dac_cntl |= RADEON_TV_DAC_STD_PAL;
  784. } else
  785. tv_dac_cntl |= (RADEON_TV_DAC_STD_PS2 |
  786. tv_dac->ps2_tvdac_adj);
  787. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  788. }
  789. if (ASIC_IS_R300(rdev)) {
  790. gpiopad_a = RREG32(RADEON_GPIOPAD_A) | 1;
  791. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  792. } else if (rdev->family != CHIP_R200)
  793. disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  794. else if (rdev->family == CHIP_R200)
  795. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  796. if (rdev->family >= CHIP_R200)
  797. disp_tv_out_cntl = RREG32(RADEON_DISP_TV_OUT_CNTL);
  798. if (is_tv) {
  799. uint32_t dac_cntl;
  800. dac_cntl = RREG32(RADEON_DAC_CNTL);
  801. dac_cntl &= ~RADEON_DAC_TVO_EN;
  802. WREG32(RADEON_DAC_CNTL, dac_cntl);
  803. if (ASIC_IS_R300(rdev))
  804. gpiopad_a = RREG32(RADEON_GPIOPAD_A) & ~1;
  805. dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~RADEON_DAC2_DAC2_CLK_SEL;
  806. if (radeon_crtc->crtc_id == 0) {
  807. if (ASIC_IS_R300(rdev)) {
  808. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  809. disp_output_cntl |= (RADEON_DISP_TVDAC_SOURCE_CRTC |
  810. RADEON_DISP_TV_SOURCE_CRTC);
  811. }
  812. if (rdev->family >= CHIP_R200) {
  813. disp_tv_out_cntl &= ~RADEON_DISP_TV_PATH_SRC_CRTC2;
  814. } else {
  815. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  816. }
  817. } else {
  818. if (ASIC_IS_R300(rdev)) {
  819. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  820. disp_output_cntl |= RADEON_DISP_TV_SOURCE_CRTC;
  821. }
  822. if (rdev->family >= CHIP_R200) {
  823. disp_tv_out_cntl |= RADEON_DISP_TV_PATH_SRC_CRTC2;
  824. } else {
  825. disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
  826. }
  827. }
  828. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  829. } else {
  830. dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC2_CLK_SEL;
  831. if (radeon_crtc->crtc_id == 0) {
  832. if (ASIC_IS_R300(rdev)) {
  833. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  834. disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC;
  835. } else if (rdev->family == CHIP_R200) {
  836. fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
  837. RADEON_FP2_DVO_RATE_SEL_SDR);
  838. } else
  839. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  840. } else {
  841. if (ASIC_IS_R300(rdev)) {
  842. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  843. disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  844. } else if (rdev->family == CHIP_R200) {
  845. fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
  846. RADEON_FP2_DVO_RATE_SEL_SDR);
  847. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
  848. } else
  849. disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
  850. }
  851. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  852. }
  853. if (ASIC_IS_R300(rdev)) {
  854. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  855. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  856. } else if (rdev->family != CHIP_R200)
  857. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  858. else if (rdev->family == CHIP_R200)
  859. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  860. if (rdev->family >= CHIP_R200)
  861. WREG32(RADEON_DISP_TV_OUT_CNTL, disp_tv_out_cntl);
  862. if (is_tv)
  863. radeon_legacy_tv_mode_set(encoder, mode, adjusted_mode);
  864. if (rdev->is_atom_bios)
  865. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  866. else
  867. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  868. }
  869. static bool r300_legacy_tv_detect(struct drm_encoder *encoder,
  870. struct drm_connector *connector)
  871. {
  872. struct drm_device *dev = encoder->dev;
  873. struct radeon_device *rdev = dev->dev_private;
  874. uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
  875. uint32_t disp_output_cntl, gpiopad_a, tmp;
  876. bool found = false;
  877. /* save regs needed */
  878. gpiopad_a = RREG32(RADEON_GPIOPAD_A);
  879. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  880. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  881. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  882. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  883. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  884. WREG32_P(RADEON_GPIOPAD_A, 0, ~1);
  885. WREG32(RADEON_DAC_CNTL2, RADEON_DAC2_DAC2_CLK_SEL);
  886. WREG32(RADEON_CRTC2_GEN_CNTL,
  887. RADEON_CRTC2_CRT2_ON | RADEON_CRTC2_VSYNC_TRISTAT);
  888. tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
  889. tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  890. WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
  891. WREG32(RADEON_DAC_EXT_CNTL,
  892. RADEON_DAC2_FORCE_BLANK_OFF_EN |
  893. RADEON_DAC2_FORCE_DATA_EN |
  894. RADEON_DAC_FORCE_DATA_SEL_RGB |
  895. (0xec << RADEON_DAC_FORCE_DATA_SHIFT));
  896. WREG32(RADEON_TV_DAC_CNTL,
  897. RADEON_TV_DAC_STD_NTSC |
  898. (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
  899. (6 << RADEON_TV_DAC_DACADJ_SHIFT));
  900. RREG32(RADEON_TV_DAC_CNTL);
  901. mdelay(4);
  902. WREG32(RADEON_TV_DAC_CNTL,
  903. RADEON_TV_DAC_NBLANK |
  904. RADEON_TV_DAC_NHOLD |
  905. RADEON_TV_MONITOR_DETECT_EN |
  906. RADEON_TV_DAC_STD_NTSC |
  907. (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
  908. (6 << RADEON_TV_DAC_DACADJ_SHIFT));
  909. RREG32(RADEON_TV_DAC_CNTL);
  910. mdelay(6);
  911. tmp = RREG32(RADEON_TV_DAC_CNTL);
  912. if ((tmp & RADEON_TV_DAC_GDACDET) != 0) {
  913. found = true;
  914. DRM_DEBUG_KMS("S-video TV connection detected\n");
  915. } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
  916. found = true;
  917. DRM_DEBUG_KMS("Composite TV connection detected\n");
  918. }
  919. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  920. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  921. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  922. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  923. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  924. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  925. return found;
  926. }
  927. static bool radeon_legacy_tv_detect(struct drm_encoder *encoder,
  928. struct drm_connector *connector)
  929. {
  930. struct drm_device *dev = encoder->dev;
  931. struct radeon_device *rdev = dev->dev_private;
  932. uint32_t tv_dac_cntl, dac_cntl2;
  933. uint32_t config_cntl, tv_pre_dac_mux_cntl, tv_master_cntl, tmp;
  934. bool found = false;
  935. if (ASIC_IS_R300(rdev))
  936. return r300_legacy_tv_detect(encoder, connector);
  937. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  938. tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
  939. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  940. config_cntl = RREG32(RADEON_CONFIG_CNTL);
  941. tv_pre_dac_mux_cntl = RREG32(RADEON_TV_PRE_DAC_MUX_CNTL);
  942. tmp = dac_cntl2 & ~RADEON_DAC2_DAC2_CLK_SEL;
  943. WREG32(RADEON_DAC_CNTL2, tmp);
  944. tmp = tv_master_cntl | RADEON_TV_ON;
  945. tmp &= ~(RADEON_TV_ASYNC_RST |
  946. RADEON_RESTART_PHASE_FIX |
  947. RADEON_CRT_FIFO_CE_EN |
  948. RADEON_TV_FIFO_CE_EN |
  949. RADEON_RE_SYNC_NOW_SEL_MASK);
  950. tmp |= RADEON_TV_FIFO_ASYNC_RST | RADEON_CRT_ASYNC_RST;
  951. WREG32(RADEON_TV_MASTER_CNTL, tmp);
  952. tmp = RADEON_TV_DAC_NBLANK | RADEON_TV_DAC_NHOLD |
  953. RADEON_TV_MONITOR_DETECT_EN | RADEON_TV_DAC_STD_NTSC |
  954. (8 << RADEON_TV_DAC_BGADJ_SHIFT);
  955. if (config_cntl & RADEON_CFG_ATI_REV_ID_MASK)
  956. tmp |= (4 << RADEON_TV_DAC_DACADJ_SHIFT);
  957. else
  958. tmp |= (8 << RADEON_TV_DAC_DACADJ_SHIFT);
  959. WREG32(RADEON_TV_DAC_CNTL, tmp);
  960. tmp = RADEON_C_GRN_EN | RADEON_CMP_BLU_EN |
  961. RADEON_RED_MX_FORCE_DAC_DATA |
  962. RADEON_GRN_MX_FORCE_DAC_DATA |
  963. RADEON_BLU_MX_FORCE_DAC_DATA |
  964. (0x109 << RADEON_TV_FORCE_DAC_DATA_SHIFT);
  965. WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tmp);
  966. mdelay(3);
  967. tmp = RREG32(RADEON_TV_DAC_CNTL);
  968. if (tmp & RADEON_TV_DAC_GDACDET) {
  969. found = true;
  970. DRM_DEBUG_KMS("S-video TV connection detected\n");
  971. } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
  972. found = true;
  973. DRM_DEBUG_KMS("Composite TV connection detected\n");
  974. }
  975. WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tv_pre_dac_mux_cntl);
  976. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  977. WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
  978. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  979. return found;
  980. }
  981. static enum drm_connector_status radeon_legacy_tv_dac_detect(struct drm_encoder *encoder,
  982. struct drm_connector *connector)
  983. {
  984. struct drm_device *dev = encoder->dev;
  985. struct radeon_device *rdev = dev->dev_private;
  986. uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
  987. uint32_t disp_hw_debug, disp_output_cntl, gpiopad_a, pixclks_cntl, tmp;
  988. enum drm_connector_status found = connector_status_disconnected;
  989. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  990. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  991. bool color = true;
  992. struct drm_crtc *crtc;
  993. /* find out if crtc2 is in use or if this encoder is using it */
  994. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  995. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  996. if ((radeon_crtc->crtc_id == 1) && crtc->enabled) {
  997. if (encoder->crtc != crtc) {
  998. return connector_status_disconnected;
  999. }
  1000. }
  1001. }
  1002. if (connector->connector_type == DRM_MODE_CONNECTOR_SVIDEO ||
  1003. connector->connector_type == DRM_MODE_CONNECTOR_Composite ||
  1004. connector->connector_type == DRM_MODE_CONNECTOR_9PinDIN) {
  1005. bool tv_detect;
  1006. if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT))
  1007. return connector_status_disconnected;
  1008. tv_detect = radeon_legacy_tv_detect(encoder, connector);
  1009. if (tv_detect && tv_dac)
  1010. found = connector_status_connected;
  1011. return found;
  1012. }
  1013. /* don't probe if the encoder is being used for something else not CRT related */
  1014. if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_CRT_SUPPORT)) {
  1015. DRM_INFO("not detecting due to %08x\n", radeon_encoder->active_device);
  1016. return connector_status_disconnected;
  1017. }
  1018. /* save the regs we need */
  1019. pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  1020. gpiopad_a = ASIC_IS_R300(rdev) ? RREG32(RADEON_GPIOPAD_A) : 0;
  1021. disp_output_cntl = ASIC_IS_R300(rdev) ? RREG32(RADEON_DISP_OUTPUT_CNTL) : 0;
  1022. disp_hw_debug = ASIC_IS_R300(rdev) ? 0 : RREG32(RADEON_DISP_HW_DEBUG);
  1023. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1024. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1025. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  1026. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  1027. tmp = pixclks_cntl & ~(RADEON_PIX2CLK_ALWAYS_ONb
  1028. | RADEON_PIX2CLK_DAC_ALWAYS_ONb);
  1029. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  1030. if (ASIC_IS_R300(rdev))
  1031. WREG32_P(RADEON_GPIOPAD_A, 1, ~1);
  1032. tmp = crtc2_gen_cntl & ~RADEON_CRTC2_PIX_WIDTH_MASK;
  1033. tmp |= RADEON_CRTC2_CRT2_ON |
  1034. (2 << RADEON_CRTC2_PIX_WIDTH_SHIFT);
  1035. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  1036. if (ASIC_IS_R300(rdev)) {
  1037. tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1038. tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  1039. WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
  1040. } else {
  1041. tmp = disp_hw_debug & ~RADEON_CRT2_DISP1_SEL;
  1042. WREG32(RADEON_DISP_HW_DEBUG, tmp);
  1043. }
  1044. tmp = RADEON_TV_DAC_NBLANK |
  1045. RADEON_TV_DAC_NHOLD |
  1046. RADEON_TV_MONITOR_DETECT_EN |
  1047. RADEON_TV_DAC_STD_PS2;
  1048. WREG32(RADEON_TV_DAC_CNTL, tmp);
  1049. tmp = RADEON_DAC2_FORCE_BLANK_OFF_EN |
  1050. RADEON_DAC2_FORCE_DATA_EN;
  1051. if (color)
  1052. tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
  1053. else
  1054. tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
  1055. if (ASIC_IS_R300(rdev))
  1056. tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
  1057. else
  1058. tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
  1059. WREG32(RADEON_DAC_EXT_CNTL, tmp);
  1060. tmp = dac_cntl2 | RADEON_DAC2_DAC2_CLK_SEL | RADEON_DAC2_CMP_EN;
  1061. WREG32(RADEON_DAC_CNTL2, tmp);
  1062. udelay(10000);
  1063. if (ASIC_IS_R300(rdev)) {
  1064. if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUT_B)
  1065. found = connector_status_connected;
  1066. } else {
  1067. if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUTPUT)
  1068. found = connector_status_connected;
  1069. }
  1070. /* restore regs we used */
  1071. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  1072. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  1073. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1074. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  1075. if (ASIC_IS_R300(rdev)) {
  1076. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1077. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  1078. } else {
  1079. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  1080. }
  1081. WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
  1082. return found;
  1083. }
  1084. static const struct drm_encoder_helper_funcs radeon_legacy_tv_dac_helper_funcs = {
  1085. .dpms = radeon_legacy_tv_dac_dpms,
  1086. .mode_fixup = radeon_legacy_mode_fixup,
  1087. .prepare = radeon_legacy_tv_dac_prepare,
  1088. .mode_set = radeon_legacy_tv_dac_mode_set,
  1089. .commit = radeon_legacy_tv_dac_commit,
  1090. .detect = radeon_legacy_tv_dac_detect,
  1091. .disable = radeon_legacy_encoder_disable,
  1092. };
  1093. static const struct drm_encoder_funcs radeon_legacy_tv_dac_enc_funcs = {
  1094. .destroy = radeon_enc_destroy,
  1095. };
  1096. static struct radeon_encoder_int_tmds *radeon_legacy_get_tmds_info(struct radeon_encoder *encoder)
  1097. {
  1098. struct drm_device *dev = encoder->base.dev;
  1099. struct radeon_device *rdev = dev->dev_private;
  1100. struct radeon_encoder_int_tmds *tmds = NULL;
  1101. bool ret;
  1102. tmds = kzalloc(sizeof(struct radeon_encoder_int_tmds), GFP_KERNEL);
  1103. if (!tmds)
  1104. return NULL;
  1105. if (rdev->is_atom_bios)
  1106. ret = radeon_atombios_get_tmds_info(encoder, tmds);
  1107. else
  1108. ret = radeon_legacy_get_tmds_info_from_combios(encoder, tmds);
  1109. if (ret == false)
  1110. radeon_legacy_get_tmds_info_from_table(encoder, tmds);
  1111. return tmds;
  1112. }
  1113. static struct radeon_encoder_ext_tmds *radeon_legacy_get_ext_tmds_info(struct radeon_encoder *encoder)
  1114. {
  1115. struct drm_device *dev = encoder->base.dev;
  1116. struct radeon_device *rdev = dev->dev_private;
  1117. struct radeon_encoder_ext_tmds *tmds = NULL;
  1118. bool ret;
  1119. if (rdev->is_atom_bios)
  1120. return NULL;
  1121. tmds = kzalloc(sizeof(struct radeon_encoder_ext_tmds), GFP_KERNEL);
  1122. if (!tmds)
  1123. return NULL;
  1124. ret = radeon_legacy_get_ext_tmds_info_from_combios(encoder, tmds);
  1125. if (ret == false)
  1126. radeon_legacy_get_ext_tmds_info_from_table(encoder, tmds);
  1127. return tmds;
  1128. }
  1129. void
  1130. radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_enum, uint32_t supported_device)
  1131. {
  1132. struct radeon_device *rdev = dev->dev_private;
  1133. struct drm_encoder *encoder;
  1134. struct radeon_encoder *radeon_encoder;
  1135. /* see if we already added it */
  1136. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1137. radeon_encoder = to_radeon_encoder(encoder);
  1138. if (radeon_encoder->encoder_enum == encoder_enum) {
  1139. radeon_encoder->devices |= supported_device;
  1140. return;
  1141. }
  1142. }
  1143. /* add a new one */
  1144. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1145. if (!radeon_encoder)
  1146. return;
  1147. encoder = &radeon_encoder->base;
  1148. if (rdev->flags & RADEON_SINGLE_CRTC)
  1149. encoder->possible_crtcs = 0x1;
  1150. else
  1151. encoder->possible_crtcs = 0x3;
  1152. radeon_encoder->enc_priv = NULL;
  1153. radeon_encoder->encoder_enum = encoder_enum;
  1154. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1155. radeon_encoder->devices = supported_device;
  1156. radeon_encoder->rmx_type = RMX_OFF;
  1157. switch (radeon_encoder->encoder_id) {
  1158. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1159. encoder->possible_crtcs = 0x1;
  1160. drm_encoder_init(dev, encoder, &radeon_legacy_lvds_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1161. drm_encoder_helper_add(encoder, &radeon_legacy_lvds_helper_funcs);
  1162. if (rdev->is_atom_bios)
  1163. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1164. else
  1165. radeon_encoder->enc_priv = radeon_combios_get_lvds_info(radeon_encoder);
  1166. radeon_encoder->rmx_type = RMX_FULL;
  1167. break;
  1168. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1169. drm_encoder_init(dev, encoder, &radeon_legacy_tmds_int_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1170. drm_encoder_helper_add(encoder, &radeon_legacy_tmds_int_helper_funcs);
  1171. radeon_encoder->enc_priv = radeon_legacy_get_tmds_info(radeon_encoder);
  1172. break;
  1173. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1174. drm_encoder_init(dev, encoder, &radeon_legacy_primary_dac_enc_funcs, DRM_MODE_ENCODER_DAC);
  1175. drm_encoder_helper_add(encoder, &radeon_legacy_primary_dac_helper_funcs);
  1176. if (rdev->is_atom_bios)
  1177. radeon_encoder->enc_priv = radeon_atombios_get_primary_dac_info(radeon_encoder);
  1178. else
  1179. radeon_encoder->enc_priv = radeon_combios_get_primary_dac_info(radeon_encoder);
  1180. break;
  1181. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1182. drm_encoder_init(dev, encoder, &radeon_legacy_tv_dac_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1183. drm_encoder_helper_add(encoder, &radeon_legacy_tv_dac_helper_funcs);
  1184. if (rdev->is_atom_bios)
  1185. radeon_encoder->enc_priv = radeon_atombios_get_tv_dac_info(radeon_encoder);
  1186. else
  1187. radeon_encoder->enc_priv = radeon_combios_get_tv_dac_info(radeon_encoder);
  1188. break;
  1189. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1190. drm_encoder_init(dev, encoder, &radeon_legacy_tmds_ext_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1191. drm_encoder_helper_add(encoder, &radeon_legacy_tmds_ext_helper_funcs);
  1192. if (!rdev->is_atom_bios)
  1193. radeon_encoder->enc_priv = radeon_legacy_get_ext_tmds_info(radeon_encoder);
  1194. break;
  1195. }
  1196. }