radeon_i2c.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "radeon_drm.h"
  28. #include "radeon.h"
  29. #include "atom.h"
  30. /**
  31. * radeon_ddc_probe
  32. *
  33. */
  34. bool radeon_ddc_probe(struct radeon_connector *radeon_connector)
  35. {
  36. u8 out_buf[] = { 0x0, 0x0};
  37. u8 buf[2];
  38. int ret;
  39. struct i2c_msg msgs[] = {
  40. {
  41. .addr = 0x50,
  42. .flags = 0,
  43. .len = 1,
  44. .buf = out_buf,
  45. },
  46. {
  47. .addr = 0x50,
  48. .flags = I2C_M_RD,
  49. .len = 1,
  50. .buf = buf,
  51. }
  52. };
  53. /* on hw with routers, select right port */
  54. if (radeon_connector->router.ddc_valid)
  55. radeon_router_select_ddc_port(radeon_connector);
  56. ret = i2c_transfer(&radeon_connector->ddc_bus->adapter, msgs, 2);
  57. if (ret == 2)
  58. return true;
  59. return false;
  60. }
  61. /* bit banging i2c */
  62. static void radeon_i2c_do_lock(struct radeon_i2c_chan *i2c, int lock_state)
  63. {
  64. struct radeon_device *rdev = i2c->dev->dev_private;
  65. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  66. uint32_t temp;
  67. /* RV410 appears to have a bug where the hw i2c in reset
  68. * holds the i2c port in a bad state - switch hw i2c away before
  69. * doing DDC - do this for all r200s/r300s/r400s for safety sake
  70. */
  71. if (rec->hw_capable) {
  72. if ((rdev->family >= CHIP_R200) && !ASIC_IS_AVIVO(rdev)) {
  73. u32 reg;
  74. if (rdev->family >= CHIP_RV350)
  75. reg = RADEON_GPIO_MONID;
  76. else if ((rdev->family == CHIP_R300) ||
  77. (rdev->family == CHIP_R350))
  78. reg = RADEON_GPIO_DVI_DDC;
  79. else
  80. reg = RADEON_GPIO_CRT2_DDC;
  81. mutex_lock(&rdev->dc_hw_i2c_mutex);
  82. if (rec->a_clk_reg == reg) {
  83. WREG32(RADEON_DVI_I2C_CNTL_0, (RADEON_I2C_SOFT_RST |
  84. R200_DVI_I2C_PIN_SEL(R200_SEL_DDC1)));
  85. } else {
  86. WREG32(RADEON_DVI_I2C_CNTL_0, (RADEON_I2C_SOFT_RST |
  87. R200_DVI_I2C_PIN_SEL(R200_SEL_DDC3)));
  88. }
  89. mutex_unlock(&rdev->dc_hw_i2c_mutex);
  90. }
  91. }
  92. /* switch the pads to ddc mode */
  93. if (ASIC_IS_DCE3(rdev) && rec->hw_capable) {
  94. temp = RREG32(rec->mask_clk_reg);
  95. temp &= ~(1 << 16);
  96. WREG32(rec->mask_clk_reg, temp);
  97. }
  98. /* clear the output pin values */
  99. temp = RREG32(rec->a_clk_reg) & ~rec->a_clk_mask;
  100. WREG32(rec->a_clk_reg, temp);
  101. temp = RREG32(rec->a_data_reg) & ~rec->a_data_mask;
  102. WREG32(rec->a_data_reg, temp);
  103. /* set the pins to input */
  104. temp = RREG32(rec->en_clk_reg) & ~rec->en_clk_mask;
  105. WREG32(rec->en_clk_reg, temp);
  106. temp = RREG32(rec->en_data_reg) & ~rec->en_data_mask;
  107. WREG32(rec->en_data_reg, temp);
  108. /* mask the gpio pins for software use */
  109. temp = RREG32(rec->mask_clk_reg);
  110. if (lock_state)
  111. temp |= rec->mask_clk_mask;
  112. else
  113. temp &= ~rec->mask_clk_mask;
  114. WREG32(rec->mask_clk_reg, temp);
  115. temp = RREG32(rec->mask_clk_reg);
  116. temp = RREG32(rec->mask_data_reg);
  117. if (lock_state)
  118. temp |= rec->mask_data_mask;
  119. else
  120. temp &= ~rec->mask_data_mask;
  121. WREG32(rec->mask_data_reg, temp);
  122. temp = RREG32(rec->mask_data_reg);
  123. }
  124. static int get_clock(void *i2c_priv)
  125. {
  126. struct radeon_i2c_chan *i2c = i2c_priv;
  127. struct radeon_device *rdev = i2c->dev->dev_private;
  128. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  129. uint32_t val;
  130. /* read the value off the pin */
  131. val = RREG32(rec->y_clk_reg);
  132. val &= rec->y_clk_mask;
  133. return (val != 0);
  134. }
  135. static int get_data(void *i2c_priv)
  136. {
  137. struct radeon_i2c_chan *i2c = i2c_priv;
  138. struct radeon_device *rdev = i2c->dev->dev_private;
  139. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  140. uint32_t val;
  141. /* read the value off the pin */
  142. val = RREG32(rec->y_data_reg);
  143. val &= rec->y_data_mask;
  144. return (val != 0);
  145. }
  146. static void set_clock(void *i2c_priv, int clock)
  147. {
  148. struct radeon_i2c_chan *i2c = i2c_priv;
  149. struct radeon_device *rdev = i2c->dev->dev_private;
  150. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  151. uint32_t val;
  152. /* set pin direction */
  153. val = RREG32(rec->en_clk_reg) & ~rec->en_clk_mask;
  154. val |= clock ? 0 : rec->en_clk_mask;
  155. WREG32(rec->en_clk_reg, val);
  156. }
  157. static void set_data(void *i2c_priv, int data)
  158. {
  159. struct radeon_i2c_chan *i2c = i2c_priv;
  160. struct radeon_device *rdev = i2c->dev->dev_private;
  161. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  162. uint32_t val;
  163. /* set pin direction */
  164. val = RREG32(rec->en_data_reg) & ~rec->en_data_mask;
  165. val |= data ? 0 : rec->en_data_mask;
  166. WREG32(rec->en_data_reg, val);
  167. }
  168. static int pre_xfer(struct i2c_adapter *i2c_adap)
  169. {
  170. struct radeon_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
  171. radeon_i2c_do_lock(i2c, 1);
  172. return 0;
  173. }
  174. static void post_xfer(struct i2c_adapter *i2c_adap)
  175. {
  176. struct radeon_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
  177. radeon_i2c_do_lock(i2c, 0);
  178. }
  179. /* hw i2c */
  180. static u32 radeon_get_i2c_prescale(struct radeon_device *rdev)
  181. {
  182. u32 sclk = rdev->pm.current_sclk;
  183. u32 prescale = 0;
  184. u32 nm;
  185. u8 n, m, loop;
  186. int i2c_clock;
  187. switch (rdev->family) {
  188. case CHIP_R100:
  189. case CHIP_RV100:
  190. case CHIP_RS100:
  191. case CHIP_RV200:
  192. case CHIP_RS200:
  193. case CHIP_R200:
  194. case CHIP_RV250:
  195. case CHIP_RS300:
  196. case CHIP_RV280:
  197. case CHIP_R300:
  198. case CHIP_R350:
  199. case CHIP_RV350:
  200. i2c_clock = 60;
  201. nm = (sclk * 10) / (i2c_clock * 4);
  202. for (loop = 1; loop < 255; loop++) {
  203. if ((nm / loop) < loop)
  204. break;
  205. }
  206. n = loop - 1;
  207. m = loop - 2;
  208. prescale = m | (n << 8);
  209. break;
  210. case CHIP_RV380:
  211. case CHIP_RS400:
  212. case CHIP_RS480:
  213. case CHIP_R420:
  214. case CHIP_R423:
  215. case CHIP_RV410:
  216. prescale = (((sclk * 10)/(4 * 128 * 100) + 1) << 8) + 128;
  217. break;
  218. case CHIP_RS600:
  219. case CHIP_RS690:
  220. case CHIP_RS740:
  221. /* todo */
  222. break;
  223. case CHIP_RV515:
  224. case CHIP_R520:
  225. case CHIP_RV530:
  226. case CHIP_RV560:
  227. case CHIP_RV570:
  228. case CHIP_R580:
  229. i2c_clock = 50;
  230. if (rdev->family == CHIP_R520)
  231. prescale = (127 << 8) + ((sclk * 10) / (4 * 127 * i2c_clock));
  232. else
  233. prescale = (((sclk * 10)/(4 * 128 * 100) + 1) << 8) + 128;
  234. break;
  235. case CHIP_R600:
  236. case CHIP_RV610:
  237. case CHIP_RV630:
  238. case CHIP_RV670:
  239. /* todo */
  240. break;
  241. case CHIP_RV620:
  242. case CHIP_RV635:
  243. case CHIP_RS780:
  244. case CHIP_RS880:
  245. case CHIP_RV770:
  246. case CHIP_RV730:
  247. case CHIP_RV710:
  248. case CHIP_RV740:
  249. /* todo */
  250. break;
  251. case CHIP_CEDAR:
  252. case CHIP_REDWOOD:
  253. case CHIP_JUNIPER:
  254. case CHIP_CYPRESS:
  255. case CHIP_HEMLOCK:
  256. /* todo */
  257. break;
  258. default:
  259. DRM_ERROR("i2c: unhandled radeon chip\n");
  260. break;
  261. }
  262. return prescale;
  263. }
  264. /* hw i2c engine for r1xx-4xx hardware
  265. * hw can buffer up to 15 bytes
  266. */
  267. static int r100_hw_i2c_xfer(struct i2c_adapter *i2c_adap,
  268. struct i2c_msg *msgs, int num)
  269. {
  270. struct radeon_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
  271. struct radeon_device *rdev = i2c->dev->dev_private;
  272. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  273. struct i2c_msg *p;
  274. int i, j, k, ret = num;
  275. u32 prescale;
  276. u32 i2c_cntl_0, i2c_cntl_1, i2c_data;
  277. u32 tmp, reg;
  278. mutex_lock(&rdev->dc_hw_i2c_mutex);
  279. /* take the pm lock since we need a constant sclk */
  280. mutex_lock(&rdev->pm.mutex);
  281. prescale = radeon_get_i2c_prescale(rdev);
  282. reg = ((prescale << RADEON_I2C_PRESCALE_SHIFT) |
  283. RADEON_I2C_DRIVE_EN |
  284. RADEON_I2C_START |
  285. RADEON_I2C_STOP |
  286. RADEON_I2C_GO);
  287. if (rdev->is_atom_bios) {
  288. tmp = RREG32(RADEON_BIOS_6_SCRATCH);
  289. WREG32(RADEON_BIOS_6_SCRATCH, tmp | ATOM_S6_HW_I2C_BUSY_STATE);
  290. }
  291. if (rec->mm_i2c) {
  292. i2c_cntl_0 = RADEON_I2C_CNTL_0;
  293. i2c_cntl_1 = RADEON_I2C_CNTL_1;
  294. i2c_data = RADEON_I2C_DATA;
  295. } else {
  296. i2c_cntl_0 = RADEON_DVI_I2C_CNTL_0;
  297. i2c_cntl_1 = RADEON_DVI_I2C_CNTL_1;
  298. i2c_data = RADEON_DVI_I2C_DATA;
  299. switch (rdev->family) {
  300. case CHIP_R100:
  301. case CHIP_RV100:
  302. case CHIP_RS100:
  303. case CHIP_RV200:
  304. case CHIP_RS200:
  305. case CHIP_RS300:
  306. switch (rec->mask_clk_reg) {
  307. case RADEON_GPIO_DVI_DDC:
  308. /* no gpio select bit */
  309. break;
  310. default:
  311. DRM_ERROR("gpio not supported with hw i2c\n");
  312. ret = -EINVAL;
  313. goto done;
  314. }
  315. break;
  316. case CHIP_R200:
  317. /* only bit 4 on r200 */
  318. switch (rec->mask_clk_reg) {
  319. case RADEON_GPIO_DVI_DDC:
  320. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC1);
  321. break;
  322. case RADEON_GPIO_MONID:
  323. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC3);
  324. break;
  325. default:
  326. DRM_ERROR("gpio not supported with hw i2c\n");
  327. ret = -EINVAL;
  328. goto done;
  329. }
  330. break;
  331. case CHIP_RV250:
  332. case CHIP_RV280:
  333. /* bits 3 and 4 */
  334. switch (rec->mask_clk_reg) {
  335. case RADEON_GPIO_DVI_DDC:
  336. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC1);
  337. break;
  338. case RADEON_GPIO_VGA_DDC:
  339. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC2);
  340. break;
  341. case RADEON_GPIO_CRT2_DDC:
  342. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC3);
  343. break;
  344. default:
  345. DRM_ERROR("gpio not supported with hw i2c\n");
  346. ret = -EINVAL;
  347. goto done;
  348. }
  349. break;
  350. case CHIP_R300:
  351. case CHIP_R350:
  352. /* only bit 4 on r300/r350 */
  353. switch (rec->mask_clk_reg) {
  354. case RADEON_GPIO_VGA_DDC:
  355. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC1);
  356. break;
  357. case RADEON_GPIO_DVI_DDC:
  358. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC3);
  359. break;
  360. default:
  361. DRM_ERROR("gpio not supported with hw i2c\n");
  362. ret = -EINVAL;
  363. goto done;
  364. }
  365. break;
  366. case CHIP_RV350:
  367. case CHIP_RV380:
  368. case CHIP_R420:
  369. case CHIP_R423:
  370. case CHIP_RV410:
  371. case CHIP_RS400:
  372. case CHIP_RS480:
  373. /* bits 3 and 4 */
  374. switch (rec->mask_clk_reg) {
  375. case RADEON_GPIO_VGA_DDC:
  376. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC1);
  377. break;
  378. case RADEON_GPIO_DVI_DDC:
  379. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC2);
  380. break;
  381. case RADEON_GPIO_MONID:
  382. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC3);
  383. break;
  384. default:
  385. DRM_ERROR("gpio not supported with hw i2c\n");
  386. ret = -EINVAL;
  387. goto done;
  388. }
  389. break;
  390. default:
  391. DRM_ERROR("unsupported asic\n");
  392. ret = -EINVAL;
  393. goto done;
  394. break;
  395. }
  396. }
  397. /* check for bus probe */
  398. p = &msgs[0];
  399. if ((num == 1) && (p->len == 0)) {
  400. WREG32(i2c_cntl_0, (RADEON_I2C_DONE |
  401. RADEON_I2C_NACK |
  402. RADEON_I2C_HALT |
  403. RADEON_I2C_SOFT_RST));
  404. WREG32(i2c_data, (p->addr << 1) & 0xff);
  405. WREG32(i2c_data, 0);
  406. WREG32(i2c_cntl_1, ((1 << RADEON_I2C_DATA_COUNT_SHIFT) |
  407. (1 << RADEON_I2C_ADDR_COUNT_SHIFT) |
  408. RADEON_I2C_EN |
  409. (48 << RADEON_I2C_TIME_LIMIT_SHIFT)));
  410. WREG32(i2c_cntl_0, reg);
  411. for (k = 0; k < 32; k++) {
  412. udelay(10);
  413. tmp = RREG32(i2c_cntl_0);
  414. if (tmp & RADEON_I2C_GO)
  415. continue;
  416. tmp = RREG32(i2c_cntl_0);
  417. if (tmp & RADEON_I2C_DONE)
  418. break;
  419. else {
  420. DRM_DEBUG("i2c write error 0x%08x\n", tmp);
  421. WREG32(i2c_cntl_0, tmp | RADEON_I2C_ABORT);
  422. ret = -EIO;
  423. goto done;
  424. }
  425. }
  426. goto done;
  427. }
  428. for (i = 0; i < num; i++) {
  429. p = &msgs[i];
  430. for (j = 0; j < p->len; j++) {
  431. if (p->flags & I2C_M_RD) {
  432. WREG32(i2c_cntl_0, (RADEON_I2C_DONE |
  433. RADEON_I2C_NACK |
  434. RADEON_I2C_HALT |
  435. RADEON_I2C_SOFT_RST));
  436. WREG32(i2c_data, ((p->addr << 1) & 0xff) | 0x1);
  437. WREG32(i2c_cntl_1, ((1 << RADEON_I2C_DATA_COUNT_SHIFT) |
  438. (1 << RADEON_I2C_ADDR_COUNT_SHIFT) |
  439. RADEON_I2C_EN |
  440. (48 << RADEON_I2C_TIME_LIMIT_SHIFT)));
  441. WREG32(i2c_cntl_0, reg | RADEON_I2C_RECEIVE);
  442. for (k = 0; k < 32; k++) {
  443. udelay(10);
  444. tmp = RREG32(i2c_cntl_0);
  445. if (tmp & RADEON_I2C_GO)
  446. continue;
  447. tmp = RREG32(i2c_cntl_0);
  448. if (tmp & RADEON_I2C_DONE)
  449. break;
  450. else {
  451. DRM_DEBUG("i2c read error 0x%08x\n", tmp);
  452. WREG32(i2c_cntl_0, tmp | RADEON_I2C_ABORT);
  453. ret = -EIO;
  454. goto done;
  455. }
  456. }
  457. p->buf[j] = RREG32(i2c_data) & 0xff;
  458. } else {
  459. WREG32(i2c_cntl_0, (RADEON_I2C_DONE |
  460. RADEON_I2C_NACK |
  461. RADEON_I2C_HALT |
  462. RADEON_I2C_SOFT_RST));
  463. WREG32(i2c_data, (p->addr << 1) & 0xff);
  464. WREG32(i2c_data, p->buf[j]);
  465. WREG32(i2c_cntl_1, ((1 << RADEON_I2C_DATA_COUNT_SHIFT) |
  466. (1 << RADEON_I2C_ADDR_COUNT_SHIFT) |
  467. RADEON_I2C_EN |
  468. (48 << RADEON_I2C_TIME_LIMIT_SHIFT)));
  469. WREG32(i2c_cntl_0, reg);
  470. for (k = 0; k < 32; k++) {
  471. udelay(10);
  472. tmp = RREG32(i2c_cntl_0);
  473. if (tmp & RADEON_I2C_GO)
  474. continue;
  475. tmp = RREG32(i2c_cntl_0);
  476. if (tmp & RADEON_I2C_DONE)
  477. break;
  478. else {
  479. DRM_DEBUG("i2c write error 0x%08x\n", tmp);
  480. WREG32(i2c_cntl_0, tmp | RADEON_I2C_ABORT);
  481. ret = -EIO;
  482. goto done;
  483. }
  484. }
  485. }
  486. }
  487. }
  488. done:
  489. WREG32(i2c_cntl_0, 0);
  490. WREG32(i2c_cntl_1, 0);
  491. WREG32(i2c_cntl_0, (RADEON_I2C_DONE |
  492. RADEON_I2C_NACK |
  493. RADEON_I2C_HALT |
  494. RADEON_I2C_SOFT_RST));
  495. if (rdev->is_atom_bios) {
  496. tmp = RREG32(RADEON_BIOS_6_SCRATCH);
  497. tmp &= ~ATOM_S6_HW_I2C_BUSY_STATE;
  498. WREG32(RADEON_BIOS_6_SCRATCH, tmp);
  499. }
  500. mutex_unlock(&rdev->pm.mutex);
  501. mutex_unlock(&rdev->dc_hw_i2c_mutex);
  502. return ret;
  503. }
  504. /* hw i2c engine for r5xx hardware
  505. * hw can buffer up to 15 bytes
  506. */
  507. static int r500_hw_i2c_xfer(struct i2c_adapter *i2c_adap,
  508. struct i2c_msg *msgs, int num)
  509. {
  510. struct radeon_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
  511. struct radeon_device *rdev = i2c->dev->dev_private;
  512. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  513. struct i2c_msg *p;
  514. int i, j, remaining, current_count, buffer_offset, ret = num;
  515. u32 prescale;
  516. u32 tmp, reg;
  517. u32 saved1, saved2;
  518. mutex_lock(&rdev->dc_hw_i2c_mutex);
  519. /* take the pm lock since we need a constant sclk */
  520. mutex_lock(&rdev->pm.mutex);
  521. prescale = radeon_get_i2c_prescale(rdev);
  522. /* clear gpio mask bits */
  523. tmp = RREG32(rec->mask_clk_reg);
  524. tmp &= ~rec->mask_clk_mask;
  525. WREG32(rec->mask_clk_reg, tmp);
  526. tmp = RREG32(rec->mask_clk_reg);
  527. tmp = RREG32(rec->mask_data_reg);
  528. tmp &= ~rec->mask_data_mask;
  529. WREG32(rec->mask_data_reg, tmp);
  530. tmp = RREG32(rec->mask_data_reg);
  531. /* clear pin values */
  532. tmp = RREG32(rec->a_clk_reg);
  533. tmp &= ~rec->a_clk_mask;
  534. WREG32(rec->a_clk_reg, tmp);
  535. tmp = RREG32(rec->a_clk_reg);
  536. tmp = RREG32(rec->a_data_reg);
  537. tmp &= ~rec->a_data_mask;
  538. WREG32(rec->a_data_reg, tmp);
  539. tmp = RREG32(rec->a_data_reg);
  540. /* set the pins to input */
  541. tmp = RREG32(rec->en_clk_reg);
  542. tmp &= ~rec->en_clk_mask;
  543. WREG32(rec->en_clk_reg, tmp);
  544. tmp = RREG32(rec->en_clk_reg);
  545. tmp = RREG32(rec->en_data_reg);
  546. tmp &= ~rec->en_data_mask;
  547. WREG32(rec->en_data_reg, tmp);
  548. tmp = RREG32(rec->en_data_reg);
  549. /* */
  550. tmp = RREG32(RADEON_BIOS_6_SCRATCH);
  551. WREG32(RADEON_BIOS_6_SCRATCH, tmp | ATOM_S6_HW_I2C_BUSY_STATE);
  552. saved1 = RREG32(AVIVO_DC_I2C_CONTROL1);
  553. saved2 = RREG32(0x494);
  554. WREG32(0x494, saved2 | 0x1);
  555. WREG32(AVIVO_DC_I2C_ARBITRATION, AVIVO_DC_I2C_SW_WANTS_TO_USE_I2C);
  556. for (i = 0; i < 50; i++) {
  557. udelay(1);
  558. if (RREG32(AVIVO_DC_I2C_ARBITRATION) & AVIVO_DC_I2C_SW_CAN_USE_I2C)
  559. break;
  560. }
  561. if (i == 50) {
  562. DRM_ERROR("failed to get i2c bus\n");
  563. ret = -EBUSY;
  564. goto done;
  565. }
  566. reg = AVIVO_DC_I2C_START | AVIVO_DC_I2C_STOP | AVIVO_DC_I2C_EN;
  567. switch (rec->mask_clk_reg) {
  568. case AVIVO_DC_GPIO_DDC1_MASK:
  569. reg |= AVIVO_DC_I2C_PIN_SELECT(AVIVO_SEL_DDC1);
  570. break;
  571. case AVIVO_DC_GPIO_DDC2_MASK:
  572. reg |= AVIVO_DC_I2C_PIN_SELECT(AVIVO_SEL_DDC2);
  573. break;
  574. case AVIVO_DC_GPIO_DDC3_MASK:
  575. reg |= AVIVO_DC_I2C_PIN_SELECT(AVIVO_SEL_DDC3);
  576. break;
  577. default:
  578. DRM_ERROR("gpio not supported with hw i2c\n");
  579. ret = -EINVAL;
  580. goto done;
  581. }
  582. /* check for bus probe */
  583. p = &msgs[0];
  584. if ((num == 1) && (p->len == 0)) {
  585. WREG32(AVIVO_DC_I2C_STATUS1, (AVIVO_DC_I2C_DONE |
  586. AVIVO_DC_I2C_NACK |
  587. AVIVO_DC_I2C_HALT));
  588. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_SOFT_RESET);
  589. udelay(1);
  590. WREG32(AVIVO_DC_I2C_RESET, 0);
  591. WREG32(AVIVO_DC_I2C_DATA, (p->addr << 1) & 0xff);
  592. WREG32(AVIVO_DC_I2C_DATA, 0);
  593. WREG32(AVIVO_DC_I2C_CONTROL3, AVIVO_DC_I2C_TIME_LIMIT(48));
  594. WREG32(AVIVO_DC_I2C_CONTROL2, (AVIVO_DC_I2C_ADDR_COUNT(1) |
  595. AVIVO_DC_I2C_DATA_COUNT(1) |
  596. (prescale << 16)));
  597. WREG32(AVIVO_DC_I2C_CONTROL1, reg);
  598. WREG32(AVIVO_DC_I2C_STATUS1, AVIVO_DC_I2C_GO);
  599. for (j = 0; j < 200; j++) {
  600. udelay(50);
  601. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  602. if (tmp & AVIVO_DC_I2C_GO)
  603. continue;
  604. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  605. if (tmp & AVIVO_DC_I2C_DONE)
  606. break;
  607. else {
  608. DRM_DEBUG("i2c write error 0x%08x\n", tmp);
  609. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_ABORT);
  610. ret = -EIO;
  611. goto done;
  612. }
  613. }
  614. goto done;
  615. }
  616. for (i = 0; i < num; i++) {
  617. p = &msgs[i];
  618. remaining = p->len;
  619. buffer_offset = 0;
  620. if (p->flags & I2C_M_RD) {
  621. while (remaining) {
  622. if (remaining > 15)
  623. current_count = 15;
  624. else
  625. current_count = remaining;
  626. WREG32(AVIVO_DC_I2C_STATUS1, (AVIVO_DC_I2C_DONE |
  627. AVIVO_DC_I2C_NACK |
  628. AVIVO_DC_I2C_HALT));
  629. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_SOFT_RESET);
  630. udelay(1);
  631. WREG32(AVIVO_DC_I2C_RESET, 0);
  632. WREG32(AVIVO_DC_I2C_DATA, ((p->addr << 1) & 0xff) | 0x1);
  633. WREG32(AVIVO_DC_I2C_CONTROL3, AVIVO_DC_I2C_TIME_LIMIT(48));
  634. WREG32(AVIVO_DC_I2C_CONTROL2, (AVIVO_DC_I2C_ADDR_COUNT(1) |
  635. AVIVO_DC_I2C_DATA_COUNT(current_count) |
  636. (prescale << 16)));
  637. WREG32(AVIVO_DC_I2C_CONTROL1, reg | AVIVO_DC_I2C_RECEIVE);
  638. WREG32(AVIVO_DC_I2C_STATUS1, AVIVO_DC_I2C_GO);
  639. for (j = 0; j < 200; j++) {
  640. udelay(50);
  641. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  642. if (tmp & AVIVO_DC_I2C_GO)
  643. continue;
  644. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  645. if (tmp & AVIVO_DC_I2C_DONE)
  646. break;
  647. else {
  648. DRM_DEBUG("i2c read error 0x%08x\n", tmp);
  649. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_ABORT);
  650. ret = -EIO;
  651. goto done;
  652. }
  653. }
  654. for (j = 0; j < current_count; j++)
  655. p->buf[buffer_offset + j] = RREG32(AVIVO_DC_I2C_DATA) & 0xff;
  656. remaining -= current_count;
  657. buffer_offset += current_count;
  658. }
  659. } else {
  660. while (remaining) {
  661. if (remaining > 15)
  662. current_count = 15;
  663. else
  664. current_count = remaining;
  665. WREG32(AVIVO_DC_I2C_STATUS1, (AVIVO_DC_I2C_DONE |
  666. AVIVO_DC_I2C_NACK |
  667. AVIVO_DC_I2C_HALT));
  668. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_SOFT_RESET);
  669. udelay(1);
  670. WREG32(AVIVO_DC_I2C_RESET, 0);
  671. WREG32(AVIVO_DC_I2C_DATA, (p->addr << 1) & 0xff);
  672. for (j = 0; j < current_count; j++)
  673. WREG32(AVIVO_DC_I2C_DATA, p->buf[buffer_offset + j]);
  674. WREG32(AVIVO_DC_I2C_CONTROL3, AVIVO_DC_I2C_TIME_LIMIT(48));
  675. WREG32(AVIVO_DC_I2C_CONTROL2, (AVIVO_DC_I2C_ADDR_COUNT(1) |
  676. AVIVO_DC_I2C_DATA_COUNT(current_count) |
  677. (prescale << 16)));
  678. WREG32(AVIVO_DC_I2C_CONTROL1, reg);
  679. WREG32(AVIVO_DC_I2C_STATUS1, AVIVO_DC_I2C_GO);
  680. for (j = 0; j < 200; j++) {
  681. udelay(50);
  682. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  683. if (tmp & AVIVO_DC_I2C_GO)
  684. continue;
  685. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  686. if (tmp & AVIVO_DC_I2C_DONE)
  687. break;
  688. else {
  689. DRM_DEBUG("i2c write error 0x%08x\n", tmp);
  690. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_ABORT);
  691. ret = -EIO;
  692. goto done;
  693. }
  694. }
  695. remaining -= current_count;
  696. buffer_offset += current_count;
  697. }
  698. }
  699. }
  700. done:
  701. WREG32(AVIVO_DC_I2C_STATUS1, (AVIVO_DC_I2C_DONE |
  702. AVIVO_DC_I2C_NACK |
  703. AVIVO_DC_I2C_HALT));
  704. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_SOFT_RESET);
  705. udelay(1);
  706. WREG32(AVIVO_DC_I2C_RESET, 0);
  707. WREG32(AVIVO_DC_I2C_ARBITRATION, AVIVO_DC_I2C_SW_DONE_USING_I2C);
  708. WREG32(AVIVO_DC_I2C_CONTROL1, saved1);
  709. WREG32(0x494, saved2);
  710. tmp = RREG32(RADEON_BIOS_6_SCRATCH);
  711. tmp &= ~ATOM_S6_HW_I2C_BUSY_STATE;
  712. WREG32(RADEON_BIOS_6_SCRATCH, tmp);
  713. mutex_unlock(&rdev->pm.mutex);
  714. mutex_unlock(&rdev->dc_hw_i2c_mutex);
  715. return ret;
  716. }
  717. static int radeon_hw_i2c_xfer(struct i2c_adapter *i2c_adap,
  718. struct i2c_msg *msgs, int num)
  719. {
  720. struct radeon_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
  721. struct radeon_device *rdev = i2c->dev->dev_private;
  722. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  723. int ret = 0;
  724. switch (rdev->family) {
  725. case CHIP_R100:
  726. case CHIP_RV100:
  727. case CHIP_RS100:
  728. case CHIP_RV200:
  729. case CHIP_RS200:
  730. case CHIP_R200:
  731. case CHIP_RV250:
  732. case CHIP_RS300:
  733. case CHIP_RV280:
  734. case CHIP_R300:
  735. case CHIP_R350:
  736. case CHIP_RV350:
  737. case CHIP_RV380:
  738. case CHIP_R420:
  739. case CHIP_R423:
  740. case CHIP_RV410:
  741. case CHIP_RS400:
  742. case CHIP_RS480:
  743. ret = r100_hw_i2c_xfer(i2c_adap, msgs, num);
  744. break;
  745. case CHIP_RS600:
  746. case CHIP_RS690:
  747. case CHIP_RS740:
  748. /* XXX fill in hw i2c implementation */
  749. break;
  750. case CHIP_RV515:
  751. case CHIP_R520:
  752. case CHIP_RV530:
  753. case CHIP_RV560:
  754. case CHIP_RV570:
  755. case CHIP_R580:
  756. if (rec->mm_i2c)
  757. ret = r100_hw_i2c_xfer(i2c_adap, msgs, num);
  758. else
  759. ret = r500_hw_i2c_xfer(i2c_adap, msgs, num);
  760. break;
  761. case CHIP_R600:
  762. case CHIP_RV610:
  763. case CHIP_RV630:
  764. case CHIP_RV670:
  765. /* XXX fill in hw i2c implementation */
  766. break;
  767. case CHIP_RV620:
  768. case CHIP_RV635:
  769. case CHIP_RS780:
  770. case CHIP_RS880:
  771. case CHIP_RV770:
  772. case CHIP_RV730:
  773. case CHIP_RV710:
  774. case CHIP_RV740:
  775. /* XXX fill in hw i2c implementation */
  776. break;
  777. case CHIP_CEDAR:
  778. case CHIP_REDWOOD:
  779. case CHIP_JUNIPER:
  780. case CHIP_CYPRESS:
  781. case CHIP_HEMLOCK:
  782. /* XXX fill in hw i2c implementation */
  783. break;
  784. default:
  785. DRM_ERROR("i2c: unhandled radeon chip\n");
  786. ret = -EIO;
  787. break;
  788. }
  789. return ret;
  790. }
  791. static u32 radeon_hw_i2c_func(struct i2c_adapter *adap)
  792. {
  793. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  794. }
  795. static const struct i2c_algorithm radeon_i2c_algo = {
  796. .master_xfer = radeon_hw_i2c_xfer,
  797. .functionality = radeon_hw_i2c_func,
  798. };
  799. struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev,
  800. struct radeon_i2c_bus_rec *rec,
  801. const char *name)
  802. {
  803. struct radeon_device *rdev = dev->dev_private;
  804. struct radeon_i2c_chan *i2c;
  805. int ret;
  806. i2c = kzalloc(sizeof(struct radeon_i2c_chan), GFP_KERNEL);
  807. if (i2c == NULL)
  808. return NULL;
  809. i2c->rec = *rec;
  810. i2c->adapter.owner = THIS_MODULE;
  811. i2c->dev = dev;
  812. i2c_set_adapdata(&i2c->adapter, i2c);
  813. if (rec->mm_i2c ||
  814. (rec->hw_capable &&
  815. radeon_hw_i2c &&
  816. ((rdev->family <= CHIP_RS480) ||
  817. ((rdev->family >= CHIP_RV515) && (rdev->family <= CHIP_R580))))) {
  818. /* set the radeon hw i2c adapter */
  819. snprintf(i2c->adapter.name, sizeof(i2c->adapter.name),
  820. "Radeon i2c hw bus %s", name);
  821. i2c->adapter.algo = &radeon_i2c_algo;
  822. ret = i2c_add_adapter(&i2c->adapter);
  823. if (ret) {
  824. DRM_ERROR("Failed to register hw i2c %s\n", name);
  825. goto out_free;
  826. }
  827. } else {
  828. /* set the radeon bit adapter */
  829. snprintf(i2c->adapter.name, sizeof(i2c->adapter.name),
  830. "Radeon i2c bit bus %s", name);
  831. i2c->adapter.algo_data = &i2c->algo.bit;
  832. i2c->algo.bit.pre_xfer = pre_xfer;
  833. i2c->algo.bit.post_xfer = post_xfer;
  834. i2c->algo.bit.setsda = set_data;
  835. i2c->algo.bit.setscl = set_clock;
  836. i2c->algo.bit.getsda = get_data;
  837. i2c->algo.bit.getscl = get_clock;
  838. i2c->algo.bit.udelay = 20;
  839. /* vesa says 2.2 ms is enough, 1 jiffy doesn't seem to always
  840. * make this, 2 jiffies is a lot more reliable */
  841. i2c->algo.bit.timeout = 2;
  842. i2c->algo.bit.data = i2c;
  843. ret = i2c_bit_add_bus(&i2c->adapter);
  844. if (ret) {
  845. DRM_ERROR("Failed to register bit i2c %s\n", name);
  846. goto out_free;
  847. }
  848. }
  849. return i2c;
  850. out_free:
  851. kfree(i2c);
  852. return NULL;
  853. }
  854. struct radeon_i2c_chan *radeon_i2c_create_dp(struct drm_device *dev,
  855. struct radeon_i2c_bus_rec *rec,
  856. const char *name)
  857. {
  858. struct radeon_i2c_chan *i2c;
  859. int ret;
  860. i2c = kzalloc(sizeof(struct radeon_i2c_chan), GFP_KERNEL);
  861. if (i2c == NULL)
  862. return NULL;
  863. i2c->rec = *rec;
  864. i2c->adapter.owner = THIS_MODULE;
  865. i2c->dev = dev;
  866. snprintf(i2c->adapter.name, sizeof(i2c->adapter.name),
  867. "Radeon aux bus %s", name);
  868. i2c_set_adapdata(&i2c->adapter, i2c);
  869. i2c->adapter.algo_data = &i2c->algo.dp;
  870. i2c->algo.dp.aux_ch = radeon_dp_i2c_aux_ch;
  871. i2c->algo.dp.address = 0;
  872. ret = i2c_dp_aux_add_bus(&i2c->adapter);
  873. if (ret) {
  874. DRM_INFO("Failed to register i2c %s\n", name);
  875. goto out_free;
  876. }
  877. return i2c;
  878. out_free:
  879. kfree(i2c);
  880. return NULL;
  881. }
  882. void radeon_i2c_destroy(struct radeon_i2c_chan *i2c)
  883. {
  884. if (!i2c)
  885. return;
  886. i2c_del_adapter(&i2c->adapter);
  887. kfree(i2c);
  888. }
  889. /* Add the default buses */
  890. void radeon_i2c_init(struct radeon_device *rdev)
  891. {
  892. if (rdev->is_atom_bios)
  893. radeon_atombios_i2c_init(rdev);
  894. else
  895. radeon_combios_i2c_init(rdev);
  896. }
  897. /* remove all the buses */
  898. void radeon_i2c_fini(struct radeon_device *rdev)
  899. {
  900. int i;
  901. for (i = 0; i < RADEON_MAX_I2C_BUS; i++) {
  902. if (rdev->i2c_bus[i]) {
  903. radeon_i2c_destroy(rdev->i2c_bus[i]);
  904. rdev->i2c_bus[i] = NULL;
  905. }
  906. }
  907. }
  908. /* Add additional buses */
  909. void radeon_i2c_add(struct radeon_device *rdev,
  910. struct radeon_i2c_bus_rec *rec,
  911. const char *name)
  912. {
  913. struct drm_device *dev = rdev->ddev;
  914. int i;
  915. for (i = 0; i < RADEON_MAX_I2C_BUS; i++) {
  916. if (!rdev->i2c_bus[i]) {
  917. rdev->i2c_bus[i] = radeon_i2c_create(dev, rec, name);
  918. return;
  919. }
  920. }
  921. }
  922. /* looks up bus based on id */
  923. struct radeon_i2c_chan *radeon_i2c_lookup(struct radeon_device *rdev,
  924. struct radeon_i2c_bus_rec *i2c_bus)
  925. {
  926. int i;
  927. for (i = 0; i < RADEON_MAX_I2C_BUS; i++) {
  928. if (rdev->i2c_bus[i] &&
  929. (rdev->i2c_bus[i]->rec.i2c_id == i2c_bus->i2c_id)) {
  930. return rdev->i2c_bus[i];
  931. }
  932. }
  933. return NULL;
  934. }
  935. struct drm_encoder *radeon_best_encoder(struct drm_connector *connector)
  936. {
  937. return NULL;
  938. }
  939. void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus,
  940. u8 slave_addr,
  941. u8 addr,
  942. u8 *val)
  943. {
  944. u8 out_buf[2];
  945. u8 in_buf[2];
  946. struct i2c_msg msgs[] = {
  947. {
  948. .addr = slave_addr,
  949. .flags = 0,
  950. .len = 1,
  951. .buf = out_buf,
  952. },
  953. {
  954. .addr = slave_addr,
  955. .flags = I2C_M_RD,
  956. .len = 1,
  957. .buf = in_buf,
  958. }
  959. };
  960. out_buf[0] = addr;
  961. out_buf[1] = 0;
  962. if (i2c_transfer(&i2c_bus->adapter, msgs, 2) == 2) {
  963. *val = in_buf[0];
  964. DRM_DEBUG("val = 0x%02x\n", *val);
  965. } else {
  966. DRM_ERROR("i2c 0x%02x 0x%02x read failed\n",
  967. addr, *val);
  968. }
  969. }
  970. void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c_bus,
  971. u8 slave_addr,
  972. u8 addr,
  973. u8 val)
  974. {
  975. uint8_t out_buf[2];
  976. struct i2c_msg msg = {
  977. .addr = slave_addr,
  978. .flags = 0,
  979. .len = 2,
  980. .buf = out_buf,
  981. };
  982. out_buf[0] = addr;
  983. out_buf[1] = val;
  984. if (i2c_transfer(&i2c_bus->adapter, &msg, 1) != 1)
  985. DRM_ERROR("i2c 0x%02x 0x%02x write failed\n",
  986. addr, val);
  987. }
  988. /* ddc router switching */
  989. void radeon_router_select_ddc_port(struct radeon_connector *radeon_connector)
  990. {
  991. u8 val;
  992. if (!radeon_connector->router.ddc_valid)
  993. return;
  994. radeon_i2c_get_byte(radeon_connector->router_bus,
  995. radeon_connector->router.i2c_addr,
  996. 0x3, &val);
  997. val &= ~radeon_connector->router.ddc_mux_control_pin;
  998. radeon_i2c_put_byte(radeon_connector->router_bus,
  999. radeon_connector->router.i2c_addr,
  1000. 0x3, val);
  1001. radeon_i2c_get_byte(radeon_connector->router_bus,
  1002. radeon_connector->router.i2c_addr,
  1003. 0x1, &val);
  1004. val &= ~radeon_connector->router.ddc_mux_control_pin;
  1005. val |= radeon_connector->router.ddc_mux_state;
  1006. radeon_i2c_put_byte(radeon_connector->router_bus,
  1007. radeon_connector->router.i2c_addr,
  1008. 0x1, val);
  1009. }
  1010. /* clock/data router switching */
  1011. void radeon_router_select_cd_port(struct radeon_connector *radeon_connector)
  1012. {
  1013. u8 val;
  1014. if (!radeon_connector->router.cd_valid)
  1015. return;
  1016. radeon_i2c_get_byte(radeon_connector->router_bus,
  1017. radeon_connector->router.i2c_addr,
  1018. 0x3, &val);
  1019. val &= ~radeon_connector->router.cd_mux_control_pin;
  1020. radeon_i2c_put_byte(radeon_connector->router_bus,
  1021. radeon_connector->router.i2c_addr,
  1022. 0x3, val);
  1023. radeon_i2c_get_byte(radeon_connector->router_bus,
  1024. radeon_connector->router.i2c_addr,
  1025. 0x1, &val);
  1026. val &= ~radeon_connector->router.cd_mux_control_pin;
  1027. val |= radeon_connector->router.cd_mux_state;
  1028. radeon_i2c_put_byte(radeon_connector->router_bus,
  1029. radeon_connector->router.i2c_addr,
  1030. 0x1, val);
  1031. }