radeon_fence.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Dave Airlie
  30. */
  31. #include <linux/seq_file.h>
  32. #include <asm/atomic.h>
  33. #include <linux/wait.h>
  34. #include <linux/list.h>
  35. #include <linux/kref.h>
  36. #include <linux/slab.h>
  37. #include "drmP.h"
  38. #include "drm.h"
  39. #include "radeon_reg.h"
  40. #include "radeon.h"
  41. #include "radeon_trace.h"
  42. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence)
  43. {
  44. unsigned long irq_flags;
  45. write_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
  46. if (fence->emited) {
  47. write_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
  48. return 0;
  49. }
  50. fence->seq = atomic_add_return(1, &rdev->fence_drv.seq);
  51. if (!rdev->cp.ready) {
  52. /* FIXME: cp is not running assume everythings is done right
  53. * away
  54. */
  55. WREG32(rdev->fence_drv.scratch_reg, fence->seq);
  56. } else
  57. radeon_fence_ring_emit(rdev, fence);
  58. trace_radeon_fence_emit(rdev->ddev, fence->seq);
  59. fence->emited = true;
  60. list_del(&fence->list);
  61. list_add_tail(&fence->list, &rdev->fence_drv.emited);
  62. write_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
  63. return 0;
  64. }
  65. static bool radeon_fence_poll_locked(struct radeon_device *rdev)
  66. {
  67. struct radeon_fence *fence;
  68. struct list_head *i, *n;
  69. uint32_t seq;
  70. bool wake = false;
  71. unsigned long cjiffies;
  72. if (rdev->wb.enabled) {
  73. u32 scratch_index;
  74. if (rdev->wb.use_event)
  75. scratch_index = R600_WB_EVENT_OFFSET + rdev->fence_drv.scratch_reg - rdev->scratch.reg_base;
  76. else
  77. scratch_index = RADEON_WB_SCRATCH_OFFSET + rdev->fence_drv.scratch_reg - rdev->scratch.reg_base;
  78. seq = rdev->wb.wb[scratch_index/4];
  79. } else
  80. seq = RREG32(rdev->fence_drv.scratch_reg);
  81. if (seq != rdev->fence_drv.last_seq) {
  82. rdev->fence_drv.last_seq = seq;
  83. rdev->fence_drv.last_jiffies = jiffies;
  84. rdev->fence_drv.last_timeout = RADEON_FENCE_JIFFIES_TIMEOUT;
  85. } else {
  86. cjiffies = jiffies;
  87. if (time_after(cjiffies, rdev->fence_drv.last_jiffies)) {
  88. cjiffies -= rdev->fence_drv.last_jiffies;
  89. if (time_after(rdev->fence_drv.last_timeout, cjiffies)) {
  90. /* update the timeout */
  91. rdev->fence_drv.last_timeout -= cjiffies;
  92. } else {
  93. /* the 500ms timeout is elapsed we should test
  94. * for GPU lockup
  95. */
  96. rdev->fence_drv.last_timeout = 1;
  97. }
  98. } else {
  99. /* wrap around update last jiffies, we will just wait
  100. * a little longer
  101. */
  102. rdev->fence_drv.last_jiffies = cjiffies;
  103. }
  104. return false;
  105. }
  106. n = NULL;
  107. list_for_each(i, &rdev->fence_drv.emited) {
  108. fence = list_entry(i, struct radeon_fence, list);
  109. if (fence->seq == seq) {
  110. n = i;
  111. break;
  112. }
  113. }
  114. /* all fence previous to this one are considered as signaled */
  115. if (n) {
  116. i = n;
  117. do {
  118. n = i->prev;
  119. list_del(i);
  120. list_add_tail(i, &rdev->fence_drv.signaled);
  121. fence = list_entry(i, struct radeon_fence, list);
  122. fence->signaled = true;
  123. i = n;
  124. } while (i != &rdev->fence_drv.emited);
  125. wake = true;
  126. }
  127. return wake;
  128. }
  129. static void radeon_fence_destroy(struct kref *kref)
  130. {
  131. unsigned long irq_flags;
  132. struct radeon_fence *fence;
  133. fence = container_of(kref, struct radeon_fence, kref);
  134. write_lock_irqsave(&fence->rdev->fence_drv.lock, irq_flags);
  135. list_del(&fence->list);
  136. fence->emited = false;
  137. write_unlock_irqrestore(&fence->rdev->fence_drv.lock, irq_flags);
  138. kfree(fence);
  139. }
  140. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence)
  141. {
  142. unsigned long irq_flags;
  143. *fence = kmalloc(sizeof(struct radeon_fence), GFP_KERNEL);
  144. if ((*fence) == NULL) {
  145. return -ENOMEM;
  146. }
  147. kref_init(&((*fence)->kref));
  148. (*fence)->rdev = rdev;
  149. (*fence)->emited = false;
  150. (*fence)->signaled = false;
  151. (*fence)->seq = 0;
  152. INIT_LIST_HEAD(&(*fence)->list);
  153. write_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
  154. list_add_tail(&(*fence)->list, &rdev->fence_drv.created);
  155. write_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
  156. return 0;
  157. }
  158. bool radeon_fence_signaled(struct radeon_fence *fence)
  159. {
  160. unsigned long irq_flags;
  161. bool signaled = false;
  162. if (!fence)
  163. return true;
  164. if (fence->rdev->gpu_lockup)
  165. return true;
  166. write_lock_irqsave(&fence->rdev->fence_drv.lock, irq_flags);
  167. signaled = fence->signaled;
  168. /* if we are shuting down report all fence as signaled */
  169. if (fence->rdev->shutdown) {
  170. signaled = true;
  171. }
  172. if (!fence->emited) {
  173. WARN(1, "Querying an unemited fence : %p !\n", fence);
  174. signaled = true;
  175. }
  176. if (!signaled) {
  177. radeon_fence_poll_locked(fence->rdev);
  178. signaled = fence->signaled;
  179. }
  180. write_unlock_irqrestore(&fence->rdev->fence_drv.lock, irq_flags);
  181. return signaled;
  182. }
  183. int radeon_fence_wait(struct radeon_fence *fence, bool intr)
  184. {
  185. struct radeon_device *rdev;
  186. unsigned long irq_flags, timeout;
  187. u32 seq;
  188. int r;
  189. if (fence == NULL) {
  190. WARN(1, "Querying an invalid fence : %p !\n", fence);
  191. return 0;
  192. }
  193. rdev = fence->rdev;
  194. if (radeon_fence_signaled(fence)) {
  195. return 0;
  196. }
  197. timeout = rdev->fence_drv.last_timeout;
  198. retry:
  199. /* save current sequence used to check for GPU lockup */
  200. seq = rdev->fence_drv.last_seq;
  201. trace_radeon_fence_wait_begin(rdev->ddev, seq);
  202. if (intr) {
  203. radeon_irq_kms_sw_irq_get(rdev);
  204. r = wait_event_interruptible_timeout(rdev->fence_drv.queue,
  205. radeon_fence_signaled(fence), timeout);
  206. radeon_irq_kms_sw_irq_put(rdev);
  207. if (unlikely(r < 0)) {
  208. return r;
  209. }
  210. } else {
  211. radeon_irq_kms_sw_irq_get(rdev);
  212. r = wait_event_timeout(rdev->fence_drv.queue,
  213. radeon_fence_signaled(fence), timeout);
  214. radeon_irq_kms_sw_irq_put(rdev);
  215. }
  216. trace_radeon_fence_wait_end(rdev->ddev, seq);
  217. if (unlikely(!radeon_fence_signaled(fence))) {
  218. /* we were interrupted for some reason and fence isn't
  219. * isn't signaled yet, resume wait
  220. */
  221. if (r) {
  222. timeout = r;
  223. goto retry;
  224. }
  225. /* don't protect read access to rdev->fence_drv.last_seq
  226. * if we experiencing a lockup the value doesn't change
  227. */
  228. if (seq == rdev->fence_drv.last_seq && radeon_gpu_is_lockup(rdev)) {
  229. /* good news we believe it's a lockup */
  230. WARN(1, "GPU lockup (waiting for 0x%08X last fence id 0x%08X)\n",
  231. fence->seq, seq);
  232. /* FIXME: what should we do ? marking everyone
  233. * as signaled for now
  234. */
  235. rdev->gpu_lockup = true;
  236. r = radeon_gpu_reset(rdev);
  237. if (r)
  238. return r;
  239. WREG32(rdev->fence_drv.scratch_reg, fence->seq);
  240. rdev->gpu_lockup = false;
  241. }
  242. timeout = RADEON_FENCE_JIFFIES_TIMEOUT;
  243. write_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
  244. rdev->fence_drv.last_timeout = RADEON_FENCE_JIFFIES_TIMEOUT;
  245. rdev->fence_drv.last_jiffies = jiffies;
  246. write_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
  247. goto retry;
  248. }
  249. return 0;
  250. }
  251. int radeon_fence_wait_next(struct radeon_device *rdev)
  252. {
  253. unsigned long irq_flags;
  254. struct radeon_fence *fence;
  255. int r;
  256. if (rdev->gpu_lockup) {
  257. return 0;
  258. }
  259. write_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
  260. if (list_empty(&rdev->fence_drv.emited)) {
  261. write_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
  262. return 0;
  263. }
  264. fence = list_entry(rdev->fence_drv.emited.next,
  265. struct radeon_fence, list);
  266. radeon_fence_ref(fence);
  267. write_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
  268. r = radeon_fence_wait(fence, false);
  269. radeon_fence_unref(&fence);
  270. return r;
  271. }
  272. int radeon_fence_wait_last(struct radeon_device *rdev)
  273. {
  274. unsigned long irq_flags;
  275. struct radeon_fence *fence;
  276. int r;
  277. if (rdev->gpu_lockup) {
  278. return 0;
  279. }
  280. write_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
  281. if (list_empty(&rdev->fence_drv.emited)) {
  282. write_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
  283. return 0;
  284. }
  285. fence = list_entry(rdev->fence_drv.emited.prev,
  286. struct radeon_fence, list);
  287. radeon_fence_ref(fence);
  288. write_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
  289. r = radeon_fence_wait(fence, false);
  290. radeon_fence_unref(&fence);
  291. return r;
  292. }
  293. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence)
  294. {
  295. kref_get(&fence->kref);
  296. return fence;
  297. }
  298. void radeon_fence_unref(struct radeon_fence **fence)
  299. {
  300. struct radeon_fence *tmp = *fence;
  301. *fence = NULL;
  302. if (tmp) {
  303. kref_put(&tmp->kref, &radeon_fence_destroy);
  304. }
  305. }
  306. void radeon_fence_process(struct radeon_device *rdev)
  307. {
  308. unsigned long irq_flags;
  309. bool wake;
  310. write_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
  311. wake = radeon_fence_poll_locked(rdev);
  312. write_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
  313. if (wake) {
  314. wake_up_all(&rdev->fence_drv.queue);
  315. }
  316. }
  317. int radeon_fence_driver_init(struct radeon_device *rdev)
  318. {
  319. unsigned long irq_flags;
  320. int r;
  321. write_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
  322. r = radeon_scratch_get(rdev, &rdev->fence_drv.scratch_reg);
  323. if (r) {
  324. dev_err(rdev->dev, "fence failed to get scratch register\n");
  325. write_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
  326. return r;
  327. }
  328. WREG32(rdev->fence_drv.scratch_reg, 0);
  329. atomic_set(&rdev->fence_drv.seq, 0);
  330. INIT_LIST_HEAD(&rdev->fence_drv.created);
  331. INIT_LIST_HEAD(&rdev->fence_drv.emited);
  332. INIT_LIST_HEAD(&rdev->fence_drv.signaled);
  333. init_waitqueue_head(&rdev->fence_drv.queue);
  334. rdev->fence_drv.initialized = true;
  335. write_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
  336. if (radeon_debugfs_fence_init(rdev)) {
  337. dev_err(rdev->dev, "fence debugfs file creation failed\n");
  338. }
  339. return 0;
  340. }
  341. void radeon_fence_driver_fini(struct radeon_device *rdev)
  342. {
  343. unsigned long irq_flags;
  344. if (!rdev->fence_drv.initialized)
  345. return;
  346. wake_up_all(&rdev->fence_drv.queue);
  347. write_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
  348. radeon_scratch_free(rdev, rdev->fence_drv.scratch_reg);
  349. write_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
  350. rdev->fence_drv.initialized = false;
  351. }
  352. /*
  353. * Fence debugfs
  354. */
  355. #if defined(CONFIG_DEBUG_FS)
  356. static int radeon_debugfs_fence_info(struct seq_file *m, void *data)
  357. {
  358. struct drm_info_node *node = (struct drm_info_node *)m->private;
  359. struct drm_device *dev = node->minor->dev;
  360. struct radeon_device *rdev = dev->dev_private;
  361. struct radeon_fence *fence;
  362. seq_printf(m, "Last signaled fence 0x%08X\n",
  363. RREG32(rdev->fence_drv.scratch_reg));
  364. if (!list_empty(&rdev->fence_drv.emited)) {
  365. fence = list_entry(rdev->fence_drv.emited.prev,
  366. struct radeon_fence, list);
  367. seq_printf(m, "Last emited fence %p with 0x%08X\n",
  368. fence, fence->seq);
  369. }
  370. return 0;
  371. }
  372. static struct drm_info_list radeon_debugfs_fence_list[] = {
  373. {"radeon_fence_info", &radeon_debugfs_fence_info, 0, NULL},
  374. };
  375. #endif
  376. int radeon_debugfs_fence_init(struct radeon_device *rdev)
  377. {
  378. #if defined(CONFIG_DEBUG_FS)
  379. return radeon_debugfs_add_files(rdev, radeon_debugfs_fence_list, 1);
  380. #else
  381. return 0;
  382. #endif
  383. }