radeon_clocks.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "radeon_drm.h"
  30. #include "radeon_reg.h"
  31. #include "radeon.h"
  32. #include "atom.h"
  33. /* 10 khz */
  34. uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev)
  35. {
  36. struct radeon_pll *spll = &rdev->clock.spll;
  37. uint32_t fb_div, ref_div, post_div, sclk;
  38. fb_div = RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV);
  39. fb_div = (fb_div >> RADEON_SPLL_FB_DIV_SHIFT) & RADEON_SPLL_FB_DIV_MASK;
  40. fb_div <<= 1;
  41. fb_div *= spll->reference_freq;
  42. ref_div =
  43. RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV) & RADEON_M_SPLL_REF_DIV_MASK;
  44. if (ref_div == 0)
  45. return 0;
  46. sclk = fb_div / ref_div;
  47. post_div = RREG32_PLL(RADEON_SCLK_CNTL) & RADEON_SCLK_SRC_SEL_MASK;
  48. if (post_div == 2)
  49. sclk >>= 1;
  50. else if (post_div == 3)
  51. sclk >>= 2;
  52. else if (post_div == 4)
  53. sclk >>= 3;
  54. return sclk;
  55. }
  56. /* 10 khz */
  57. uint32_t radeon_legacy_get_memory_clock(struct radeon_device *rdev)
  58. {
  59. struct radeon_pll *mpll = &rdev->clock.mpll;
  60. uint32_t fb_div, ref_div, post_div, mclk;
  61. fb_div = RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV);
  62. fb_div = (fb_div >> RADEON_MPLL_FB_DIV_SHIFT) & RADEON_MPLL_FB_DIV_MASK;
  63. fb_div <<= 1;
  64. fb_div *= mpll->reference_freq;
  65. ref_div =
  66. RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV) & RADEON_M_SPLL_REF_DIV_MASK;
  67. if (ref_div == 0)
  68. return 0;
  69. mclk = fb_div / ref_div;
  70. post_div = RREG32_PLL(RADEON_MCLK_CNTL) & 0x7;
  71. if (post_div == 2)
  72. mclk >>= 1;
  73. else if (post_div == 3)
  74. mclk >>= 2;
  75. else if (post_div == 4)
  76. mclk >>= 3;
  77. return mclk;
  78. }
  79. #ifdef CONFIG_OF
  80. /*
  81. * Read XTAL (ref clock), SCLK and MCLK from Open Firmware device
  82. * tree. Hopefully, ATI OF driver is kind enough to fill these
  83. */
  84. static bool __devinit radeon_read_clocks_OF(struct drm_device *dev)
  85. {
  86. struct radeon_device *rdev = dev->dev_private;
  87. struct device_node *dp = rdev->pdev->dev.of_node;
  88. const u32 *val;
  89. struct radeon_pll *p1pll = &rdev->clock.p1pll;
  90. struct radeon_pll *p2pll = &rdev->clock.p2pll;
  91. struct radeon_pll *spll = &rdev->clock.spll;
  92. struct radeon_pll *mpll = &rdev->clock.mpll;
  93. if (dp == NULL)
  94. return false;
  95. val = of_get_property(dp, "ATY,RefCLK", NULL);
  96. if (!val || !*val) {
  97. printk(KERN_WARNING "radeonfb: No ATY,RefCLK property !\n");
  98. return false;
  99. }
  100. p1pll->reference_freq = p2pll->reference_freq = (*val) / 10;
  101. p1pll->reference_div = RREG32_PLL(RADEON_PPLL_REF_DIV) & 0x3ff;
  102. if (p1pll->reference_div < 2)
  103. p1pll->reference_div = 12;
  104. p2pll->reference_div = p1pll->reference_div;
  105. /* These aren't in the device-tree */
  106. if (rdev->family >= CHIP_R420) {
  107. p1pll->pll_in_min = 100;
  108. p1pll->pll_in_max = 1350;
  109. p1pll->pll_out_min = 20000;
  110. p1pll->pll_out_max = 50000;
  111. p2pll->pll_in_min = 100;
  112. p2pll->pll_in_max = 1350;
  113. p2pll->pll_out_min = 20000;
  114. p2pll->pll_out_max = 50000;
  115. } else {
  116. p1pll->pll_in_min = 40;
  117. p1pll->pll_in_max = 500;
  118. p1pll->pll_out_min = 12500;
  119. p1pll->pll_out_max = 35000;
  120. p2pll->pll_in_min = 40;
  121. p2pll->pll_in_max = 500;
  122. p2pll->pll_out_min = 12500;
  123. p2pll->pll_out_max = 35000;
  124. }
  125. spll->reference_freq = mpll->reference_freq = p1pll->reference_freq;
  126. spll->reference_div = mpll->reference_div =
  127. RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV) &
  128. RADEON_M_SPLL_REF_DIV_MASK;
  129. val = of_get_property(dp, "ATY,SCLK", NULL);
  130. if (val && *val)
  131. rdev->clock.default_sclk = (*val) / 10;
  132. else
  133. rdev->clock.default_sclk =
  134. radeon_legacy_get_engine_clock(rdev);
  135. val = of_get_property(dp, "ATY,MCLK", NULL);
  136. if (val && *val)
  137. rdev->clock.default_mclk = (*val) / 10;
  138. else
  139. rdev->clock.default_mclk =
  140. radeon_legacy_get_memory_clock(rdev);
  141. DRM_INFO("Using device-tree clock info\n");
  142. return true;
  143. }
  144. #else
  145. static bool __devinit radeon_read_clocks_OF(struct drm_device *dev)
  146. {
  147. return false;
  148. }
  149. #endif /* CONFIG_OF */
  150. void radeon_get_clock_info(struct drm_device *dev)
  151. {
  152. struct radeon_device *rdev = dev->dev_private;
  153. struct radeon_pll *p1pll = &rdev->clock.p1pll;
  154. struct radeon_pll *p2pll = &rdev->clock.p2pll;
  155. struct radeon_pll *dcpll = &rdev->clock.dcpll;
  156. struct radeon_pll *spll = &rdev->clock.spll;
  157. struct radeon_pll *mpll = &rdev->clock.mpll;
  158. int ret;
  159. if (rdev->is_atom_bios)
  160. ret = radeon_atom_get_clock_info(dev);
  161. else
  162. ret = radeon_combios_get_clock_info(dev);
  163. if (!ret)
  164. ret = radeon_read_clocks_OF(dev);
  165. if (ret) {
  166. if (p1pll->reference_div < 2) {
  167. if (!ASIC_IS_AVIVO(rdev)) {
  168. u32 tmp = RREG32_PLL(RADEON_PPLL_REF_DIV);
  169. if (ASIC_IS_R300(rdev))
  170. p1pll->reference_div =
  171. (tmp & R300_PPLL_REF_DIV_ACC_MASK) >> R300_PPLL_REF_DIV_ACC_SHIFT;
  172. else
  173. p1pll->reference_div = tmp & RADEON_PPLL_REF_DIV_MASK;
  174. if (p1pll->reference_div < 2)
  175. p1pll->reference_div = 12;
  176. } else
  177. p1pll->reference_div = 12;
  178. }
  179. if (p2pll->reference_div < 2)
  180. p2pll->reference_div = 12;
  181. if (rdev->family < CHIP_RS600) {
  182. if (spll->reference_div < 2)
  183. spll->reference_div =
  184. RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV) &
  185. RADEON_M_SPLL_REF_DIV_MASK;
  186. }
  187. if (mpll->reference_div < 2)
  188. mpll->reference_div = spll->reference_div;
  189. } else {
  190. if (ASIC_IS_AVIVO(rdev)) {
  191. /* TODO FALLBACK */
  192. } else {
  193. DRM_INFO("Using generic clock info\n");
  194. if (rdev->flags & RADEON_IS_IGP) {
  195. p1pll->reference_freq = 1432;
  196. p2pll->reference_freq = 1432;
  197. spll->reference_freq = 1432;
  198. mpll->reference_freq = 1432;
  199. } else {
  200. p1pll->reference_freq = 2700;
  201. p2pll->reference_freq = 2700;
  202. spll->reference_freq = 2700;
  203. mpll->reference_freq = 2700;
  204. }
  205. p1pll->reference_div =
  206. RREG32_PLL(RADEON_PPLL_REF_DIV) & 0x3ff;
  207. if (p1pll->reference_div < 2)
  208. p1pll->reference_div = 12;
  209. p2pll->reference_div = p1pll->reference_div;
  210. if (rdev->family >= CHIP_R420) {
  211. p1pll->pll_in_min = 100;
  212. p1pll->pll_in_max = 1350;
  213. p1pll->pll_out_min = 20000;
  214. p1pll->pll_out_max = 50000;
  215. p2pll->pll_in_min = 100;
  216. p2pll->pll_in_max = 1350;
  217. p2pll->pll_out_min = 20000;
  218. p2pll->pll_out_max = 50000;
  219. } else {
  220. p1pll->pll_in_min = 40;
  221. p1pll->pll_in_max = 500;
  222. p1pll->pll_out_min = 12500;
  223. p1pll->pll_out_max = 35000;
  224. p2pll->pll_in_min = 40;
  225. p2pll->pll_in_max = 500;
  226. p2pll->pll_out_min = 12500;
  227. p2pll->pll_out_max = 35000;
  228. }
  229. spll->reference_div =
  230. RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV) &
  231. RADEON_M_SPLL_REF_DIV_MASK;
  232. mpll->reference_div = spll->reference_div;
  233. rdev->clock.default_sclk =
  234. radeon_legacy_get_engine_clock(rdev);
  235. rdev->clock.default_mclk =
  236. radeon_legacy_get_memory_clock(rdev);
  237. }
  238. }
  239. /* pixel clocks */
  240. if (ASIC_IS_AVIVO(rdev)) {
  241. p1pll->min_post_div = 2;
  242. p1pll->max_post_div = 0x7f;
  243. p1pll->min_frac_feedback_div = 0;
  244. p1pll->max_frac_feedback_div = 9;
  245. p2pll->min_post_div = 2;
  246. p2pll->max_post_div = 0x7f;
  247. p2pll->min_frac_feedback_div = 0;
  248. p2pll->max_frac_feedback_div = 9;
  249. } else {
  250. p1pll->min_post_div = 1;
  251. p1pll->max_post_div = 16;
  252. p1pll->min_frac_feedback_div = 0;
  253. p1pll->max_frac_feedback_div = 0;
  254. p2pll->min_post_div = 1;
  255. p2pll->max_post_div = 12;
  256. p2pll->min_frac_feedback_div = 0;
  257. p2pll->max_frac_feedback_div = 0;
  258. }
  259. /* dcpll is DCE4 only */
  260. dcpll->min_post_div = 2;
  261. dcpll->max_post_div = 0x7f;
  262. dcpll->min_frac_feedback_div = 0;
  263. dcpll->max_frac_feedback_div = 9;
  264. dcpll->min_ref_div = 2;
  265. dcpll->max_ref_div = 0x3ff;
  266. dcpll->min_feedback_div = 4;
  267. dcpll->max_feedback_div = 0xfff;
  268. dcpll->best_vco = 0;
  269. p1pll->min_ref_div = 2;
  270. p1pll->max_ref_div = 0x3ff;
  271. p1pll->min_feedback_div = 4;
  272. p1pll->max_feedback_div = 0x7ff;
  273. p1pll->best_vco = 0;
  274. p2pll->min_ref_div = 2;
  275. p2pll->max_ref_div = 0x3ff;
  276. p2pll->min_feedback_div = 4;
  277. p2pll->max_feedback_div = 0x7ff;
  278. p2pll->best_vco = 0;
  279. /* system clock */
  280. spll->min_post_div = 1;
  281. spll->max_post_div = 1;
  282. spll->min_ref_div = 2;
  283. spll->max_ref_div = 0xff;
  284. spll->min_feedback_div = 4;
  285. spll->max_feedback_div = 0xff;
  286. spll->best_vco = 0;
  287. /* memory clock */
  288. mpll->min_post_div = 1;
  289. mpll->max_post_div = 1;
  290. mpll->min_ref_div = 2;
  291. mpll->max_ref_div = 0xff;
  292. mpll->min_feedback_div = 4;
  293. mpll->max_feedback_div = 0xff;
  294. mpll->best_vco = 0;
  295. if (!rdev->clock.default_sclk)
  296. rdev->clock.default_sclk = radeon_get_engine_clock(rdev);
  297. if ((!rdev->clock.default_mclk) && rdev->asic->get_memory_clock)
  298. rdev->clock.default_mclk = radeon_get_memory_clock(rdev);
  299. rdev->pm.current_sclk = rdev->clock.default_sclk;
  300. rdev->pm.current_mclk = rdev->clock.default_mclk;
  301. }
  302. /* 10 khz */
  303. static uint32_t calc_eng_mem_clock(struct radeon_device *rdev,
  304. uint32_t req_clock,
  305. int *fb_div, int *post_div)
  306. {
  307. struct radeon_pll *spll = &rdev->clock.spll;
  308. int ref_div = spll->reference_div;
  309. if (!ref_div)
  310. ref_div =
  311. RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV) &
  312. RADEON_M_SPLL_REF_DIV_MASK;
  313. if (req_clock < 15000) {
  314. *post_div = 8;
  315. req_clock *= 8;
  316. } else if (req_clock < 30000) {
  317. *post_div = 4;
  318. req_clock *= 4;
  319. } else if (req_clock < 60000) {
  320. *post_div = 2;
  321. req_clock *= 2;
  322. } else
  323. *post_div = 1;
  324. req_clock *= ref_div;
  325. req_clock += spll->reference_freq;
  326. req_clock /= (2 * spll->reference_freq);
  327. *fb_div = req_clock & 0xff;
  328. req_clock = (req_clock & 0xffff) << 1;
  329. req_clock *= spll->reference_freq;
  330. req_clock /= ref_div;
  331. req_clock /= *post_div;
  332. return req_clock;
  333. }
  334. /* 10 khz */
  335. void radeon_legacy_set_engine_clock(struct radeon_device *rdev,
  336. uint32_t eng_clock)
  337. {
  338. uint32_t tmp;
  339. int fb_div, post_div;
  340. /* XXX: wait for idle */
  341. eng_clock = calc_eng_mem_clock(rdev, eng_clock, &fb_div, &post_div);
  342. tmp = RREG32_PLL(RADEON_CLK_PIN_CNTL);
  343. tmp &= ~RADEON_DONT_USE_XTALIN;
  344. WREG32_PLL(RADEON_CLK_PIN_CNTL, tmp);
  345. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  346. tmp &= ~RADEON_SCLK_SRC_SEL_MASK;
  347. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  348. udelay(10);
  349. tmp = RREG32_PLL(RADEON_SPLL_CNTL);
  350. tmp |= RADEON_SPLL_SLEEP;
  351. WREG32_PLL(RADEON_SPLL_CNTL, tmp);
  352. udelay(2);
  353. tmp = RREG32_PLL(RADEON_SPLL_CNTL);
  354. tmp |= RADEON_SPLL_RESET;
  355. WREG32_PLL(RADEON_SPLL_CNTL, tmp);
  356. udelay(200);
  357. tmp = RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV);
  358. tmp &= ~(RADEON_SPLL_FB_DIV_MASK << RADEON_SPLL_FB_DIV_SHIFT);
  359. tmp |= (fb_div & RADEON_SPLL_FB_DIV_MASK) << RADEON_SPLL_FB_DIV_SHIFT;
  360. WREG32_PLL(RADEON_M_SPLL_REF_FB_DIV, tmp);
  361. /* XXX: verify on different asics */
  362. tmp = RREG32_PLL(RADEON_SPLL_CNTL);
  363. tmp &= ~RADEON_SPLL_PVG_MASK;
  364. if ((eng_clock * post_div) >= 90000)
  365. tmp |= (0x7 << RADEON_SPLL_PVG_SHIFT);
  366. else
  367. tmp |= (0x4 << RADEON_SPLL_PVG_SHIFT);
  368. WREG32_PLL(RADEON_SPLL_CNTL, tmp);
  369. tmp = RREG32_PLL(RADEON_SPLL_CNTL);
  370. tmp &= ~RADEON_SPLL_SLEEP;
  371. WREG32_PLL(RADEON_SPLL_CNTL, tmp);
  372. udelay(2);
  373. tmp = RREG32_PLL(RADEON_SPLL_CNTL);
  374. tmp &= ~RADEON_SPLL_RESET;
  375. WREG32_PLL(RADEON_SPLL_CNTL, tmp);
  376. udelay(200);
  377. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  378. tmp &= ~RADEON_SCLK_SRC_SEL_MASK;
  379. switch (post_div) {
  380. case 1:
  381. default:
  382. tmp |= 1;
  383. break;
  384. case 2:
  385. tmp |= 2;
  386. break;
  387. case 4:
  388. tmp |= 3;
  389. break;
  390. case 8:
  391. tmp |= 4;
  392. break;
  393. }
  394. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  395. udelay(20);
  396. tmp = RREG32_PLL(RADEON_CLK_PIN_CNTL);
  397. tmp |= RADEON_DONT_USE_XTALIN;
  398. WREG32_PLL(RADEON_CLK_PIN_CNTL, tmp);
  399. udelay(10);
  400. }
  401. void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable)
  402. {
  403. uint32_t tmp;
  404. if (enable) {
  405. if (rdev->flags & RADEON_SINGLE_CRTC) {
  406. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  407. if ((RREG32(RADEON_CONFIG_CNTL) &
  408. RADEON_CFG_ATI_REV_ID_MASK) >
  409. RADEON_CFG_ATI_REV_A13) {
  410. tmp &=
  411. ~(RADEON_SCLK_FORCE_CP |
  412. RADEON_SCLK_FORCE_RB);
  413. }
  414. tmp &=
  415. ~(RADEON_SCLK_FORCE_HDP | RADEON_SCLK_FORCE_DISP1 |
  416. RADEON_SCLK_FORCE_TOP | RADEON_SCLK_FORCE_SE |
  417. RADEON_SCLK_FORCE_IDCT | RADEON_SCLK_FORCE_RE |
  418. RADEON_SCLK_FORCE_PB | RADEON_SCLK_FORCE_TAM |
  419. RADEON_SCLK_FORCE_TDM);
  420. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  421. } else if (ASIC_IS_R300(rdev)) {
  422. if ((rdev->family == CHIP_RS400) ||
  423. (rdev->family == CHIP_RS480)) {
  424. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  425. tmp &=
  426. ~(RADEON_SCLK_FORCE_DISP2 |
  427. RADEON_SCLK_FORCE_CP |
  428. RADEON_SCLK_FORCE_HDP |
  429. RADEON_SCLK_FORCE_DISP1 |
  430. RADEON_SCLK_FORCE_TOP |
  431. RADEON_SCLK_FORCE_E2 | R300_SCLK_FORCE_VAP
  432. | RADEON_SCLK_FORCE_IDCT |
  433. RADEON_SCLK_FORCE_VIP | R300_SCLK_FORCE_SR
  434. | R300_SCLK_FORCE_PX | R300_SCLK_FORCE_TX
  435. | R300_SCLK_FORCE_US |
  436. RADEON_SCLK_FORCE_TV_SCLK |
  437. R300_SCLK_FORCE_SU |
  438. RADEON_SCLK_FORCE_OV0);
  439. tmp |= RADEON_DYN_STOP_LAT_MASK;
  440. tmp |=
  441. RADEON_SCLK_FORCE_TOP |
  442. RADEON_SCLK_FORCE_VIP;
  443. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  444. tmp = RREG32_PLL(RADEON_SCLK_MORE_CNTL);
  445. tmp &= ~RADEON_SCLK_MORE_FORCEON;
  446. tmp |= RADEON_SCLK_MORE_MAX_DYN_STOP_LAT;
  447. WREG32_PLL(RADEON_SCLK_MORE_CNTL, tmp);
  448. tmp = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  449. tmp |= (RADEON_PIXCLK_ALWAYS_ONb |
  450. RADEON_PIXCLK_DAC_ALWAYS_ONb);
  451. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  452. tmp = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  453. tmp |= (RADEON_PIX2CLK_ALWAYS_ONb |
  454. RADEON_PIX2CLK_DAC_ALWAYS_ONb |
  455. RADEON_DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb |
  456. R300_DVOCLK_ALWAYS_ONb |
  457. RADEON_PIXCLK_BLEND_ALWAYS_ONb |
  458. RADEON_PIXCLK_GV_ALWAYS_ONb |
  459. R300_PIXCLK_DVO_ALWAYS_ONb |
  460. RADEON_PIXCLK_LVDS_ALWAYS_ONb |
  461. RADEON_PIXCLK_TMDS_ALWAYS_ONb |
  462. R300_PIXCLK_TRANS_ALWAYS_ONb |
  463. R300_PIXCLK_TVO_ALWAYS_ONb |
  464. R300_P2G2CLK_ALWAYS_ONb |
  465. R300_P2G2CLK_DAC_ALWAYS_ONb);
  466. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  467. } else if (rdev->family >= CHIP_RV350) {
  468. tmp = RREG32_PLL(R300_SCLK_CNTL2);
  469. tmp &= ~(R300_SCLK_FORCE_TCL |
  470. R300_SCLK_FORCE_GA |
  471. R300_SCLK_FORCE_CBA);
  472. tmp |= (R300_SCLK_TCL_MAX_DYN_STOP_LAT |
  473. R300_SCLK_GA_MAX_DYN_STOP_LAT |
  474. R300_SCLK_CBA_MAX_DYN_STOP_LAT);
  475. WREG32_PLL(R300_SCLK_CNTL2, tmp);
  476. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  477. tmp &=
  478. ~(RADEON_SCLK_FORCE_DISP2 |
  479. RADEON_SCLK_FORCE_CP |
  480. RADEON_SCLK_FORCE_HDP |
  481. RADEON_SCLK_FORCE_DISP1 |
  482. RADEON_SCLK_FORCE_TOP |
  483. RADEON_SCLK_FORCE_E2 | R300_SCLK_FORCE_VAP
  484. | RADEON_SCLK_FORCE_IDCT |
  485. RADEON_SCLK_FORCE_VIP | R300_SCLK_FORCE_SR
  486. | R300_SCLK_FORCE_PX | R300_SCLK_FORCE_TX
  487. | R300_SCLK_FORCE_US |
  488. RADEON_SCLK_FORCE_TV_SCLK |
  489. R300_SCLK_FORCE_SU |
  490. RADEON_SCLK_FORCE_OV0);
  491. tmp |= RADEON_DYN_STOP_LAT_MASK;
  492. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  493. tmp = RREG32_PLL(RADEON_SCLK_MORE_CNTL);
  494. tmp &= ~RADEON_SCLK_MORE_FORCEON;
  495. tmp |= RADEON_SCLK_MORE_MAX_DYN_STOP_LAT;
  496. WREG32_PLL(RADEON_SCLK_MORE_CNTL, tmp);
  497. tmp = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  498. tmp |= (RADEON_PIXCLK_ALWAYS_ONb |
  499. RADEON_PIXCLK_DAC_ALWAYS_ONb);
  500. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  501. tmp = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  502. tmp |= (RADEON_PIX2CLK_ALWAYS_ONb |
  503. RADEON_PIX2CLK_DAC_ALWAYS_ONb |
  504. RADEON_DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb |
  505. R300_DVOCLK_ALWAYS_ONb |
  506. RADEON_PIXCLK_BLEND_ALWAYS_ONb |
  507. RADEON_PIXCLK_GV_ALWAYS_ONb |
  508. R300_PIXCLK_DVO_ALWAYS_ONb |
  509. RADEON_PIXCLK_LVDS_ALWAYS_ONb |
  510. RADEON_PIXCLK_TMDS_ALWAYS_ONb |
  511. R300_PIXCLK_TRANS_ALWAYS_ONb |
  512. R300_PIXCLK_TVO_ALWAYS_ONb |
  513. R300_P2G2CLK_ALWAYS_ONb |
  514. R300_P2G2CLK_DAC_ALWAYS_ONb);
  515. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  516. tmp = RREG32_PLL(RADEON_MCLK_MISC);
  517. tmp |= (RADEON_MC_MCLK_DYN_ENABLE |
  518. RADEON_IO_MCLK_DYN_ENABLE);
  519. WREG32_PLL(RADEON_MCLK_MISC, tmp);
  520. tmp = RREG32_PLL(RADEON_MCLK_CNTL);
  521. tmp |= (RADEON_FORCEON_MCLKA |
  522. RADEON_FORCEON_MCLKB);
  523. tmp &= ~(RADEON_FORCEON_YCLKA |
  524. RADEON_FORCEON_YCLKB |
  525. RADEON_FORCEON_MC);
  526. /* Some releases of vbios have set DISABLE_MC_MCLKA
  527. and DISABLE_MC_MCLKB bits in the vbios table. Setting these
  528. bits will cause H/W hang when reading video memory with dynamic clocking
  529. enabled. */
  530. if ((tmp & R300_DISABLE_MC_MCLKA) &&
  531. (tmp & R300_DISABLE_MC_MCLKB)) {
  532. /* If both bits are set, then check the active channels */
  533. tmp = RREG32_PLL(RADEON_MCLK_CNTL);
  534. if (rdev->mc.vram_width == 64) {
  535. if (RREG32(RADEON_MEM_CNTL) &
  536. R300_MEM_USE_CD_CH_ONLY)
  537. tmp &=
  538. ~R300_DISABLE_MC_MCLKB;
  539. else
  540. tmp &=
  541. ~R300_DISABLE_MC_MCLKA;
  542. } else {
  543. tmp &= ~(R300_DISABLE_MC_MCLKA |
  544. R300_DISABLE_MC_MCLKB);
  545. }
  546. }
  547. WREG32_PLL(RADEON_MCLK_CNTL, tmp);
  548. } else {
  549. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  550. tmp &= ~(R300_SCLK_FORCE_VAP);
  551. tmp |= RADEON_SCLK_FORCE_CP;
  552. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  553. udelay(15000);
  554. tmp = RREG32_PLL(R300_SCLK_CNTL2);
  555. tmp &= ~(R300_SCLK_FORCE_TCL |
  556. R300_SCLK_FORCE_GA |
  557. R300_SCLK_FORCE_CBA);
  558. WREG32_PLL(R300_SCLK_CNTL2, tmp);
  559. }
  560. } else {
  561. tmp = RREG32_PLL(RADEON_CLK_PWRMGT_CNTL);
  562. tmp &= ~(RADEON_ACTIVE_HILO_LAT_MASK |
  563. RADEON_DISP_DYN_STOP_LAT_MASK |
  564. RADEON_DYN_STOP_MODE_MASK);
  565. tmp |= (RADEON_ENGIN_DYNCLK_MODE |
  566. (0x01 << RADEON_ACTIVE_HILO_LAT_SHIFT));
  567. WREG32_PLL(RADEON_CLK_PWRMGT_CNTL, tmp);
  568. udelay(15000);
  569. tmp = RREG32_PLL(RADEON_CLK_PIN_CNTL);
  570. tmp |= RADEON_SCLK_DYN_START_CNTL;
  571. WREG32_PLL(RADEON_CLK_PIN_CNTL, tmp);
  572. udelay(15000);
  573. /* When DRI is enabled, setting DYN_STOP_LAT to zero can cause some R200
  574. to lockup randomly, leave them as set by BIOS.
  575. */
  576. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  577. /*tmp &= RADEON_SCLK_SRC_SEL_MASK; */
  578. tmp &= ~RADEON_SCLK_FORCEON_MASK;
  579. /*RAGE_6::A11 A12 A12N1 A13, RV250::A11 A12, R300 */
  580. if (((rdev->family == CHIP_RV250) &&
  581. ((RREG32(RADEON_CONFIG_CNTL) &
  582. RADEON_CFG_ATI_REV_ID_MASK) <
  583. RADEON_CFG_ATI_REV_A13))
  584. || ((rdev->family == CHIP_RV100)
  585. &&
  586. ((RREG32(RADEON_CONFIG_CNTL) &
  587. RADEON_CFG_ATI_REV_ID_MASK) <=
  588. RADEON_CFG_ATI_REV_A13))) {
  589. tmp |= RADEON_SCLK_FORCE_CP;
  590. tmp |= RADEON_SCLK_FORCE_VIP;
  591. }
  592. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  593. if ((rdev->family == CHIP_RV200) ||
  594. (rdev->family == CHIP_RV250) ||
  595. (rdev->family == CHIP_RV280)) {
  596. tmp = RREG32_PLL(RADEON_SCLK_MORE_CNTL);
  597. tmp &= ~RADEON_SCLK_MORE_FORCEON;
  598. /* RV200::A11 A12 RV250::A11 A12 */
  599. if (((rdev->family == CHIP_RV200) ||
  600. (rdev->family == CHIP_RV250)) &&
  601. ((RREG32(RADEON_CONFIG_CNTL) &
  602. RADEON_CFG_ATI_REV_ID_MASK) <
  603. RADEON_CFG_ATI_REV_A13)) {
  604. tmp |= RADEON_SCLK_MORE_FORCEON;
  605. }
  606. WREG32_PLL(RADEON_SCLK_MORE_CNTL, tmp);
  607. udelay(15000);
  608. }
  609. /* RV200::A11 A12, RV250::A11 A12 */
  610. if (((rdev->family == CHIP_RV200) ||
  611. (rdev->family == CHIP_RV250)) &&
  612. ((RREG32(RADEON_CONFIG_CNTL) &
  613. RADEON_CFG_ATI_REV_ID_MASK) <
  614. RADEON_CFG_ATI_REV_A13)) {
  615. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  616. tmp |= RADEON_TCL_BYPASS_DISABLE;
  617. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  618. }
  619. udelay(15000);
  620. /*enable dynamic mode for display clocks (PIXCLK and PIX2CLK) */
  621. tmp = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  622. tmp |= (RADEON_PIX2CLK_ALWAYS_ONb |
  623. RADEON_PIX2CLK_DAC_ALWAYS_ONb |
  624. RADEON_PIXCLK_BLEND_ALWAYS_ONb |
  625. RADEON_PIXCLK_GV_ALWAYS_ONb |
  626. RADEON_PIXCLK_DIG_TMDS_ALWAYS_ONb |
  627. RADEON_PIXCLK_LVDS_ALWAYS_ONb |
  628. RADEON_PIXCLK_TMDS_ALWAYS_ONb);
  629. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  630. udelay(15000);
  631. tmp = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  632. tmp |= (RADEON_PIXCLK_ALWAYS_ONb |
  633. RADEON_PIXCLK_DAC_ALWAYS_ONb);
  634. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  635. udelay(15000);
  636. }
  637. } else {
  638. /* Turn everything OFF (ForceON to everything) */
  639. if (rdev->flags & RADEON_SINGLE_CRTC) {
  640. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  641. tmp |= (RADEON_SCLK_FORCE_CP | RADEON_SCLK_FORCE_HDP |
  642. RADEON_SCLK_FORCE_DISP1 | RADEON_SCLK_FORCE_TOP
  643. | RADEON_SCLK_FORCE_E2 | RADEON_SCLK_FORCE_SE |
  644. RADEON_SCLK_FORCE_IDCT | RADEON_SCLK_FORCE_VIP |
  645. RADEON_SCLK_FORCE_RE | RADEON_SCLK_FORCE_PB |
  646. RADEON_SCLK_FORCE_TAM | RADEON_SCLK_FORCE_TDM |
  647. RADEON_SCLK_FORCE_RB);
  648. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  649. } else if ((rdev->family == CHIP_RS400) ||
  650. (rdev->family == CHIP_RS480)) {
  651. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  652. tmp |= (RADEON_SCLK_FORCE_DISP2 | RADEON_SCLK_FORCE_CP |
  653. RADEON_SCLK_FORCE_HDP | RADEON_SCLK_FORCE_DISP1
  654. | RADEON_SCLK_FORCE_TOP | RADEON_SCLK_FORCE_E2 |
  655. R300_SCLK_FORCE_VAP | RADEON_SCLK_FORCE_IDCT |
  656. RADEON_SCLK_FORCE_VIP | R300_SCLK_FORCE_SR |
  657. R300_SCLK_FORCE_PX | R300_SCLK_FORCE_TX |
  658. R300_SCLK_FORCE_US | RADEON_SCLK_FORCE_TV_SCLK |
  659. R300_SCLK_FORCE_SU | RADEON_SCLK_FORCE_OV0);
  660. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  661. tmp = RREG32_PLL(RADEON_SCLK_MORE_CNTL);
  662. tmp |= RADEON_SCLK_MORE_FORCEON;
  663. WREG32_PLL(RADEON_SCLK_MORE_CNTL, tmp);
  664. tmp = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  665. tmp &= ~(RADEON_PIXCLK_ALWAYS_ONb |
  666. RADEON_PIXCLK_DAC_ALWAYS_ONb |
  667. R300_DISP_DAC_PIXCLK_DAC_BLANK_OFF);
  668. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  669. tmp = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  670. tmp &= ~(RADEON_PIX2CLK_ALWAYS_ONb |
  671. RADEON_PIX2CLK_DAC_ALWAYS_ONb |
  672. RADEON_DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb |
  673. R300_DVOCLK_ALWAYS_ONb |
  674. RADEON_PIXCLK_BLEND_ALWAYS_ONb |
  675. RADEON_PIXCLK_GV_ALWAYS_ONb |
  676. R300_PIXCLK_DVO_ALWAYS_ONb |
  677. RADEON_PIXCLK_LVDS_ALWAYS_ONb |
  678. RADEON_PIXCLK_TMDS_ALWAYS_ONb |
  679. R300_PIXCLK_TRANS_ALWAYS_ONb |
  680. R300_PIXCLK_TVO_ALWAYS_ONb |
  681. R300_P2G2CLK_ALWAYS_ONb |
  682. R300_P2G2CLK_DAC_ALWAYS_ONb |
  683. R300_DISP_DAC_PIXCLK_DAC2_BLANK_OFF);
  684. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  685. } else if (rdev->family >= CHIP_RV350) {
  686. /* for RV350/M10, no delays are required. */
  687. tmp = RREG32_PLL(R300_SCLK_CNTL2);
  688. tmp |= (R300_SCLK_FORCE_TCL |
  689. R300_SCLK_FORCE_GA | R300_SCLK_FORCE_CBA);
  690. WREG32_PLL(R300_SCLK_CNTL2, tmp);
  691. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  692. tmp |= (RADEON_SCLK_FORCE_DISP2 | RADEON_SCLK_FORCE_CP |
  693. RADEON_SCLK_FORCE_HDP | RADEON_SCLK_FORCE_DISP1
  694. | RADEON_SCLK_FORCE_TOP | RADEON_SCLK_FORCE_E2 |
  695. R300_SCLK_FORCE_VAP | RADEON_SCLK_FORCE_IDCT |
  696. RADEON_SCLK_FORCE_VIP | R300_SCLK_FORCE_SR |
  697. R300_SCLK_FORCE_PX | R300_SCLK_FORCE_TX |
  698. R300_SCLK_FORCE_US | RADEON_SCLK_FORCE_TV_SCLK |
  699. R300_SCLK_FORCE_SU | RADEON_SCLK_FORCE_OV0);
  700. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  701. tmp = RREG32_PLL(RADEON_SCLK_MORE_CNTL);
  702. tmp |= RADEON_SCLK_MORE_FORCEON;
  703. WREG32_PLL(RADEON_SCLK_MORE_CNTL, tmp);
  704. tmp = RREG32_PLL(RADEON_MCLK_CNTL);
  705. tmp |= (RADEON_FORCEON_MCLKA |
  706. RADEON_FORCEON_MCLKB |
  707. RADEON_FORCEON_YCLKA |
  708. RADEON_FORCEON_YCLKB | RADEON_FORCEON_MC);
  709. WREG32_PLL(RADEON_MCLK_CNTL, tmp);
  710. tmp = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  711. tmp &= ~(RADEON_PIXCLK_ALWAYS_ONb |
  712. RADEON_PIXCLK_DAC_ALWAYS_ONb |
  713. R300_DISP_DAC_PIXCLK_DAC_BLANK_OFF);
  714. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  715. tmp = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  716. tmp &= ~(RADEON_PIX2CLK_ALWAYS_ONb |
  717. RADEON_PIX2CLK_DAC_ALWAYS_ONb |
  718. RADEON_DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb |
  719. R300_DVOCLK_ALWAYS_ONb |
  720. RADEON_PIXCLK_BLEND_ALWAYS_ONb |
  721. RADEON_PIXCLK_GV_ALWAYS_ONb |
  722. R300_PIXCLK_DVO_ALWAYS_ONb |
  723. RADEON_PIXCLK_LVDS_ALWAYS_ONb |
  724. RADEON_PIXCLK_TMDS_ALWAYS_ONb |
  725. R300_PIXCLK_TRANS_ALWAYS_ONb |
  726. R300_PIXCLK_TVO_ALWAYS_ONb |
  727. R300_P2G2CLK_ALWAYS_ONb |
  728. R300_P2G2CLK_DAC_ALWAYS_ONb |
  729. R300_DISP_DAC_PIXCLK_DAC2_BLANK_OFF);
  730. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  731. } else {
  732. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  733. tmp |= (RADEON_SCLK_FORCE_CP | RADEON_SCLK_FORCE_E2);
  734. tmp |= RADEON_SCLK_FORCE_SE;
  735. if (rdev->flags & RADEON_SINGLE_CRTC) {
  736. tmp |= (RADEON_SCLK_FORCE_RB |
  737. RADEON_SCLK_FORCE_TDM |
  738. RADEON_SCLK_FORCE_TAM |
  739. RADEON_SCLK_FORCE_PB |
  740. RADEON_SCLK_FORCE_RE |
  741. RADEON_SCLK_FORCE_VIP |
  742. RADEON_SCLK_FORCE_IDCT |
  743. RADEON_SCLK_FORCE_TOP |
  744. RADEON_SCLK_FORCE_DISP1 |
  745. RADEON_SCLK_FORCE_DISP2 |
  746. RADEON_SCLK_FORCE_HDP);
  747. } else if ((rdev->family == CHIP_R300) ||
  748. (rdev->family == CHIP_R350)) {
  749. tmp |= (RADEON_SCLK_FORCE_HDP |
  750. RADEON_SCLK_FORCE_DISP1 |
  751. RADEON_SCLK_FORCE_DISP2 |
  752. RADEON_SCLK_FORCE_TOP |
  753. RADEON_SCLK_FORCE_IDCT |
  754. RADEON_SCLK_FORCE_VIP);
  755. }
  756. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  757. udelay(16000);
  758. if ((rdev->family == CHIP_R300) ||
  759. (rdev->family == CHIP_R350)) {
  760. tmp = RREG32_PLL(R300_SCLK_CNTL2);
  761. tmp |= (R300_SCLK_FORCE_TCL |
  762. R300_SCLK_FORCE_GA |
  763. R300_SCLK_FORCE_CBA);
  764. WREG32_PLL(R300_SCLK_CNTL2, tmp);
  765. udelay(16000);
  766. }
  767. if (rdev->flags & RADEON_IS_IGP) {
  768. tmp = RREG32_PLL(RADEON_MCLK_CNTL);
  769. tmp &= ~(RADEON_FORCEON_MCLKA |
  770. RADEON_FORCEON_YCLKA);
  771. WREG32_PLL(RADEON_MCLK_CNTL, tmp);
  772. udelay(16000);
  773. }
  774. if ((rdev->family == CHIP_RV200) ||
  775. (rdev->family == CHIP_RV250) ||
  776. (rdev->family == CHIP_RV280)) {
  777. tmp = RREG32_PLL(RADEON_SCLK_MORE_CNTL);
  778. tmp |= RADEON_SCLK_MORE_FORCEON;
  779. WREG32_PLL(RADEON_SCLK_MORE_CNTL, tmp);
  780. udelay(16000);
  781. }
  782. tmp = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  783. tmp &= ~(RADEON_PIX2CLK_ALWAYS_ONb |
  784. RADEON_PIX2CLK_DAC_ALWAYS_ONb |
  785. RADEON_PIXCLK_BLEND_ALWAYS_ONb |
  786. RADEON_PIXCLK_GV_ALWAYS_ONb |
  787. RADEON_PIXCLK_DIG_TMDS_ALWAYS_ONb |
  788. RADEON_PIXCLK_LVDS_ALWAYS_ONb |
  789. RADEON_PIXCLK_TMDS_ALWAYS_ONb);
  790. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  791. udelay(16000);
  792. tmp = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  793. tmp &= ~(RADEON_PIXCLK_ALWAYS_ONb |
  794. RADEON_PIXCLK_DAC_ALWAYS_ONb);
  795. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  796. }
  797. }
  798. }