radeon_asic.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_ASIC_H__
  29. #define __RADEON_ASIC_H__
  30. /*
  31. * common functions
  32. */
  33. uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev);
  34. void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
  35. uint32_t radeon_legacy_get_memory_clock(struct radeon_device *rdev);
  36. void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  37. uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev);
  38. void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
  39. uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev);
  40. void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
  41. void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  42. /*
  43. * r100,rv100,rs100,rv200,rs200
  44. */
  45. struct r100_mc_save {
  46. u32 GENMO_WT;
  47. u32 CRTC_EXT_CNTL;
  48. u32 CRTC_GEN_CNTL;
  49. u32 CRTC2_GEN_CNTL;
  50. u32 CUR_OFFSET;
  51. u32 CUR2_OFFSET;
  52. };
  53. int r100_init(struct radeon_device *rdev);
  54. void r100_fini(struct radeon_device *rdev);
  55. int r100_suspend(struct radeon_device *rdev);
  56. int r100_resume(struct radeon_device *rdev);
  57. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
  58. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  59. void r100_vga_set_state(struct radeon_device *rdev, bool state);
  60. bool r100_gpu_is_lockup(struct radeon_device *rdev);
  61. int r100_asic_reset(struct radeon_device *rdev);
  62. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
  63. void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
  64. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  65. void r100_cp_commit(struct radeon_device *rdev);
  66. void r100_ring_start(struct radeon_device *rdev);
  67. int r100_irq_set(struct radeon_device *rdev);
  68. int r100_irq_process(struct radeon_device *rdev);
  69. void r100_fence_ring_emit(struct radeon_device *rdev,
  70. struct radeon_fence *fence);
  71. int r100_cs_parse(struct radeon_cs_parser *p);
  72. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  73. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
  74. int r100_copy_blit(struct radeon_device *rdev,
  75. uint64_t src_offset,
  76. uint64_t dst_offset,
  77. unsigned num_pages,
  78. struct radeon_fence *fence);
  79. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  80. uint32_t tiling_flags, uint32_t pitch,
  81. uint32_t offset, uint32_t obj_size);
  82. void r100_clear_surface_reg(struct radeon_device *rdev, int reg);
  83. void r100_bandwidth_update(struct radeon_device *rdev);
  84. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
  85. int r100_ring_test(struct radeon_device *rdev);
  86. void r100_hpd_init(struct radeon_device *rdev);
  87. void r100_hpd_fini(struct radeon_device *rdev);
  88. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  89. void r100_hpd_set_polarity(struct radeon_device *rdev,
  90. enum radeon_hpd_id hpd);
  91. int r100_debugfs_rbbm_init(struct radeon_device *rdev);
  92. int r100_debugfs_cp_init(struct radeon_device *rdev);
  93. void r100_cp_disable(struct radeon_device *rdev);
  94. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
  95. void r100_cp_fini(struct radeon_device *rdev);
  96. int r100_pci_gart_init(struct radeon_device *rdev);
  97. void r100_pci_gart_fini(struct radeon_device *rdev);
  98. int r100_pci_gart_enable(struct radeon_device *rdev);
  99. void r100_pci_gart_disable(struct radeon_device *rdev);
  100. int r100_debugfs_mc_info_init(struct radeon_device *rdev);
  101. int r100_gui_wait_for_idle(struct radeon_device *rdev);
  102. void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup,
  103. struct radeon_cp *cp);
  104. bool r100_gpu_cp_is_lockup(struct radeon_device *rdev,
  105. struct r100_gpu_lockup *lockup,
  106. struct radeon_cp *cp);
  107. void r100_ib_fini(struct radeon_device *rdev);
  108. int r100_ib_init(struct radeon_device *rdev);
  109. void r100_irq_disable(struct radeon_device *rdev);
  110. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
  111. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
  112. void r100_vram_init_sizes(struct radeon_device *rdev);
  113. int r100_cp_reset(struct radeon_device *rdev);
  114. void r100_vga_render_disable(struct radeon_device *rdev);
  115. void r100_restore_sanity(struct radeon_device *rdev);
  116. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  117. struct radeon_cs_packet *pkt,
  118. struct radeon_bo *robj);
  119. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  120. struct radeon_cs_packet *pkt,
  121. const unsigned *auth, unsigned n,
  122. radeon_packet0_check_t check);
  123. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  124. struct radeon_cs_packet *pkt,
  125. unsigned idx);
  126. void r100_enable_bm(struct radeon_device *rdev);
  127. void r100_set_common_regs(struct radeon_device *rdev);
  128. void r100_bm_disable(struct radeon_device *rdev);
  129. extern bool r100_gui_idle(struct radeon_device *rdev);
  130. extern void r100_pm_misc(struct radeon_device *rdev);
  131. extern void r100_pm_prepare(struct radeon_device *rdev);
  132. extern void r100_pm_finish(struct radeon_device *rdev);
  133. extern void r100_pm_init_profile(struct radeon_device *rdev);
  134. extern void r100_pm_get_dynpm_state(struct radeon_device *rdev);
  135. extern void r100_pre_page_flip(struct radeon_device *rdev, int crtc);
  136. extern u32 r100_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
  137. extern void r100_post_page_flip(struct radeon_device *rdev, int crtc);
  138. /*
  139. * r200,rv250,rs300,rv280
  140. */
  141. extern int r200_copy_dma(struct radeon_device *rdev,
  142. uint64_t src_offset,
  143. uint64_t dst_offset,
  144. unsigned num_pages,
  145. struct radeon_fence *fence);
  146. void r200_set_safe_registers(struct radeon_device *rdev);
  147. /*
  148. * r300,r350,rv350,rv380
  149. */
  150. extern int r300_init(struct radeon_device *rdev);
  151. extern void r300_fini(struct radeon_device *rdev);
  152. extern int r300_suspend(struct radeon_device *rdev);
  153. extern int r300_resume(struct radeon_device *rdev);
  154. extern bool r300_gpu_is_lockup(struct radeon_device *rdev);
  155. extern int r300_asic_reset(struct radeon_device *rdev);
  156. extern void r300_ring_start(struct radeon_device *rdev);
  157. extern void r300_fence_ring_emit(struct radeon_device *rdev,
  158. struct radeon_fence *fence);
  159. extern int r300_cs_parse(struct radeon_cs_parser *p);
  160. extern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
  161. extern int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  162. extern uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
  163. extern void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  164. extern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
  165. extern int rv370_get_pcie_lanes(struct radeon_device *rdev);
  166. extern void r300_set_reg_safe(struct radeon_device *rdev);
  167. extern void r300_mc_program(struct radeon_device *rdev);
  168. extern void r300_mc_init(struct radeon_device *rdev);
  169. extern void r300_clock_startup(struct radeon_device *rdev);
  170. extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
  171. extern int rv370_pcie_gart_init(struct radeon_device *rdev);
  172. extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
  173. extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
  174. extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
  175. /*
  176. * r420,r423,rv410
  177. */
  178. extern int r420_init(struct radeon_device *rdev);
  179. extern void r420_fini(struct radeon_device *rdev);
  180. extern int r420_suspend(struct radeon_device *rdev);
  181. extern int r420_resume(struct radeon_device *rdev);
  182. extern void r420_pm_init_profile(struct radeon_device *rdev);
  183. extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
  184. extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  185. extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
  186. extern void r420_pipes_init(struct radeon_device *rdev);
  187. /*
  188. * rs400,rs480
  189. */
  190. extern int rs400_init(struct radeon_device *rdev);
  191. extern void rs400_fini(struct radeon_device *rdev);
  192. extern int rs400_suspend(struct radeon_device *rdev);
  193. extern int rs400_resume(struct radeon_device *rdev);
  194. void rs400_gart_tlb_flush(struct radeon_device *rdev);
  195. int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  196. uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  197. void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  198. int rs400_gart_init(struct radeon_device *rdev);
  199. int rs400_gart_enable(struct radeon_device *rdev);
  200. void rs400_gart_adjust_size(struct radeon_device *rdev);
  201. void rs400_gart_disable(struct radeon_device *rdev);
  202. void rs400_gart_fini(struct radeon_device *rdev);
  203. /*
  204. * rs600.
  205. */
  206. extern int rs600_asic_reset(struct radeon_device *rdev);
  207. extern int rs600_init(struct radeon_device *rdev);
  208. extern void rs600_fini(struct radeon_device *rdev);
  209. extern int rs600_suspend(struct radeon_device *rdev);
  210. extern int rs600_resume(struct radeon_device *rdev);
  211. int rs600_irq_set(struct radeon_device *rdev);
  212. int rs600_irq_process(struct radeon_device *rdev);
  213. void rs600_irq_disable(struct radeon_device *rdev);
  214. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
  215. void rs600_gart_tlb_flush(struct radeon_device *rdev);
  216. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  217. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  218. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  219. void rs600_bandwidth_update(struct radeon_device *rdev);
  220. void rs600_hpd_init(struct radeon_device *rdev);
  221. void rs600_hpd_fini(struct radeon_device *rdev);
  222. bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  223. void rs600_hpd_set_polarity(struct radeon_device *rdev,
  224. enum radeon_hpd_id hpd);
  225. extern void rs600_pm_misc(struct radeon_device *rdev);
  226. extern void rs600_pm_prepare(struct radeon_device *rdev);
  227. extern void rs600_pm_finish(struct radeon_device *rdev);
  228. extern void rs600_pre_page_flip(struct radeon_device *rdev, int crtc);
  229. extern u32 rs600_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
  230. extern void rs600_post_page_flip(struct radeon_device *rdev, int crtc);
  231. void rs600_set_safe_registers(struct radeon_device *rdev);
  232. /*
  233. * rs690,rs740
  234. */
  235. int rs690_init(struct radeon_device *rdev);
  236. void rs690_fini(struct radeon_device *rdev);
  237. int rs690_resume(struct radeon_device *rdev);
  238. int rs690_suspend(struct radeon_device *rdev);
  239. uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  240. void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  241. void rs690_bandwidth_update(struct radeon_device *rdev);
  242. void rs690_line_buffer_adjust(struct radeon_device *rdev,
  243. struct drm_display_mode *mode1,
  244. struct drm_display_mode *mode2);
  245. /*
  246. * rv515
  247. */
  248. struct rv515_mc_save {
  249. u32 d1vga_control;
  250. u32 d2vga_control;
  251. u32 vga_render_control;
  252. u32 vga_hdp_control;
  253. u32 d1crtc_control;
  254. u32 d2crtc_control;
  255. };
  256. int rv515_init(struct radeon_device *rdev);
  257. void rv515_fini(struct radeon_device *rdev);
  258. uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  259. void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  260. void rv515_ring_start(struct radeon_device *rdev);
  261. uint32_t rv515_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
  262. void rv515_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  263. void rv515_bandwidth_update(struct radeon_device *rdev);
  264. int rv515_resume(struct radeon_device *rdev);
  265. int rv515_suspend(struct radeon_device *rdev);
  266. void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
  267. void rv515_vga_render_disable(struct radeon_device *rdev);
  268. void rv515_set_safe_registers(struct radeon_device *rdev);
  269. void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
  270. void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
  271. void rv515_clock_startup(struct radeon_device *rdev);
  272. void rv515_debugfs(struct radeon_device *rdev);
  273. /*
  274. * r520,rv530,rv560,rv570,r580
  275. */
  276. int r520_init(struct radeon_device *rdev);
  277. int r520_resume(struct radeon_device *rdev);
  278. /*
  279. * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
  280. */
  281. int r600_init(struct radeon_device *rdev);
  282. void r600_fini(struct radeon_device *rdev);
  283. int r600_suspend(struct radeon_device *rdev);
  284. int r600_resume(struct radeon_device *rdev);
  285. void r600_vga_set_state(struct radeon_device *rdev, bool state);
  286. int r600_wb_init(struct radeon_device *rdev);
  287. void r600_wb_fini(struct radeon_device *rdev);
  288. void r600_cp_commit(struct radeon_device *rdev);
  289. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  290. uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
  291. void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  292. int r600_cs_parse(struct radeon_cs_parser *p);
  293. void r600_fence_ring_emit(struct radeon_device *rdev,
  294. struct radeon_fence *fence);
  295. int r600_irq_process(struct radeon_device *rdev);
  296. int r600_irq_set(struct radeon_device *rdev);
  297. bool r600_gpu_is_lockup(struct radeon_device *rdev);
  298. int r600_asic_reset(struct radeon_device *rdev);
  299. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  300. uint32_t tiling_flags, uint32_t pitch,
  301. uint32_t offset, uint32_t obj_size);
  302. void r600_clear_surface_reg(struct radeon_device *rdev, int reg);
  303. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
  304. int r600_ring_test(struct radeon_device *rdev);
  305. int r600_copy_blit(struct radeon_device *rdev,
  306. uint64_t src_offset, uint64_t dst_offset,
  307. unsigned num_pages, struct radeon_fence *fence);
  308. void r600_hpd_init(struct radeon_device *rdev);
  309. void r600_hpd_fini(struct radeon_device *rdev);
  310. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  311. void r600_hpd_set_polarity(struct radeon_device *rdev,
  312. enum radeon_hpd_id hpd);
  313. extern void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo);
  314. extern bool r600_gui_idle(struct radeon_device *rdev);
  315. extern void r600_pm_misc(struct radeon_device *rdev);
  316. extern void r600_pm_init_profile(struct radeon_device *rdev);
  317. extern void rs780_pm_init_profile(struct radeon_device *rdev);
  318. extern void r600_pm_get_dynpm_state(struct radeon_device *rdev);
  319. extern void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes);
  320. extern int r600_get_pcie_lanes(struct radeon_device *rdev);
  321. /*
  322. * rv770,rv730,rv710,rv740
  323. */
  324. int rv770_init(struct radeon_device *rdev);
  325. void rv770_fini(struct radeon_device *rdev);
  326. int rv770_suspend(struct radeon_device *rdev);
  327. int rv770_resume(struct radeon_device *rdev);
  328. extern void rv770_pm_misc(struct radeon_device *rdev);
  329. extern u32 rv770_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
  330. /*
  331. * evergreen
  332. */
  333. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev);
  334. int evergreen_init(struct radeon_device *rdev);
  335. void evergreen_fini(struct radeon_device *rdev);
  336. int evergreen_suspend(struct radeon_device *rdev);
  337. int evergreen_resume(struct radeon_device *rdev);
  338. bool evergreen_gpu_is_lockup(struct radeon_device *rdev);
  339. int evergreen_asic_reset(struct radeon_device *rdev);
  340. void evergreen_bandwidth_update(struct radeon_device *rdev);
  341. int evergreen_copy_blit(struct radeon_device *rdev,
  342. uint64_t src_offset, uint64_t dst_offset,
  343. unsigned num_pages, struct radeon_fence *fence);
  344. void evergreen_hpd_init(struct radeon_device *rdev);
  345. void evergreen_hpd_fini(struct radeon_device *rdev);
  346. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  347. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  348. enum radeon_hpd_id hpd);
  349. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc);
  350. int evergreen_irq_set(struct radeon_device *rdev);
  351. int evergreen_irq_process(struct radeon_device *rdev);
  352. extern int evergreen_cs_parse(struct radeon_cs_parser *p);
  353. extern void evergreen_pm_misc(struct radeon_device *rdev);
  354. extern void evergreen_pm_prepare(struct radeon_device *rdev);
  355. extern void evergreen_pm_finish(struct radeon_device *rdev);
  356. extern void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc);
  357. extern u32 evergreen_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
  358. extern void evergreen_post_page_flip(struct radeon_device *rdev, int crtc);
  359. #endif