r600_cs.c 52 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kernel.h>
  29. #include "drmP.h"
  30. #include "radeon.h"
  31. #include "r600d.h"
  32. #include "r600_reg_safe.h"
  33. static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
  34. struct radeon_cs_reloc **cs_reloc);
  35. static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
  36. struct radeon_cs_reloc **cs_reloc);
  37. typedef int (*next_reloc_t)(struct radeon_cs_parser*, struct radeon_cs_reloc**);
  38. static next_reloc_t r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_mm;
  39. extern void r600_cs_legacy_get_tiling_conf(struct drm_device *dev, u32 *npipes, u32 *nbanks, u32 *group_size);
  40. struct r600_cs_track {
  41. /* configuration we miror so that we use same code btw kms/ums */
  42. u32 group_size;
  43. u32 nbanks;
  44. u32 npipes;
  45. /* value we track */
  46. u32 sq_config;
  47. u32 nsamples;
  48. u32 cb_color_base_last[8];
  49. struct radeon_bo *cb_color_bo[8];
  50. u64 cb_color_bo_mc[8];
  51. u32 cb_color_bo_offset[8];
  52. struct radeon_bo *cb_color_frag_bo[8];
  53. struct radeon_bo *cb_color_tile_bo[8];
  54. u32 cb_color_info[8];
  55. u32 cb_color_size_idx[8];
  56. u32 cb_target_mask;
  57. u32 cb_shader_mask;
  58. u32 cb_color_size[8];
  59. u32 vgt_strmout_en;
  60. u32 vgt_strmout_buffer_en;
  61. u32 db_depth_control;
  62. u32 db_depth_info;
  63. u32 db_depth_size_idx;
  64. u32 db_depth_view;
  65. u32 db_depth_size;
  66. u32 db_offset;
  67. struct radeon_bo *db_bo;
  68. u64 db_bo_mc;
  69. };
  70. static inline int r600_bpe_from_format(u32 *bpe, u32 format)
  71. {
  72. switch (format) {
  73. case V_038004_COLOR_8:
  74. case V_038004_COLOR_4_4:
  75. case V_038004_COLOR_3_3_2:
  76. case V_038004_FMT_1:
  77. *bpe = 1;
  78. break;
  79. case V_038004_COLOR_16:
  80. case V_038004_COLOR_16_FLOAT:
  81. case V_038004_COLOR_8_8:
  82. case V_038004_COLOR_5_6_5:
  83. case V_038004_COLOR_6_5_5:
  84. case V_038004_COLOR_1_5_5_5:
  85. case V_038004_COLOR_4_4_4_4:
  86. case V_038004_COLOR_5_5_5_1:
  87. *bpe = 2;
  88. break;
  89. case V_038004_FMT_8_8_8:
  90. *bpe = 3;
  91. break;
  92. case V_038004_COLOR_32:
  93. case V_038004_COLOR_32_FLOAT:
  94. case V_038004_COLOR_16_16:
  95. case V_038004_COLOR_16_16_FLOAT:
  96. case V_038004_COLOR_8_24:
  97. case V_038004_COLOR_8_24_FLOAT:
  98. case V_038004_COLOR_24_8:
  99. case V_038004_COLOR_24_8_FLOAT:
  100. case V_038004_COLOR_10_11_11:
  101. case V_038004_COLOR_10_11_11_FLOAT:
  102. case V_038004_COLOR_11_11_10:
  103. case V_038004_COLOR_11_11_10_FLOAT:
  104. case V_038004_COLOR_2_10_10_10:
  105. case V_038004_COLOR_8_8_8_8:
  106. case V_038004_COLOR_10_10_10_2:
  107. case V_038004_FMT_5_9_9_9_SHAREDEXP:
  108. case V_038004_FMT_32_AS_8:
  109. case V_038004_FMT_32_AS_8_8:
  110. *bpe = 4;
  111. break;
  112. case V_038004_COLOR_X24_8_32_FLOAT:
  113. case V_038004_COLOR_32_32:
  114. case V_038004_COLOR_32_32_FLOAT:
  115. case V_038004_COLOR_16_16_16_16:
  116. case V_038004_COLOR_16_16_16_16_FLOAT:
  117. *bpe = 8;
  118. break;
  119. case V_038004_FMT_16_16_16:
  120. case V_038004_FMT_16_16_16_FLOAT:
  121. *bpe = 6;
  122. break;
  123. case V_038004_FMT_32_32_32:
  124. case V_038004_FMT_32_32_32_FLOAT:
  125. *bpe = 12;
  126. break;
  127. case V_038004_COLOR_32_32_32_32:
  128. case V_038004_COLOR_32_32_32_32_FLOAT:
  129. *bpe = 16;
  130. break;
  131. case V_038004_FMT_GB_GR:
  132. case V_038004_FMT_BG_RG:
  133. case V_038004_COLOR_INVALID:
  134. default:
  135. *bpe = 16;
  136. return -EINVAL;
  137. }
  138. return 0;
  139. }
  140. struct array_mode_checker {
  141. int array_mode;
  142. u32 group_size;
  143. u32 nbanks;
  144. u32 npipes;
  145. u32 nsamples;
  146. u32 bpe;
  147. };
  148. /* returns alignment in pixels for pitch/height/depth and bytes for base */
  149. static inline int r600_get_array_mode_alignment(struct array_mode_checker *values,
  150. u32 *pitch_align,
  151. u32 *height_align,
  152. u32 *depth_align,
  153. u64 *base_align)
  154. {
  155. u32 tile_width = 8;
  156. u32 tile_height = 8;
  157. u32 macro_tile_width = values->nbanks;
  158. u32 macro_tile_height = values->npipes;
  159. u32 tile_bytes = tile_width * tile_height * values->bpe * values->nsamples;
  160. u32 macro_tile_bytes = macro_tile_width * macro_tile_height * tile_bytes;
  161. switch (values->array_mode) {
  162. case ARRAY_LINEAR_GENERAL:
  163. /* technically tile_width/_height for pitch/height */
  164. *pitch_align = 1; /* tile_width */
  165. *height_align = 1; /* tile_height */
  166. *depth_align = 1;
  167. *base_align = 1;
  168. break;
  169. case ARRAY_LINEAR_ALIGNED:
  170. *pitch_align = max((u32)64, (u32)(values->group_size / values->bpe));
  171. *height_align = tile_height;
  172. *depth_align = 1;
  173. *base_align = values->group_size;
  174. break;
  175. case ARRAY_1D_TILED_THIN1:
  176. *pitch_align = max((u32)tile_width,
  177. (u32)(values->group_size /
  178. (tile_height * values->bpe * values->nsamples)));
  179. *height_align = tile_height;
  180. *depth_align = 1;
  181. *base_align = values->group_size;
  182. break;
  183. case ARRAY_2D_TILED_THIN1:
  184. *pitch_align = max((u32)macro_tile_width,
  185. (u32)(((values->group_size / tile_height) /
  186. (values->bpe * values->nsamples)) *
  187. values->nbanks)) * tile_width;
  188. *height_align = macro_tile_height * tile_height;
  189. *depth_align = 1;
  190. *base_align = max(macro_tile_bytes,
  191. (*pitch_align) * values->bpe * (*height_align) * values->nsamples);
  192. break;
  193. default:
  194. return -EINVAL;
  195. }
  196. return 0;
  197. }
  198. static void r600_cs_track_init(struct r600_cs_track *track)
  199. {
  200. int i;
  201. /* assume DX9 mode */
  202. track->sq_config = DX9_CONSTS;
  203. for (i = 0; i < 8; i++) {
  204. track->cb_color_base_last[i] = 0;
  205. track->cb_color_size[i] = 0;
  206. track->cb_color_size_idx[i] = 0;
  207. track->cb_color_info[i] = 0;
  208. track->cb_color_bo[i] = NULL;
  209. track->cb_color_bo_offset[i] = 0xFFFFFFFF;
  210. track->cb_color_bo_mc[i] = 0xFFFFFFFF;
  211. }
  212. track->cb_target_mask = 0xFFFFFFFF;
  213. track->cb_shader_mask = 0xFFFFFFFF;
  214. track->db_bo = NULL;
  215. track->db_bo_mc = 0xFFFFFFFF;
  216. /* assume the biggest format and that htile is enabled */
  217. track->db_depth_info = 7 | (1 << 25);
  218. track->db_depth_view = 0xFFFFC000;
  219. track->db_depth_size = 0xFFFFFFFF;
  220. track->db_depth_size_idx = 0;
  221. track->db_depth_control = 0xFFFFFFFF;
  222. }
  223. static inline int r600_cs_track_validate_cb(struct radeon_cs_parser *p, int i)
  224. {
  225. struct r600_cs_track *track = p->track;
  226. u32 bpe = 0, slice_tile_max, size, tmp;
  227. u32 height, height_align, pitch, pitch_align, depth_align;
  228. u64 base_offset, base_align;
  229. struct array_mode_checker array_check;
  230. volatile u32 *ib = p->ib->ptr;
  231. unsigned array_mode;
  232. if (G_0280A0_TILE_MODE(track->cb_color_info[i])) {
  233. dev_warn(p->dev, "FMASK or CMASK buffer are not supported by this kernel\n");
  234. return -EINVAL;
  235. }
  236. size = radeon_bo_size(track->cb_color_bo[i]) - track->cb_color_bo_offset[i];
  237. if (r600_bpe_from_format(&bpe, G_0280A0_FORMAT(track->cb_color_info[i]))) {
  238. dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08X)\n",
  239. __func__, __LINE__, G_0280A0_FORMAT(track->cb_color_info[i]),
  240. i, track->cb_color_info[i]);
  241. return -EINVAL;
  242. }
  243. /* pitch in pixels */
  244. pitch = (G_028060_PITCH_TILE_MAX(track->cb_color_size[i]) + 1) * 8;
  245. slice_tile_max = G_028060_SLICE_TILE_MAX(track->cb_color_size[i]) + 1;
  246. slice_tile_max *= 64;
  247. height = slice_tile_max / pitch;
  248. if (height > 8192)
  249. height = 8192;
  250. array_mode = G_0280A0_ARRAY_MODE(track->cb_color_info[i]);
  251. base_offset = track->cb_color_bo_mc[i] + track->cb_color_bo_offset[i];
  252. array_check.array_mode = array_mode;
  253. array_check.group_size = track->group_size;
  254. array_check.nbanks = track->nbanks;
  255. array_check.npipes = track->npipes;
  256. array_check.nsamples = track->nsamples;
  257. array_check.bpe = bpe;
  258. if (r600_get_array_mode_alignment(&array_check,
  259. &pitch_align, &height_align, &depth_align, &base_align)) {
  260. dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
  261. G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
  262. track->cb_color_info[i]);
  263. return -EINVAL;
  264. }
  265. switch (array_mode) {
  266. case V_0280A0_ARRAY_LINEAR_GENERAL:
  267. break;
  268. case V_0280A0_ARRAY_LINEAR_ALIGNED:
  269. break;
  270. case V_0280A0_ARRAY_1D_TILED_THIN1:
  271. /* avoid breaking userspace */
  272. if (height > 7)
  273. height &= ~0x7;
  274. break;
  275. case V_0280A0_ARRAY_2D_TILED_THIN1:
  276. break;
  277. default:
  278. dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
  279. G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
  280. track->cb_color_info[i]);
  281. return -EINVAL;
  282. }
  283. if (!IS_ALIGNED(pitch, pitch_align)) {
  284. dev_warn(p->dev, "%s:%d cb pitch (%d) invalid\n",
  285. __func__, __LINE__, pitch);
  286. return -EINVAL;
  287. }
  288. if (!IS_ALIGNED(height, height_align)) {
  289. dev_warn(p->dev, "%s:%d cb height (%d) invalid\n",
  290. __func__, __LINE__, height);
  291. return -EINVAL;
  292. }
  293. if (!IS_ALIGNED(base_offset, base_align)) {
  294. dev_warn(p->dev, "%s offset[%d] 0x%llx not aligned\n", __func__, i, base_offset);
  295. return -EINVAL;
  296. }
  297. /* check offset */
  298. tmp = height * pitch * bpe;
  299. if ((tmp + track->cb_color_bo_offset[i]) > radeon_bo_size(track->cb_color_bo[i])) {
  300. if (array_mode == V_0280A0_ARRAY_LINEAR_GENERAL) {
  301. /* the initial DDX does bad things with the CB size occasionally */
  302. /* it rounds up height too far for slice tile max but the BO is smaller */
  303. /* r600c,g also seem to flush at bad times in some apps resulting in
  304. * bogus values here. So for linear just allow anything to avoid breaking
  305. * broken userspace.
  306. */
  307. } else {
  308. dev_warn(p->dev, "%s offset[%d] %d %d %lu too big\n", __func__, i, track->cb_color_bo_offset[i], tmp, radeon_bo_size(track->cb_color_bo[i]));
  309. return -EINVAL;
  310. }
  311. }
  312. /* limit max tile */
  313. tmp = (height * pitch) >> 6;
  314. if (tmp < slice_tile_max)
  315. slice_tile_max = tmp;
  316. tmp = S_028060_PITCH_TILE_MAX((pitch / 8) - 1) |
  317. S_028060_SLICE_TILE_MAX(slice_tile_max - 1);
  318. ib[track->cb_color_size_idx[i]] = tmp;
  319. return 0;
  320. }
  321. static int r600_cs_track_check(struct radeon_cs_parser *p)
  322. {
  323. struct r600_cs_track *track = p->track;
  324. u32 tmp;
  325. int r, i;
  326. volatile u32 *ib = p->ib->ptr;
  327. /* on legacy kernel we don't perform advanced check */
  328. if (p->rdev == NULL)
  329. return 0;
  330. /* we don't support out buffer yet */
  331. if (track->vgt_strmout_en || track->vgt_strmout_buffer_en) {
  332. dev_warn(p->dev, "this kernel doesn't support SMX output buffer\n");
  333. return -EINVAL;
  334. }
  335. /* check that we have a cb for each enabled target, we don't check
  336. * shader_mask because it seems mesa isn't always setting it :(
  337. */
  338. tmp = track->cb_target_mask;
  339. for (i = 0; i < 8; i++) {
  340. if ((tmp >> (i * 4)) & 0xF) {
  341. /* at least one component is enabled */
  342. if (track->cb_color_bo[i] == NULL) {
  343. dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n",
  344. __func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i);
  345. return -EINVAL;
  346. }
  347. /* perform rewrite of CB_COLOR[0-7]_SIZE */
  348. r = r600_cs_track_validate_cb(p, i);
  349. if (r)
  350. return r;
  351. }
  352. }
  353. /* Check depth buffer */
  354. if (G_028800_STENCIL_ENABLE(track->db_depth_control) ||
  355. G_028800_Z_ENABLE(track->db_depth_control)) {
  356. u32 nviews, bpe, ntiles, size, slice_tile_max;
  357. u32 height, height_align, pitch, pitch_align, depth_align;
  358. u64 base_offset, base_align;
  359. struct array_mode_checker array_check;
  360. int array_mode;
  361. if (track->db_bo == NULL) {
  362. dev_warn(p->dev, "z/stencil with no depth buffer\n");
  363. return -EINVAL;
  364. }
  365. if (G_028010_TILE_SURFACE_ENABLE(track->db_depth_info)) {
  366. dev_warn(p->dev, "this kernel doesn't support z/stencil htile\n");
  367. return -EINVAL;
  368. }
  369. switch (G_028010_FORMAT(track->db_depth_info)) {
  370. case V_028010_DEPTH_16:
  371. bpe = 2;
  372. break;
  373. case V_028010_DEPTH_X8_24:
  374. case V_028010_DEPTH_8_24:
  375. case V_028010_DEPTH_X8_24_FLOAT:
  376. case V_028010_DEPTH_8_24_FLOAT:
  377. case V_028010_DEPTH_32_FLOAT:
  378. bpe = 4;
  379. break;
  380. case V_028010_DEPTH_X24_8_32_FLOAT:
  381. bpe = 8;
  382. break;
  383. default:
  384. dev_warn(p->dev, "z/stencil with invalid format %d\n", G_028010_FORMAT(track->db_depth_info));
  385. return -EINVAL;
  386. }
  387. if ((track->db_depth_size & 0xFFFFFC00) == 0xFFFFFC00) {
  388. if (!track->db_depth_size_idx) {
  389. dev_warn(p->dev, "z/stencil buffer size not set\n");
  390. return -EINVAL;
  391. }
  392. tmp = radeon_bo_size(track->db_bo) - track->db_offset;
  393. tmp = (tmp / bpe) >> 6;
  394. if (!tmp) {
  395. dev_warn(p->dev, "z/stencil buffer too small (0x%08X %d %d %ld)\n",
  396. track->db_depth_size, bpe, track->db_offset,
  397. radeon_bo_size(track->db_bo));
  398. return -EINVAL;
  399. }
  400. ib[track->db_depth_size_idx] = S_028000_SLICE_TILE_MAX(tmp - 1) | (track->db_depth_size & 0x3FF);
  401. } else {
  402. size = radeon_bo_size(track->db_bo);
  403. /* pitch in pixels */
  404. pitch = (G_028000_PITCH_TILE_MAX(track->db_depth_size) + 1) * 8;
  405. slice_tile_max = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
  406. slice_tile_max *= 64;
  407. height = slice_tile_max / pitch;
  408. if (height > 8192)
  409. height = 8192;
  410. base_offset = track->db_bo_mc + track->db_offset;
  411. array_mode = G_028010_ARRAY_MODE(track->db_depth_info);
  412. array_check.array_mode = array_mode;
  413. array_check.group_size = track->group_size;
  414. array_check.nbanks = track->nbanks;
  415. array_check.npipes = track->npipes;
  416. array_check.nsamples = track->nsamples;
  417. array_check.bpe = bpe;
  418. if (r600_get_array_mode_alignment(&array_check,
  419. &pitch_align, &height_align, &depth_align, &base_align)) {
  420. dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
  421. G_028010_ARRAY_MODE(track->db_depth_info),
  422. track->db_depth_info);
  423. return -EINVAL;
  424. }
  425. switch (array_mode) {
  426. case V_028010_ARRAY_1D_TILED_THIN1:
  427. /* don't break userspace */
  428. height &= ~0x7;
  429. break;
  430. case V_028010_ARRAY_2D_TILED_THIN1:
  431. break;
  432. default:
  433. dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
  434. G_028010_ARRAY_MODE(track->db_depth_info),
  435. track->db_depth_info);
  436. return -EINVAL;
  437. }
  438. if (!IS_ALIGNED(pitch, pitch_align)) {
  439. dev_warn(p->dev, "%s:%d db pitch (%d) invalid\n",
  440. __func__, __LINE__, pitch);
  441. return -EINVAL;
  442. }
  443. if (!IS_ALIGNED(height, height_align)) {
  444. dev_warn(p->dev, "%s:%d db height (%d) invalid\n",
  445. __func__, __LINE__, height);
  446. return -EINVAL;
  447. }
  448. if (!IS_ALIGNED(base_offset, base_align)) {
  449. dev_warn(p->dev, "%s offset[%d] 0x%llx not aligned\n", __func__, i, base_offset);
  450. return -EINVAL;
  451. }
  452. ntiles = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
  453. nviews = G_028004_SLICE_MAX(track->db_depth_view) + 1;
  454. tmp = ntiles * bpe * 64 * nviews;
  455. if ((tmp + track->db_offset) > radeon_bo_size(track->db_bo)) {
  456. dev_warn(p->dev, "z/stencil buffer too small (0x%08X %d %d %d -> %u have %lu)\n",
  457. track->db_depth_size, ntiles, nviews, bpe, tmp + track->db_offset,
  458. radeon_bo_size(track->db_bo));
  459. return -EINVAL;
  460. }
  461. }
  462. }
  463. return 0;
  464. }
  465. /**
  466. * r600_cs_packet_parse() - parse cp packet and point ib index to next packet
  467. * @parser: parser structure holding parsing context.
  468. * @pkt: where to store packet informations
  469. *
  470. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  471. * if packet is bigger than remaining ib size. or if packets is unknown.
  472. **/
  473. int r600_cs_packet_parse(struct radeon_cs_parser *p,
  474. struct radeon_cs_packet *pkt,
  475. unsigned idx)
  476. {
  477. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  478. uint32_t header;
  479. if (idx >= ib_chunk->length_dw) {
  480. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  481. idx, ib_chunk->length_dw);
  482. return -EINVAL;
  483. }
  484. header = radeon_get_ib_value(p, idx);
  485. pkt->idx = idx;
  486. pkt->type = CP_PACKET_GET_TYPE(header);
  487. pkt->count = CP_PACKET_GET_COUNT(header);
  488. pkt->one_reg_wr = 0;
  489. switch (pkt->type) {
  490. case PACKET_TYPE0:
  491. pkt->reg = CP_PACKET0_GET_REG(header);
  492. break;
  493. case PACKET_TYPE3:
  494. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  495. break;
  496. case PACKET_TYPE2:
  497. pkt->count = -1;
  498. break;
  499. default:
  500. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  501. return -EINVAL;
  502. }
  503. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  504. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  505. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  506. return -EINVAL;
  507. }
  508. return 0;
  509. }
  510. /**
  511. * r600_cs_packet_next_reloc_mm() - parse next packet which should be reloc packet3
  512. * @parser: parser structure holding parsing context.
  513. * @data: pointer to relocation data
  514. * @offset_start: starting offset
  515. * @offset_mask: offset mask (to align start offset on)
  516. * @reloc: reloc informations
  517. *
  518. * Check next packet is relocation packet3, do bo validation and compute
  519. * GPU offset using the provided start.
  520. **/
  521. static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
  522. struct radeon_cs_reloc **cs_reloc)
  523. {
  524. struct radeon_cs_chunk *relocs_chunk;
  525. struct radeon_cs_packet p3reloc;
  526. unsigned idx;
  527. int r;
  528. if (p->chunk_relocs_idx == -1) {
  529. DRM_ERROR("No relocation chunk !\n");
  530. return -EINVAL;
  531. }
  532. *cs_reloc = NULL;
  533. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  534. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  535. if (r) {
  536. return r;
  537. }
  538. p->idx += p3reloc.count + 2;
  539. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  540. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  541. p3reloc.idx);
  542. return -EINVAL;
  543. }
  544. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  545. if (idx >= relocs_chunk->length_dw) {
  546. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  547. idx, relocs_chunk->length_dw);
  548. return -EINVAL;
  549. }
  550. /* FIXME: we assume reloc size is 4 dwords */
  551. *cs_reloc = p->relocs_ptr[(idx / 4)];
  552. return 0;
  553. }
  554. /**
  555. * r600_cs_packet_next_reloc_nomm() - parse next packet which should be reloc packet3
  556. * @parser: parser structure holding parsing context.
  557. * @data: pointer to relocation data
  558. * @offset_start: starting offset
  559. * @offset_mask: offset mask (to align start offset on)
  560. * @reloc: reloc informations
  561. *
  562. * Check next packet is relocation packet3, do bo validation and compute
  563. * GPU offset using the provided start.
  564. **/
  565. static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
  566. struct radeon_cs_reloc **cs_reloc)
  567. {
  568. struct radeon_cs_chunk *relocs_chunk;
  569. struct radeon_cs_packet p3reloc;
  570. unsigned idx;
  571. int r;
  572. if (p->chunk_relocs_idx == -1) {
  573. DRM_ERROR("No relocation chunk !\n");
  574. return -EINVAL;
  575. }
  576. *cs_reloc = NULL;
  577. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  578. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  579. if (r) {
  580. return r;
  581. }
  582. p->idx += p3reloc.count + 2;
  583. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  584. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  585. p3reloc.idx);
  586. return -EINVAL;
  587. }
  588. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  589. if (idx >= relocs_chunk->length_dw) {
  590. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  591. idx, relocs_chunk->length_dw);
  592. return -EINVAL;
  593. }
  594. *cs_reloc = p->relocs;
  595. (*cs_reloc)->lobj.gpu_offset = (u64)relocs_chunk->kdata[idx + 3] << 32;
  596. (*cs_reloc)->lobj.gpu_offset |= relocs_chunk->kdata[idx + 0];
  597. return 0;
  598. }
  599. /**
  600. * r600_cs_packet_next_is_pkt3_nop() - test if next packet is packet3 nop for reloc
  601. * @parser: parser structure holding parsing context.
  602. *
  603. * Check next packet is relocation packet3, do bo validation and compute
  604. * GPU offset using the provided start.
  605. **/
  606. static inline int r600_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p)
  607. {
  608. struct radeon_cs_packet p3reloc;
  609. int r;
  610. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  611. if (r) {
  612. return 0;
  613. }
  614. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  615. return 0;
  616. }
  617. return 1;
  618. }
  619. /**
  620. * r600_cs_packet_next_vline() - parse userspace VLINE packet
  621. * @parser: parser structure holding parsing context.
  622. *
  623. * Userspace sends a special sequence for VLINE waits.
  624. * PACKET0 - VLINE_START_END + value
  625. * PACKET3 - WAIT_REG_MEM poll vline status reg
  626. * RELOC (P3) - crtc_id in reloc.
  627. *
  628. * This function parses this and relocates the VLINE START END
  629. * and WAIT_REG_MEM packets to the correct crtc.
  630. * It also detects a switched off crtc and nulls out the
  631. * wait in that case.
  632. */
  633. static int r600_cs_packet_parse_vline(struct radeon_cs_parser *p)
  634. {
  635. struct drm_mode_object *obj;
  636. struct drm_crtc *crtc;
  637. struct radeon_crtc *radeon_crtc;
  638. struct radeon_cs_packet p3reloc, wait_reg_mem;
  639. int crtc_id;
  640. int r;
  641. uint32_t header, h_idx, reg, wait_reg_mem_info;
  642. volatile uint32_t *ib;
  643. ib = p->ib->ptr;
  644. /* parse the WAIT_REG_MEM */
  645. r = r600_cs_packet_parse(p, &wait_reg_mem, p->idx);
  646. if (r)
  647. return r;
  648. /* check its a WAIT_REG_MEM */
  649. if (wait_reg_mem.type != PACKET_TYPE3 ||
  650. wait_reg_mem.opcode != PACKET3_WAIT_REG_MEM) {
  651. DRM_ERROR("vline wait missing WAIT_REG_MEM segment\n");
  652. r = -EINVAL;
  653. return r;
  654. }
  655. wait_reg_mem_info = radeon_get_ib_value(p, wait_reg_mem.idx + 1);
  656. /* bit 4 is reg (0) or mem (1) */
  657. if (wait_reg_mem_info & 0x10) {
  658. DRM_ERROR("vline WAIT_REG_MEM waiting on MEM rather than REG\n");
  659. r = -EINVAL;
  660. return r;
  661. }
  662. /* waiting for value to be equal */
  663. if ((wait_reg_mem_info & 0x7) != 0x3) {
  664. DRM_ERROR("vline WAIT_REG_MEM function not equal\n");
  665. r = -EINVAL;
  666. return r;
  667. }
  668. if ((radeon_get_ib_value(p, wait_reg_mem.idx + 2) << 2) != AVIVO_D1MODE_VLINE_STATUS) {
  669. DRM_ERROR("vline WAIT_REG_MEM bad reg\n");
  670. r = -EINVAL;
  671. return r;
  672. }
  673. if (radeon_get_ib_value(p, wait_reg_mem.idx + 5) != AVIVO_D1MODE_VLINE_STAT) {
  674. DRM_ERROR("vline WAIT_REG_MEM bad bit mask\n");
  675. r = -EINVAL;
  676. return r;
  677. }
  678. /* jump over the NOP */
  679. r = r600_cs_packet_parse(p, &p3reloc, p->idx + wait_reg_mem.count + 2);
  680. if (r)
  681. return r;
  682. h_idx = p->idx - 2;
  683. p->idx += wait_reg_mem.count + 2;
  684. p->idx += p3reloc.count + 2;
  685. header = radeon_get_ib_value(p, h_idx);
  686. crtc_id = radeon_get_ib_value(p, h_idx + 2 + 7 + 1);
  687. reg = CP_PACKET0_GET_REG(header);
  688. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  689. if (!obj) {
  690. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  691. r = -EINVAL;
  692. goto out;
  693. }
  694. crtc = obj_to_crtc(obj);
  695. radeon_crtc = to_radeon_crtc(crtc);
  696. crtc_id = radeon_crtc->crtc_id;
  697. if (!crtc->enabled) {
  698. /* if the CRTC isn't enabled - we need to nop out the WAIT_REG_MEM */
  699. ib[h_idx + 2] = PACKET2(0);
  700. ib[h_idx + 3] = PACKET2(0);
  701. ib[h_idx + 4] = PACKET2(0);
  702. ib[h_idx + 5] = PACKET2(0);
  703. ib[h_idx + 6] = PACKET2(0);
  704. ib[h_idx + 7] = PACKET2(0);
  705. ib[h_idx + 8] = PACKET2(0);
  706. } else if (crtc_id == 1) {
  707. switch (reg) {
  708. case AVIVO_D1MODE_VLINE_START_END:
  709. header &= ~R600_CP_PACKET0_REG_MASK;
  710. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  711. break;
  712. default:
  713. DRM_ERROR("unknown crtc reloc\n");
  714. r = -EINVAL;
  715. goto out;
  716. }
  717. ib[h_idx] = header;
  718. ib[h_idx + 4] = AVIVO_D2MODE_VLINE_STATUS >> 2;
  719. }
  720. out:
  721. return r;
  722. }
  723. static int r600_packet0_check(struct radeon_cs_parser *p,
  724. struct radeon_cs_packet *pkt,
  725. unsigned idx, unsigned reg)
  726. {
  727. int r;
  728. switch (reg) {
  729. case AVIVO_D1MODE_VLINE_START_END:
  730. r = r600_cs_packet_parse_vline(p);
  731. if (r) {
  732. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  733. idx, reg);
  734. return r;
  735. }
  736. break;
  737. default:
  738. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  739. reg, idx);
  740. return -EINVAL;
  741. }
  742. return 0;
  743. }
  744. static int r600_cs_parse_packet0(struct radeon_cs_parser *p,
  745. struct radeon_cs_packet *pkt)
  746. {
  747. unsigned reg, i;
  748. unsigned idx;
  749. int r;
  750. idx = pkt->idx + 1;
  751. reg = pkt->reg;
  752. for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
  753. r = r600_packet0_check(p, pkt, idx, reg);
  754. if (r) {
  755. return r;
  756. }
  757. }
  758. return 0;
  759. }
  760. /**
  761. * r600_cs_check_reg() - check if register is authorized or not
  762. * @parser: parser structure holding parsing context
  763. * @reg: register we are testing
  764. * @idx: index into the cs buffer
  765. *
  766. * This function will test against r600_reg_safe_bm and return 0
  767. * if register is safe. If register is not flag as safe this function
  768. * will test it against a list of register needind special handling.
  769. */
  770. static inline int r600_cs_check_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  771. {
  772. struct r600_cs_track *track = (struct r600_cs_track *)p->track;
  773. struct radeon_cs_reloc *reloc;
  774. u32 last_reg = ARRAY_SIZE(r600_reg_safe_bm);
  775. u32 m, i, tmp, *ib;
  776. int r;
  777. i = (reg >> 7);
  778. if (i > last_reg) {
  779. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  780. return -EINVAL;
  781. }
  782. m = 1 << ((reg >> 2) & 31);
  783. if (!(r600_reg_safe_bm[i] & m))
  784. return 0;
  785. ib = p->ib->ptr;
  786. switch (reg) {
  787. /* force following reg to 0 in an attemp to disable out buffer
  788. * which will need us to better understand how it works to perform
  789. * security check on it (Jerome)
  790. */
  791. case R_0288A8_SQ_ESGS_RING_ITEMSIZE:
  792. case R_008C44_SQ_ESGS_RING_SIZE:
  793. case R_0288B0_SQ_ESTMP_RING_ITEMSIZE:
  794. case R_008C54_SQ_ESTMP_RING_SIZE:
  795. case R_0288C0_SQ_FBUF_RING_ITEMSIZE:
  796. case R_008C74_SQ_FBUF_RING_SIZE:
  797. case R_0288B4_SQ_GSTMP_RING_ITEMSIZE:
  798. case R_008C5C_SQ_GSTMP_RING_SIZE:
  799. case R_0288AC_SQ_GSVS_RING_ITEMSIZE:
  800. case R_008C4C_SQ_GSVS_RING_SIZE:
  801. case R_0288BC_SQ_PSTMP_RING_ITEMSIZE:
  802. case R_008C6C_SQ_PSTMP_RING_SIZE:
  803. case R_0288C4_SQ_REDUC_RING_ITEMSIZE:
  804. case R_008C7C_SQ_REDUC_RING_SIZE:
  805. case R_0288B8_SQ_VSTMP_RING_ITEMSIZE:
  806. case R_008C64_SQ_VSTMP_RING_SIZE:
  807. case R_0288C8_SQ_GS_VERT_ITEMSIZE:
  808. /* get value to populate the IB don't remove */
  809. tmp =radeon_get_ib_value(p, idx);
  810. ib[idx] = 0;
  811. break;
  812. case SQ_CONFIG:
  813. track->sq_config = radeon_get_ib_value(p, idx);
  814. break;
  815. case R_028800_DB_DEPTH_CONTROL:
  816. track->db_depth_control = radeon_get_ib_value(p, idx);
  817. break;
  818. case R_028010_DB_DEPTH_INFO:
  819. if (r600_cs_packet_next_is_pkt3_nop(p)) {
  820. r = r600_cs_packet_next_reloc(p, &reloc);
  821. if (r) {
  822. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  823. "0x%04X\n", reg);
  824. return -EINVAL;
  825. }
  826. track->db_depth_info = radeon_get_ib_value(p, idx);
  827. ib[idx] &= C_028010_ARRAY_MODE;
  828. track->db_depth_info &= C_028010_ARRAY_MODE;
  829. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  830. ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
  831. track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
  832. } else {
  833. ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
  834. track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
  835. }
  836. } else
  837. track->db_depth_info = radeon_get_ib_value(p, idx);
  838. break;
  839. case R_028004_DB_DEPTH_VIEW:
  840. track->db_depth_view = radeon_get_ib_value(p, idx);
  841. break;
  842. case R_028000_DB_DEPTH_SIZE:
  843. track->db_depth_size = radeon_get_ib_value(p, idx);
  844. track->db_depth_size_idx = idx;
  845. break;
  846. case R_028AB0_VGT_STRMOUT_EN:
  847. track->vgt_strmout_en = radeon_get_ib_value(p, idx);
  848. break;
  849. case R_028B20_VGT_STRMOUT_BUFFER_EN:
  850. track->vgt_strmout_buffer_en = radeon_get_ib_value(p, idx);
  851. break;
  852. case R_028238_CB_TARGET_MASK:
  853. track->cb_target_mask = radeon_get_ib_value(p, idx);
  854. break;
  855. case R_02823C_CB_SHADER_MASK:
  856. track->cb_shader_mask = radeon_get_ib_value(p, idx);
  857. break;
  858. case R_028C04_PA_SC_AA_CONFIG:
  859. tmp = G_028C04_MSAA_NUM_SAMPLES(radeon_get_ib_value(p, idx));
  860. track->nsamples = 1 << tmp;
  861. break;
  862. case R_0280A0_CB_COLOR0_INFO:
  863. case R_0280A4_CB_COLOR1_INFO:
  864. case R_0280A8_CB_COLOR2_INFO:
  865. case R_0280AC_CB_COLOR3_INFO:
  866. case R_0280B0_CB_COLOR4_INFO:
  867. case R_0280B4_CB_COLOR5_INFO:
  868. case R_0280B8_CB_COLOR6_INFO:
  869. case R_0280BC_CB_COLOR7_INFO:
  870. if (r600_cs_packet_next_is_pkt3_nop(p)) {
  871. r = r600_cs_packet_next_reloc(p, &reloc);
  872. if (r) {
  873. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  874. return -EINVAL;
  875. }
  876. tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
  877. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  878. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  879. ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
  880. track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
  881. } else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  882. ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
  883. track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
  884. }
  885. } else {
  886. tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
  887. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  888. }
  889. break;
  890. case R_028060_CB_COLOR0_SIZE:
  891. case R_028064_CB_COLOR1_SIZE:
  892. case R_028068_CB_COLOR2_SIZE:
  893. case R_02806C_CB_COLOR3_SIZE:
  894. case R_028070_CB_COLOR4_SIZE:
  895. case R_028074_CB_COLOR5_SIZE:
  896. case R_028078_CB_COLOR6_SIZE:
  897. case R_02807C_CB_COLOR7_SIZE:
  898. tmp = (reg - R_028060_CB_COLOR0_SIZE) / 4;
  899. track->cb_color_size[tmp] = radeon_get_ib_value(p, idx);
  900. track->cb_color_size_idx[tmp] = idx;
  901. break;
  902. /* This register were added late, there is userspace
  903. * which does provide relocation for those but set
  904. * 0 offset. In order to avoid breaking old userspace
  905. * we detect this and set address to point to last
  906. * CB_COLOR0_BASE, note that if userspace doesn't set
  907. * CB_COLOR0_BASE before this register we will report
  908. * error. Old userspace always set CB_COLOR0_BASE
  909. * before any of this.
  910. */
  911. case R_0280E0_CB_COLOR0_FRAG:
  912. case R_0280E4_CB_COLOR1_FRAG:
  913. case R_0280E8_CB_COLOR2_FRAG:
  914. case R_0280EC_CB_COLOR3_FRAG:
  915. case R_0280F0_CB_COLOR4_FRAG:
  916. case R_0280F4_CB_COLOR5_FRAG:
  917. case R_0280F8_CB_COLOR6_FRAG:
  918. case R_0280FC_CB_COLOR7_FRAG:
  919. tmp = (reg - R_0280E0_CB_COLOR0_FRAG) / 4;
  920. if (!r600_cs_packet_next_is_pkt3_nop(p)) {
  921. if (!track->cb_color_base_last[tmp]) {
  922. dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
  923. return -EINVAL;
  924. }
  925. ib[idx] = track->cb_color_base_last[tmp];
  926. track->cb_color_frag_bo[tmp] = track->cb_color_bo[tmp];
  927. } else {
  928. r = r600_cs_packet_next_reloc(p, &reloc);
  929. if (r) {
  930. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  931. return -EINVAL;
  932. }
  933. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  934. track->cb_color_frag_bo[tmp] = reloc->robj;
  935. }
  936. break;
  937. case R_0280C0_CB_COLOR0_TILE:
  938. case R_0280C4_CB_COLOR1_TILE:
  939. case R_0280C8_CB_COLOR2_TILE:
  940. case R_0280CC_CB_COLOR3_TILE:
  941. case R_0280D0_CB_COLOR4_TILE:
  942. case R_0280D4_CB_COLOR5_TILE:
  943. case R_0280D8_CB_COLOR6_TILE:
  944. case R_0280DC_CB_COLOR7_TILE:
  945. tmp = (reg - R_0280C0_CB_COLOR0_TILE) / 4;
  946. if (!r600_cs_packet_next_is_pkt3_nop(p)) {
  947. if (!track->cb_color_base_last[tmp]) {
  948. dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
  949. return -EINVAL;
  950. }
  951. ib[idx] = track->cb_color_base_last[tmp];
  952. track->cb_color_tile_bo[tmp] = track->cb_color_bo[tmp];
  953. } else {
  954. r = r600_cs_packet_next_reloc(p, &reloc);
  955. if (r) {
  956. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  957. return -EINVAL;
  958. }
  959. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  960. track->cb_color_tile_bo[tmp] = reloc->robj;
  961. }
  962. break;
  963. case CB_COLOR0_BASE:
  964. case CB_COLOR1_BASE:
  965. case CB_COLOR2_BASE:
  966. case CB_COLOR3_BASE:
  967. case CB_COLOR4_BASE:
  968. case CB_COLOR5_BASE:
  969. case CB_COLOR6_BASE:
  970. case CB_COLOR7_BASE:
  971. r = r600_cs_packet_next_reloc(p, &reloc);
  972. if (r) {
  973. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  974. "0x%04X\n", reg);
  975. return -EINVAL;
  976. }
  977. tmp = (reg - CB_COLOR0_BASE) / 4;
  978. track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
  979. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  980. track->cb_color_base_last[tmp] = ib[idx];
  981. track->cb_color_bo[tmp] = reloc->robj;
  982. track->cb_color_bo_mc[tmp] = reloc->lobj.gpu_offset;
  983. break;
  984. case DB_DEPTH_BASE:
  985. r = r600_cs_packet_next_reloc(p, &reloc);
  986. if (r) {
  987. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  988. "0x%04X\n", reg);
  989. return -EINVAL;
  990. }
  991. track->db_offset = radeon_get_ib_value(p, idx) << 8;
  992. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  993. track->db_bo = reloc->robj;
  994. track->db_bo_mc = reloc->lobj.gpu_offset;
  995. break;
  996. case DB_HTILE_DATA_BASE:
  997. case SQ_PGM_START_FS:
  998. case SQ_PGM_START_ES:
  999. case SQ_PGM_START_VS:
  1000. case SQ_PGM_START_GS:
  1001. case SQ_PGM_START_PS:
  1002. case SQ_ALU_CONST_CACHE_GS_0:
  1003. case SQ_ALU_CONST_CACHE_GS_1:
  1004. case SQ_ALU_CONST_CACHE_GS_2:
  1005. case SQ_ALU_CONST_CACHE_GS_3:
  1006. case SQ_ALU_CONST_CACHE_GS_4:
  1007. case SQ_ALU_CONST_CACHE_GS_5:
  1008. case SQ_ALU_CONST_CACHE_GS_6:
  1009. case SQ_ALU_CONST_CACHE_GS_7:
  1010. case SQ_ALU_CONST_CACHE_GS_8:
  1011. case SQ_ALU_CONST_CACHE_GS_9:
  1012. case SQ_ALU_CONST_CACHE_GS_10:
  1013. case SQ_ALU_CONST_CACHE_GS_11:
  1014. case SQ_ALU_CONST_CACHE_GS_12:
  1015. case SQ_ALU_CONST_CACHE_GS_13:
  1016. case SQ_ALU_CONST_CACHE_GS_14:
  1017. case SQ_ALU_CONST_CACHE_GS_15:
  1018. case SQ_ALU_CONST_CACHE_PS_0:
  1019. case SQ_ALU_CONST_CACHE_PS_1:
  1020. case SQ_ALU_CONST_CACHE_PS_2:
  1021. case SQ_ALU_CONST_CACHE_PS_3:
  1022. case SQ_ALU_CONST_CACHE_PS_4:
  1023. case SQ_ALU_CONST_CACHE_PS_5:
  1024. case SQ_ALU_CONST_CACHE_PS_6:
  1025. case SQ_ALU_CONST_CACHE_PS_7:
  1026. case SQ_ALU_CONST_CACHE_PS_8:
  1027. case SQ_ALU_CONST_CACHE_PS_9:
  1028. case SQ_ALU_CONST_CACHE_PS_10:
  1029. case SQ_ALU_CONST_CACHE_PS_11:
  1030. case SQ_ALU_CONST_CACHE_PS_12:
  1031. case SQ_ALU_CONST_CACHE_PS_13:
  1032. case SQ_ALU_CONST_CACHE_PS_14:
  1033. case SQ_ALU_CONST_CACHE_PS_15:
  1034. case SQ_ALU_CONST_CACHE_VS_0:
  1035. case SQ_ALU_CONST_CACHE_VS_1:
  1036. case SQ_ALU_CONST_CACHE_VS_2:
  1037. case SQ_ALU_CONST_CACHE_VS_3:
  1038. case SQ_ALU_CONST_CACHE_VS_4:
  1039. case SQ_ALU_CONST_CACHE_VS_5:
  1040. case SQ_ALU_CONST_CACHE_VS_6:
  1041. case SQ_ALU_CONST_CACHE_VS_7:
  1042. case SQ_ALU_CONST_CACHE_VS_8:
  1043. case SQ_ALU_CONST_CACHE_VS_9:
  1044. case SQ_ALU_CONST_CACHE_VS_10:
  1045. case SQ_ALU_CONST_CACHE_VS_11:
  1046. case SQ_ALU_CONST_CACHE_VS_12:
  1047. case SQ_ALU_CONST_CACHE_VS_13:
  1048. case SQ_ALU_CONST_CACHE_VS_14:
  1049. case SQ_ALU_CONST_CACHE_VS_15:
  1050. r = r600_cs_packet_next_reloc(p, &reloc);
  1051. if (r) {
  1052. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1053. "0x%04X\n", reg);
  1054. return -EINVAL;
  1055. }
  1056. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1057. break;
  1058. default:
  1059. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1060. return -EINVAL;
  1061. }
  1062. return 0;
  1063. }
  1064. static inline unsigned minify(unsigned size, unsigned levels)
  1065. {
  1066. size = size >> levels;
  1067. if (size < 1)
  1068. size = 1;
  1069. return size;
  1070. }
  1071. static void r600_texture_size(unsigned nfaces, unsigned blevel, unsigned nlevels,
  1072. unsigned w0, unsigned h0, unsigned d0, unsigned bpe,
  1073. unsigned pitch_align,
  1074. unsigned *l0_size, unsigned *mipmap_size)
  1075. {
  1076. unsigned offset, i, level, face;
  1077. unsigned width, height, depth, rowstride, size;
  1078. w0 = minify(w0, 0);
  1079. h0 = minify(h0, 0);
  1080. d0 = minify(d0, 0);
  1081. for(i = 0, offset = 0, level = blevel; i < nlevels; i++, level++) {
  1082. width = minify(w0, i);
  1083. height = minify(h0, i);
  1084. depth = minify(d0, i);
  1085. for(face = 0; face < nfaces; face++) {
  1086. rowstride = ALIGN((width * bpe), pitch_align);
  1087. size = height * rowstride * depth;
  1088. offset += size;
  1089. offset = (offset + 0x1f) & ~0x1f;
  1090. }
  1091. }
  1092. *l0_size = ALIGN((w0 * bpe), pitch_align) * h0 * d0;
  1093. *mipmap_size = offset;
  1094. if (!nlevels)
  1095. *mipmap_size = *l0_size;
  1096. if (!blevel)
  1097. *mipmap_size -= *l0_size;
  1098. }
  1099. /**
  1100. * r600_check_texture_resource() - check if register is authorized or not
  1101. * @p: parser structure holding parsing context
  1102. * @idx: index into the cs buffer
  1103. * @texture: texture's bo structure
  1104. * @mipmap: mipmap's bo structure
  1105. *
  1106. * This function will check that the resource has valid field and that
  1107. * the texture and mipmap bo object are big enough to cover this resource.
  1108. */
  1109. static inline int r600_check_texture_resource(struct radeon_cs_parser *p, u32 idx,
  1110. struct radeon_bo *texture,
  1111. struct radeon_bo *mipmap,
  1112. u64 base_offset,
  1113. u64 mip_offset,
  1114. u32 tiling_flags)
  1115. {
  1116. struct r600_cs_track *track = p->track;
  1117. u32 nfaces, nlevels, blevel, w0, h0, d0, bpe = 0;
  1118. u32 word0, word1, l0_size, mipmap_size;
  1119. u32 height_align, pitch, pitch_align, depth_align;
  1120. u64 base_align;
  1121. struct array_mode_checker array_check;
  1122. /* on legacy kernel we don't perform advanced check */
  1123. if (p->rdev == NULL)
  1124. return 0;
  1125. /* convert to bytes */
  1126. base_offset <<= 8;
  1127. mip_offset <<= 8;
  1128. word0 = radeon_get_ib_value(p, idx + 0);
  1129. if (tiling_flags & RADEON_TILING_MACRO)
  1130. word0 |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
  1131. else if (tiling_flags & RADEON_TILING_MICRO)
  1132. word0 |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  1133. word1 = radeon_get_ib_value(p, idx + 1);
  1134. w0 = G_038000_TEX_WIDTH(word0) + 1;
  1135. h0 = G_038004_TEX_HEIGHT(word1) + 1;
  1136. d0 = G_038004_TEX_DEPTH(word1);
  1137. nfaces = 1;
  1138. switch (G_038000_DIM(word0)) {
  1139. case V_038000_SQ_TEX_DIM_1D:
  1140. case V_038000_SQ_TEX_DIM_2D:
  1141. case V_038000_SQ_TEX_DIM_3D:
  1142. break;
  1143. case V_038000_SQ_TEX_DIM_CUBEMAP:
  1144. nfaces = 6;
  1145. break;
  1146. case V_038000_SQ_TEX_DIM_1D_ARRAY:
  1147. case V_038000_SQ_TEX_DIM_2D_ARRAY:
  1148. case V_038000_SQ_TEX_DIM_2D_MSAA:
  1149. case V_038000_SQ_TEX_DIM_2D_ARRAY_MSAA:
  1150. default:
  1151. dev_warn(p->dev, "this kernel doesn't support %d texture dim\n", G_038000_DIM(word0));
  1152. return -EINVAL;
  1153. }
  1154. if (r600_bpe_from_format(&bpe, G_038004_DATA_FORMAT(word1))) {
  1155. dev_warn(p->dev, "%s:%d texture invalid format %d\n",
  1156. __func__, __LINE__, G_038004_DATA_FORMAT(word1));
  1157. return -EINVAL;
  1158. }
  1159. /* pitch in texels */
  1160. pitch = (G_038000_PITCH(word0) + 1) * 8;
  1161. array_check.array_mode = G_038000_TILE_MODE(word0);
  1162. array_check.group_size = track->group_size;
  1163. array_check.nbanks = track->nbanks;
  1164. array_check.npipes = track->npipes;
  1165. array_check.nsamples = 1;
  1166. array_check.bpe = bpe;
  1167. if (r600_get_array_mode_alignment(&array_check,
  1168. &pitch_align, &height_align, &depth_align, &base_align)) {
  1169. dev_warn(p->dev, "%s:%d tex array mode (%d) invalid\n",
  1170. __func__, __LINE__, G_038000_TILE_MODE(word0));
  1171. return -EINVAL;
  1172. }
  1173. /* XXX check height as well... */
  1174. if (!IS_ALIGNED(pitch, pitch_align)) {
  1175. dev_warn(p->dev, "%s:%d tex pitch (%d) invalid\n",
  1176. __func__, __LINE__, pitch);
  1177. return -EINVAL;
  1178. }
  1179. if (!IS_ALIGNED(base_offset, base_align)) {
  1180. dev_warn(p->dev, "%s:%d tex base offset (0x%llx) invalid\n",
  1181. __func__, __LINE__, base_offset);
  1182. return -EINVAL;
  1183. }
  1184. if (!IS_ALIGNED(mip_offset, base_align)) {
  1185. dev_warn(p->dev, "%s:%d tex mip offset (0x%llx) invalid\n",
  1186. __func__, __LINE__, mip_offset);
  1187. return -EINVAL;
  1188. }
  1189. word0 = radeon_get_ib_value(p, idx + 4);
  1190. word1 = radeon_get_ib_value(p, idx + 5);
  1191. blevel = G_038010_BASE_LEVEL(word0);
  1192. nlevels = G_038014_LAST_LEVEL(word1);
  1193. r600_texture_size(nfaces, blevel, nlevels, w0, h0, d0, bpe,
  1194. (pitch_align * bpe),
  1195. &l0_size, &mipmap_size);
  1196. /* using get ib will give us the offset into the texture bo */
  1197. word0 = radeon_get_ib_value(p, idx + 2) << 8;
  1198. if ((l0_size + word0) > radeon_bo_size(texture)) {
  1199. dev_warn(p->dev, "texture bo too small (%d %d %d %d -> %d have %ld)\n",
  1200. w0, h0, bpe, word0, l0_size, radeon_bo_size(texture));
  1201. return -EINVAL;
  1202. }
  1203. /* using get ib will give us the offset into the mipmap bo */
  1204. word0 = radeon_get_ib_value(p, idx + 3) << 8;
  1205. if ((mipmap_size + word0) > radeon_bo_size(mipmap)) {
  1206. /*dev_warn(p->dev, "mipmap bo too small (%d %d %d %d %d %d -> %d have %ld)\n",
  1207. w0, h0, bpe, blevel, nlevels, word0, mipmap_size, radeon_bo_size(texture));*/
  1208. }
  1209. return 0;
  1210. }
  1211. static int r600_packet3_check(struct radeon_cs_parser *p,
  1212. struct radeon_cs_packet *pkt)
  1213. {
  1214. struct radeon_cs_reloc *reloc;
  1215. struct r600_cs_track *track;
  1216. volatile u32 *ib;
  1217. unsigned idx;
  1218. unsigned i;
  1219. unsigned start_reg, end_reg, reg;
  1220. int r;
  1221. u32 idx_value;
  1222. track = (struct r600_cs_track *)p->track;
  1223. ib = p->ib->ptr;
  1224. idx = pkt->idx + 1;
  1225. idx_value = radeon_get_ib_value(p, idx);
  1226. switch (pkt->opcode) {
  1227. case PACKET3_START_3D_CMDBUF:
  1228. if (p->family >= CHIP_RV770 || pkt->count) {
  1229. DRM_ERROR("bad START_3D\n");
  1230. return -EINVAL;
  1231. }
  1232. break;
  1233. case PACKET3_CONTEXT_CONTROL:
  1234. if (pkt->count != 1) {
  1235. DRM_ERROR("bad CONTEXT_CONTROL\n");
  1236. return -EINVAL;
  1237. }
  1238. break;
  1239. case PACKET3_INDEX_TYPE:
  1240. case PACKET3_NUM_INSTANCES:
  1241. if (pkt->count) {
  1242. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES\n");
  1243. return -EINVAL;
  1244. }
  1245. break;
  1246. case PACKET3_DRAW_INDEX:
  1247. if (pkt->count != 3) {
  1248. DRM_ERROR("bad DRAW_INDEX\n");
  1249. return -EINVAL;
  1250. }
  1251. r = r600_cs_packet_next_reloc(p, &reloc);
  1252. if (r) {
  1253. DRM_ERROR("bad DRAW_INDEX\n");
  1254. return -EINVAL;
  1255. }
  1256. ib[idx+0] = idx_value + (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1257. ib[idx+1] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1258. r = r600_cs_track_check(p);
  1259. if (r) {
  1260. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1261. return r;
  1262. }
  1263. break;
  1264. case PACKET3_DRAW_INDEX_AUTO:
  1265. if (pkt->count != 1) {
  1266. DRM_ERROR("bad DRAW_INDEX_AUTO\n");
  1267. return -EINVAL;
  1268. }
  1269. r = r600_cs_track_check(p);
  1270. if (r) {
  1271. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  1272. return r;
  1273. }
  1274. break;
  1275. case PACKET3_DRAW_INDEX_IMMD_BE:
  1276. case PACKET3_DRAW_INDEX_IMMD:
  1277. if (pkt->count < 2) {
  1278. DRM_ERROR("bad DRAW_INDEX_IMMD\n");
  1279. return -EINVAL;
  1280. }
  1281. r = r600_cs_track_check(p);
  1282. if (r) {
  1283. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1284. return r;
  1285. }
  1286. break;
  1287. case PACKET3_WAIT_REG_MEM:
  1288. if (pkt->count != 5) {
  1289. DRM_ERROR("bad WAIT_REG_MEM\n");
  1290. return -EINVAL;
  1291. }
  1292. /* bit 4 is reg (0) or mem (1) */
  1293. if (idx_value & 0x10) {
  1294. r = r600_cs_packet_next_reloc(p, &reloc);
  1295. if (r) {
  1296. DRM_ERROR("bad WAIT_REG_MEM\n");
  1297. return -EINVAL;
  1298. }
  1299. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1300. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1301. }
  1302. break;
  1303. case PACKET3_SURFACE_SYNC:
  1304. if (pkt->count != 3) {
  1305. DRM_ERROR("bad SURFACE_SYNC\n");
  1306. return -EINVAL;
  1307. }
  1308. /* 0xffffffff/0x0 is flush all cache flag */
  1309. if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
  1310. radeon_get_ib_value(p, idx + 2) != 0) {
  1311. r = r600_cs_packet_next_reloc(p, &reloc);
  1312. if (r) {
  1313. DRM_ERROR("bad SURFACE_SYNC\n");
  1314. return -EINVAL;
  1315. }
  1316. ib[idx+2] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1317. }
  1318. break;
  1319. case PACKET3_EVENT_WRITE:
  1320. if (pkt->count != 2 && pkt->count != 0) {
  1321. DRM_ERROR("bad EVENT_WRITE\n");
  1322. return -EINVAL;
  1323. }
  1324. if (pkt->count) {
  1325. r = r600_cs_packet_next_reloc(p, &reloc);
  1326. if (r) {
  1327. DRM_ERROR("bad EVENT_WRITE\n");
  1328. return -EINVAL;
  1329. }
  1330. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1331. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1332. }
  1333. break;
  1334. case PACKET3_EVENT_WRITE_EOP:
  1335. if (pkt->count != 4) {
  1336. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  1337. return -EINVAL;
  1338. }
  1339. r = r600_cs_packet_next_reloc(p, &reloc);
  1340. if (r) {
  1341. DRM_ERROR("bad EVENT_WRITE\n");
  1342. return -EINVAL;
  1343. }
  1344. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1345. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1346. break;
  1347. case PACKET3_SET_CONFIG_REG:
  1348. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_OFFSET;
  1349. end_reg = 4 * pkt->count + start_reg - 4;
  1350. if ((start_reg < PACKET3_SET_CONFIG_REG_OFFSET) ||
  1351. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  1352. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  1353. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  1354. return -EINVAL;
  1355. }
  1356. for (i = 0; i < pkt->count; i++) {
  1357. reg = start_reg + (4 * i);
  1358. r = r600_cs_check_reg(p, reg, idx+1+i);
  1359. if (r)
  1360. return r;
  1361. }
  1362. break;
  1363. case PACKET3_SET_CONTEXT_REG:
  1364. start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_OFFSET;
  1365. end_reg = 4 * pkt->count + start_reg - 4;
  1366. if ((start_reg < PACKET3_SET_CONTEXT_REG_OFFSET) ||
  1367. (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
  1368. (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
  1369. DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
  1370. return -EINVAL;
  1371. }
  1372. for (i = 0; i < pkt->count; i++) {
  1373. reg = start_reg + (4 * i);
  1374. r = r600_cs_check_reg(p, reg, idx+1+i);
  1375. if (r)
  1376. return r;
  1377. }
  1378. break;
  1379. case PACKET3_SET_RESOURCE:
  1380. if (pkt->count % 7) {
  1381. DRM_ERROR("bad SET_RESOURCE\n");
  1382. return -EINVAL;
  1383. }
  1384. start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_OFFSET;
  1385. end_reg = 4 * pkt->count + start_reg - 4;
  1386. if ((start_reg < PACKET3_SET_RESOURCE_OFFSET) ||
  1387. (start_reg >= PACKET3_SET_RESOURCE_END) ||
  1388. (end_reg >= PACKET3_SET_RESOURCE_END)) {
  1389. DRM_ERROR("bad SET_RESOURCE\n");
  1390. return -EINVAL;
  1391. }
  1392. for (i = 0; i < (pkt->count / 7); i++) {
  1393. struct radeon_bo *texture, *mipmap;
  1394. u32 size, offset, base_offset, mip_offset;
  1395. switch (G__SQ_VTX_CONSTANT_TYPE(radeon_get_ib_value(p, idx+(i*7)+6+1))) {
  1396. case SQ_TEX_VTX_VALID_TEXTURE:
  1397. /* tex base */
  1398. r = r600_cs_packet_next_reloc(p, &reloc);
  1399. if (r) {
  1400. DRM_ERROR("bad SET_RESOURCE\n");
  1401. return -EINVAL;
  1402. }
  1403. base_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1404. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1405. ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
  1406. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1407. ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  1408. texture = reloc->robj;
  1409. /* tex mip base */
  1410. r = r600_cs_packet_next_reloc(p, &reloc);
  1411. if (r) {
  1412. DRM_ERROR("bad SET_RESOURCE\n");
  1413. return -EINVAL;
  1414. }
  1415. mip_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1416. mipmap = reloc->robj;
  1417. r = r600_check_texture_resource(p, idx+(i*7)+1,
  1418. texture, mipmap,
  1419. base_offset + radeon_get_ib_value(p, idx+1+(i*7)+2),
  1420. mip_offset + radeon_get_ib_value(p, idx+1+(i*7)+3),
  1421. reloc->lobj.tiling_flags);
  1422. if (r)
  1423. return r;
  1424. ib[idx+1+(i*7)+2] += base_offset;
  1425. ib[idx+1+(i*7)+3] += mip_offset;
  1426. break;
  1427. case SQ_TEX_VTX_VALID_BUFFER:
  1428. /* vtx base */
  1429. r = r600_cs_packet_next_reloc(p, &reloc);
  1430. if (r) {
  1431. DRM_ERROR("bad SET_RESOURCE\n");
  1432. return -EINVAL;
  1433. }
  1434. offset = radeon_get_ib_value(p, idx+1+(i*7)+0);
  1435. size = radeon_get_ib_value(p, idx+1+(i*7)+1) + 1;
  1436. if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) {
  1437. /* force size to size of the buffer */
  1438. dev_warn(p->dev, "vbo resource seems too big (%d) for the bo (%ld)\n",
  1439. size + offset, radeon_bo_size(reloc->robj));
  1440. ib[idx+1+(i*7)+1] = radeon_bo_size(reloc->robj);
  1441. }
  1442. ib[idx+1+(i*7)+0] += (u32)((reloc->lobj.gpu_offset) & 0xffffffff);
  1443. ib[idx+1+(i*7)+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1444. break;
  1445. case SQ_TEX_VTX_INVALID_TEXTURE:
  1446. case SQ_TEX_VTX_INVALID_BUFFER:
  1447. default:
  1448. DRM_ERROR("bad SET_RESOURCE\n");
  1449. return -EINVAL;
  1450. }
  1451. }
  1452. break;
  1453. case PACKET3_SET_ALU_CONST:
  1454. if (track->sq_config & DX9_CONSTS) {
  1455. start_reg = (idx_value << 2) + PACKET3_SET_ALU_CONST_OFFSET;
  1456. end_reg = 4 * pkt->count + start_reg - 4;
  1457. if ((start_reg < PACKET3_SET_ALU_CONST_OFFSET) ||
  1458. (start_reg >= PACKET3_SET_ALU_CONST_END) ||
  1459. (end_reg >= PACKET3_SET_ALU_CONST_END)) {
  1460. DRM_ERROR("bad SET_ALU_CONST\n");
  1461. return -EINVAL;
  1462. }
  1463. }
  1464. break;
  1465. case PACKET3_SET_BOOL_CONST:
  1466. start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_OFFSET;
  1467. end_reg = 4 * pkt->count + start_reg - 4;
  1468. if ((start_reg < PACKET3_SET_BOOL_CONST_OFFSET) ||
  1469. (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
  1470. (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
  1471. DRM_ERROR("bad SET_BOOL_CONST\n");
  1472. return -EINVAL;
  1473. }
  1474. break;
  1475. case PACKET3_SET_LOOP_CONST:
  1476. start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_OFFSET;
  1477. end_reg = 4 * pkt->count + start_reg - 4;
  1478. if ((start_reg < PACKET3_SET_LOOP_CONST_OFFSET) ||
  1479. (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
  1480. (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
  1481. DRM_ERROR("bad SET_LOOP_CONST\n");
  1482. return -EINVAL;
  1483. }
  1484. break;
  1485. case PACKET3_SET_CTL_CONST:
  1486. start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_OFFSET;
  1487. end_reg = 4 * pkt->count + start_reg - 4;
  1488. if ((start_reg < PACKET3_SET_CTL_CONST_OFFSET) ||
  1489. (start_reg >= PACKET3_SET_CTL_CONST_END) ||
  1490. (end_reg >= PACKET3_SET_CTL_CONST_END)) {
  1491. DRM_ERROR("bad SET_CTL_CONST\n");
  1492. return -EINVAL;
  1493. }
  1494. break;
  1495. case PACKET3_SET_SAMPLER:
  1496. if (pkt->count % 3) {
  1497. DRM_ERROR("bad SET_SAMPLER\n");
  1498. return -EINVAL;
  1499. }
  1500. start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_OFFSET;
  1501. end_reg = 4 * pkt->count + start_reg - 4;
  1502. if ((start_reg < PACKET3_SET_SAMPLER_OFFSET) ||
  1503. (start_reg >= PACKET3_SET_SAMPLER_END) ||
  1504. (end_reg >= PACKET3_SET_SAMPLER_END)) {
  1505. DRM_ERROR("bad SET_SAMPLER\n");
  1506. return -EINVAL;
  1507. }
  1508. break;
  1509. case PACKET3_SURFACE_BASE_UPDATE:
  1510. if (p->family >= CHIP_RV770 || p->family == CHIP_R600) {
  1511. DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
  1512. return -EINVAL;
  1513. }
  1514. if (pkt->count) {
  1515. DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
  1516. return -EINVAL;
  1517. }
  1518. break;
  1519. case PACKET3_NOP:
  1520. break;
  1521. default:
  1522. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1523. return -EINVAL;
  1524. }
  1525. return 0;
  1526. }
  1527. int r600_cs_parse(struct radeon_cs_parser *p)
  1528. {
  1529. struct radeon_cs_packet pkt;
  1530. struct r600_cs_track *track;
  1531. int r;
  1532. if (p->track == NULL) {
  1533. /* initialize tracker, we are in kms */
  1534. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1535. if (track == NULL)
  1536. return -ENOMEM;
  1537. r600_cs_track_init(track);
  1538. if (p->rdev->family < CHIP_RV770) {
  1539. track->npipes = p->rdev->config.r600.tiling_npipes;
  1540. track->nbanks = p->rdev->config.r600.tiling_nbanks;
  1541. track->group_size = p->rdev->config.r600.tiling_group_size;
  1542. } else if (p->rdev->family <= CHIP_RV740) {
  1543. track->npipes = p->rdev->config.rv770.tiling_npipes;
  1544. track->nbanks = p->rdev->config.rv770.tiling_nbanks;
  1545. track->group_size = p->rdev->config.rv770.tiling_group_size;
  1546. }
  1547. p->track = track;
  1548. }
  1549. do {
  1550. r = r600_cs_packet_parse(p, &pkt, p->idx);
  1551. if (r) {
  1552. kfree(p->track);
  1553. p->track = NULL;
  1554. return r;
  1555. }
  1556. p->idx += pkt.count + 2;
  1557. switch (pkt.type) {
  1558. case PACKET_TYPE0:
  1559. r = r600_cs_parse_packet0(p, &pkt);
  1560. break;
  1561. case PACKET_TYPE2:
  1562. break;
  1563. case PACKET_TYPE3:
  1564. r = r600_packet3_check(p, &pkt);
  1565. break;
  1566. default:
  1567. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1568. kfree(p->track);
  1569. p->track = NULL;
  1570. return -EINVAL;
  1571. }
  1572. if (r) {
  1573. kfree(p->track);
  1574. p->track = NULL;
  1575. return r;
  1576. }
  1577. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1578. #if 0
  1579. for (r = 0; r < p->ib->length_dw; r++) {
  1580. printk(KERN_INFO "%05d 0x%08X\n", r, p->ib->ptr[r]);
  1581. mdelay(1);
  1582. }
  1583. #endif
  1584. kfree(p->track);
  1585. p->track = NULL;
  1586. return 0;
  1587. }
  1588. static int r600_cs_parser_relocs_legacy(struct radeon_cs_parser *p)
  1589. {
  1590. if (p->chunk_relocs_idx == -1) {
  1591. return 0;
  1592. }
  1593. p->relocs = kzalloc(sizeof(struct radeon_cs_reloc), GFP_KERNEL);
  1594. if (p->relocs == NULL) {
  1595. return -ENOMEM;
  1596. }
  1597. return 0;
  1598. }
  1599. /**
  1600. * cs_parser_fini() - clean parser states
  1601. * @parser: parser structure holding parsing context.
  1602. * @error: error number
  1603. *
  1604. * If error is set than unvalidate buffer, otherwise just free memory
  1605. * used by parsing context.
  1606. **/
  1607. static void r600_cs_parser_fini(struct radeon_cs_parser *parser, int error)
  1608. {
  1609. unsigned i;
  1610. kfree(parser->relocs);
  1611. for (i = 0; i < parser->nchunks; i++) {
  1612. kfree(parser->chunks[i].kdata);
  1613. kfree(parser->chunks[i].kpage[0]);
  1614. kfree(parser->chunks[i].kpage[1]);
  1615. }
  1616. kfree(parser->chunks);
  1617. kfree(parser->chunks_array);
  1618. }
  1619. int r600_cs_legacy(struct drm_device *dev, void *data, struct drm_file *filp,
  1620. unsigned family, u32 *ib, int *l)
  1621. {
  1622. struct radeon_cs_parser parser;
  1623. struct radeon_cs_chunk *ib_chunk;
  1624. struct radeon_ib fake_ib;
  1625. struct r600_cs_track *track;
  1626. int r;
  1627. /* initialize tracker */
  1628. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1629. if (track == NULL)
  1630. return -ENOMEM;
  1631. r600_cs_track_init(track);
  1632. r600_cs_legacy_get_tiling_conf(dev, &track->npipes, &track->nbanks, &track->group_size);
  1633. /* initialize parser */
  1634. memset(&parser, 0, sizeof(struct radeon_cs_parser));
  1635. parser.filp = filp;
  1636. parser.dev = &dev->pdev->dev;
  1637. parser.rdev = NULL;
  1638. parser.family = family;
  1639. parser.ib = &fake_ib;
  1640. parser.track = track;
  1641. fake_ib.ptr = ib;
  1642. r = radeon_cs_parser_init(&parser, data);
  1643. if (r) {
  1644. DRM_ERROR("Failed to initialize parser !\n");
  1645. r600_cs_parser_fini(&parser, r);
  1646. return r;
  1647. }
  1648. r = r600_cs_parser_relocs_legacy(&parser);
  1649. if (r) {
  1650. DRM_ERROR("Failed to parse relocation !\n");
  1651. r600_cs_parser_fini(&parser, r);
  1652. return r;
  1653. }
  1654. /* Copy the packet into the IB, the parser will read from the
  1655. * input memory (cached) and write to the IB (which can be
  1656. * uncached). */
  1657. ib_chunk = &parser.chunks[parser.chunk_ib_idx];
  1658. parser.ib->length_dw = ib_chunk->length_dw;
  1659. *l = parser.ib->length_dw;
  1660. r = r600_cs_parse(&parser);
  1661. if (r) {
  1662. DRM_ERROR("Invalid command stream !\n");
  1663. r600_cs_parser_fini(&parser, r);
  1664. return r;
  1665. }
  1666. r = radeon_cs_finish_pages(&parser);
  1667. if (r) {
  1668. DRM_ERROR("Invalid command stream !\n");
  1669. r600_cs_parser_fini(&parser, r);
  1670. return r;
  1671. }
  1672. r600_cs_parser_fini(&parser, r);
  1673. return r;
  1674. }
  1675. void r600_cs_legacy_init(void)
  1676. {
  1677. r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_nomm;
  1678. }