r600_blit_kms.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827
  1. /*
  2. * Copyright 2009 Advanced Micro Devices, Inc.
  3. * Copyright 2009 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. */
  25. #include "drmP.h"
  26. #include "drm.h"
  27. #include "radeon_drm.h"
  28. #include "radeon.h"
  29. #include "r600d.h"
  30. #include "r600_blit_shaders.h"
  31. #define DI_PT_RECTLIST 0x11
  32. #define DI_INDEX_SIZE_16_BIT 0x0
  33. #define DI_SRC_SEL_AUTO_INDEX 0x2
  34. #define FMT_8 0x1
  35. #define FMT_5_6_5 0x8
  36. #define FMT_8_8_8_8 0x1a
  37. #define COLOR_8 0x1
  38. #define COLOR_5_6_5 0x8
  39. #define COLOR_8_8_8_8 0x1a
  40. /* emits 21 on rv770+, 23 on r600 */
  41. static void
  42. set_render_target(struct radeon_device *rdev, int format,
  43. int w, int h, u64 gpu_addr)
  44. {
  45. u32 cb_color_info;
  46. int pitch, slice;
  47. h = ALIGN(h, 8);
  48. if (h < 8)
  49. h = 8;
  50. cb_color_info = ((format << 2) | (1 << 27));
  51. pitch = (w / 8) - 1;
  52. slice = ((w * h) / 64) - 1;
  53. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  54. radeon_ring_write(rdev, (CB_COLOR0_BASE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  55. radeon_ring_write(rdev, gpu_addr >> 8);
  56. if (rdev->family > CHIP_R600 && rdev->family < CHIP_RV770) {
  57. radeon_ring_write(rdev, PACKET3(PACKET3_SURFACE_BASE_UPDATE, 0));
  58. radeon_ring_write(rdev, 2 << 0);
  59. }
  60. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  61. radeon_ring_write(rdev, (CB_COLOR0_SIZE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  62. radeon_ring_write(rdev, (pitch << 0) | (slice << 10));
  63. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  64. radeon_ring_write(rdev, (CB_COLOR0_VIEW - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  65. radeon_ring_write(rdev, 0);
  66. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  67. radeon_ring_write(rdev, (CB_COLOR0_INFO - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  68. radeon_ring_write(rdev, cb_color_info);
  69. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  70. radeon_ring_write(rdev, (CB_COLOR0_TILE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  71. radeon_ring_write(rdev, 0);
  72. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  73. radeon_ring_write(rdev, (CB_COLOR0_FRAG - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  74. radeon_ring_write(rdev, 0);
  75. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  76. radeon_ring_write(rdev, (CB_COLOR0_MASK - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  77. radeon_ring_write(rdev, 0);
  78. }
  79. /* emits 5dw */
  80. static void
  81. cp_set_surface_sync(struct radeon_device *rdev,
  82. u32 sync_type, u32 size,
  83. u64 mc_addr)
  84. {
  85. u32 cp_coher_size;
  86. if (size == 0xffffffff)
  87. cp_coher_size = 0xffffffff;
  88. else
  89. cp_coher_size = ((size + 255) >> 8);
  90. radeon_ring_write(rdev, PACKET3(PACKET3_SURFACE_SYNC, 3));
  91. radeon_ring_write(rdev, sync_type);
  92. radeon_ring_write(rdev, cp_coher_size);
  93. radeon_ring_write(rdev, mc_addr >> 8);
  94. radeon_ring_write(rdev, 10); /* poll interval */
  95. }
  96. /* emits 21dw + 1 surface sync = 26dw */
  97. static void
  98. set_shaders(struct radeon_device *rdev)
  99. {
  100. u64 gpu_addr;
  101. u32 sq_pgm_resources;
  102. /* setup shader regs */
  103. sq_pgm_resources = (1 << 0);
  104. /* VS */
  105. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
  106. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  107. radeon_ring_write(rdev, (SQ_PGM_START_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  108. radeon_ring_write(rdev, gpu_addr >> 8);
  109. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  110. radeon_ring_write(rdev, (SQ_PGM_RESOURCES_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  111. radeon_ring_write(rdev, sq_pgm_resources);
  112. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  113. radeon_ring_write(rdev, (SQ_PGM_CF_OFFSET_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  114. radeon_ring_write(rdev, 0);
  115. /* PS */
  116. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.ps_offset;
  117. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  118. radeon_ring_write(rdev, (SQ_PGM_START_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  119. radeon_ring_write(rdev, gpu_addr >> 8);
  120. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  121. radeon_ring_write(rdev, (SQ_PGM_RESOURCES_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  122. radeon_ring_write(rdev, sq_pgm_resources | (1 << 28));
  123. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  124. radeon_ring_write(rdev, (SQ_PGM_EXPORTS_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  125. radeon_ring_write(rdev, 2);
  126. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  127. radeon_ring_write(rdev, (SQ_PGM_CF_OFFSET_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  128. radeon_ring_write(rdev, 0);
  129. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
  130. cp_set_surface_sync(rdev, PACKET3_SH_ACTION_ENA, 512, gpu_addr);
  131. }
  132. /* emits 9 + 1 sync (5) = 14*/
  133. static void
  134. set_vtx_resource(struct radeon_device *rdev, u64 gpu_addr)
  135. {
  136. u32 sq_vtx_constant_word2;
  137. sq_vtx_constant_word2 = ((upper_32_bits(gpu_addr) & 0xff) | (16 << 8));
  138. radeon_ring_write(rdev, PACKET3(PACKET3_SET_RESOURCE, 7));
  139. radeon_ring_write(rdev, 0x460);
  140. radeon_ring_write(rdev, gpu_addr & 0xffffffff);
  141. radeon_ring_write(rdev, 48 - 1);
  142. radeon_ring_write(rdev, sq_vtx_constant_word2);
  143. radeon_ring_write(rdev, 1 << 0);
  144. radeon_ring_write(rdev, 0);
  145. radeon_ring_write(rdev, 0);
  146. radeon_ring_write(rdev, SQ_TEX_VTX_VALID_BUFFER << 30);
  147. if ((rdev->family == CHIP_RV610) ||
  148. (rdev->family == CHIP_RV620) ||
  149. (rdev->family == CHIP_RS780) ||
  150. (rdev->family == CHIP_RS880) ||
  151. (rdev->family == CHIP_RV710))
  152. cp_set_surface_sync(rdev,
  153. PACKET3_TC_ACTION_ENA, 48, gpu_addr);
  154. else
  155. cp_set_surface_sync(rdev,
  156. PACKET3_VC_ACTION_ENA, 48, gpu_addr);
  157. }
  158. /* emits 9 */
  159. static void
  160. set_tex_resource(struct radeon_device *rdev,
  161. int format, int w, int h, int pitch,
  162. u64 gpu_addr)
  163. {
  164. uint32_t sq_tex_resource_word0, sq_tex_resource_word1, sq_tex_resource_word4;
  165. if (h < 1)
  166. h = 1;
  167. sq_tex_resource_word0 = (1 << 0);
  168. sq_tex_resource_word0 |= ((((pitch >> 3) - 1) << 8) |
  169. ((w - 1) << 19));
  170. sq_tex_resource_word1 = (format << 26);
  171. sq_tex_resource_word1 |= ((h - 1) << 0);
  172. sq_tex_resource_word4 = ((1 << 14) |
  173. (0 << 16) |
  174. (1 << 19) |
  175. (2 << 22) |
  176. (3 << 25));
  177. radeon_ring_write(rdev, PACKET3(PACKET3_SET_RESOURCE, 7));
  178. radeon_ring_write(rdev, 0);
  179. radeon_ring_write(rdev, sq_tex_resource_word0);
  180. radeon_ring_write(rdev, sq_tex_resource_word1);
  181. radeon_ring_write(rdev, gpu_addr >> 8);
  182. radeon_ring_write(rdev, gpu_addr >> 8);
  183. radeon_ring_write(rdev, sq_tex_resource_word4);
  184. radeon_ring_write(rdev, 0);
  185. radeon_ring_write(rdev, SQ_TEX_VTX_VALID_TEXTURE << 30);
  186. }
  187. /* emits 12 */
  188. static void
  189. set_scissors(struct radeon_device *rdev, int x1, int y1,
  190. int x2, int y2)
  191. {
  192. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  193. radeon_ring_write(rdev, (PA_SC_SCREEN_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  194. radeon_ring_write(rdev, (x1 << 0) | (y1 << 16));
  195. radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
  196. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  197. radeon_ring_write(rdev, (PA_SC_GENERIC_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  198. radeon_ring_write(rdev, (x1 << 0) | (y1 << 16) | (1 << 31));
  199. radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
  200. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  201. radeon_ring_write(rdev, (PA_SC_WINDOW_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  202. radeon_ring_write(rdev, (x1 << 0) | (y1 << 16) | (1 << 31));
  203. radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
  204. }
  205. /* emits 10 */
  206. static void
  207. draw_auto(struct radeon_device *rdev)
  208. {
  209. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  210. radeon_ring_write(rdev, (VGT_PRIMITIVE_TYPE - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  211. radeon_ring_write(rdev, DI_PT_RECTLIST);
  212. radeon_ring_write(rdev, PACKET3(PACKET3_INDEX_TYPE, 0));
  213. radeon_ring_write(rdev, DI_INDEX_SIZE_16_BIT);
  214. radeon_ring_write(rdev, PACKET3(PACKET3_NUM_INSTANCES, 0));
  215. radeon_ring_write(rdev, 1);
  216. radeon_ring_write(rdev, PACKET3(PACKET3_DRAW_INDEX_AUTO, 1));
  217. radeon_ring_write(rdev, 3);
  218. radeon_ring_write(rdev, DI_SRC_SEL_AUTO_INDEX);
  219. }
  220. /* emits 14 */
  221. static void
  222. set_default_state(struct radeon_device *rdev)
  223. {
  224. u32 sq_config, sq_gpr_resource_mgmt_1, sq_gpr_resource_mgmt_2;
  225. u32 sq_thread_resource_mgmt, sq_stack_resource_mgmt_1, sq_stack_resource_mgmt_2;
  226. int num_ps_gprs, num_vs_gprs, num_temp_gprs, num_gs_gprs, num_es_gprs;
  227. int num_ps_threads, num_vs_threads, num_gs_threads, num_es_threads;
  228. int num_ps_stack_entries, num_vs_stack_entries, num_gs_stack_entries, num_es_stack_entries;
  229. u64 gpu_addr;
  230. int dwords;
  231. switch (rdev->family) {
  232. case CHIP_R600:
  233. num_ps_gprs = 192;
  234. num_vs_gprs = 56;
  235. num_temp_gprs = 4;
  236. num_gs_gprs = 0;
  237. num_es_gprs = 0;
  238. num_ps_threads = 136;
  239. num_vs_threads = 48;
  240. num_gs_threads = 4;
  241. num_es_threads = 4;
  242. num_ps_stack_entries = 128;
  243. num_vs_stack_entries = 128;
  244. num_gs_stack_entries = 0;
  245. num_es_stack_entries = 0;
  246. break;
  247. case CHIP_RV630:
  248. case CHIP_RV635:
  249. num_ps_gprs = 84;
  250. num_vs_gprs = 36;
  251. num_temp_gprs = 4;
  252. num_gs_gprs = 0;
  253. num_es_gprs = 0;
  254. num_ps_threads = 144;
  255. num_vs_threads = 40;
  256. num_gs_threads = 4;
  257. num_es_threads = 4;
  258. num_ps_stack_entries = 40;
  259. num_vs_stack_entries = 40;
  260. num_gs_stack_entries = 32;
  261. num_es_stack_entries = 16;
  262. break;
  263. case CHIP_RV610:
  264. case CHIP_RV620:
  265. case CHIP_RS780:
  266. case CHIP_RS880:
  267. default:
  268. num_ps_gprs = 84;
  269. num_vs_gprs = 36;
  270. num_temp_gprs = 4;
  271. num_gs_gprs = 0;
  272. num_es_gprs = 0;
  273. num_ps_threads = 136;
  274. num_vs_threads = 48;
  275. num_gs_threads = 4;
  276. num_es_threads = 4;
  277. num_ps_stack_entries = 40;
  278. num_vs_stack_entries = 40;
  279. num_gs_stack_entries = 32;
  280. num_es_stack_entries = 16;
  281. break;
  282. case CHIP_RV670:
  283. num_ps_gprs = 144;
  284. num_vs_gprs = 40;
  285. num_temp_gprs = 4;
  286. num_gs_gprs = 0;
  287. num_es_gprs = 0;
  288. num_ps_threads = 136;
  289. num_vs_threads = 48;
  290. num_gs_threads = 4;
  291. num_es_threads = 4;
  292. num_ps_stack_entries = 40;
  293. num_vs_stack_entries = 40;
  294. num_gs_stack_entries = 32;
  295. num_es_stack_entries = 16;
  296. break;
  297. case CHIP_RV770:
  298. num_ps_gprs = 192;
  299. num_vs_gprs = 56;
  300. num_temp_gprs = 4;
  301. num_gs_gprs = 0;
  302. num_es_gprs = 0;
  303. num_ps_threads = 188;
  304. num_vs_threads = 60;
  305. num_gs_threads = 0;
  306. num_es_threads = 0;
  307. num_ps_stack_entries = 256;
  308. num_vs_stack_entries = 256;
  309. num_gs_stack_entries = 0;
  310. num_es_stack_entries = 0;
  311. break;
  312. case CHIP_RV730:
  313. case CHIP_RV740:
  314. num_ps_gprs = 84;
  315. num_vs_gprs = 36;
  316. num_temp_gprs = 4;
  317. num_gs_gprs = 0;
  318. num_es_gprs = 0;
  319. num_ps_threads = 188;
  320. num_vs_threads = 60;
  321. num_gs_threads = 0;
  322. num_es_threads = 0;
  323. num_ps_stack_entries = 128;
  324. num_vs_stack_entries = 128;
  325. num_gs_stack_entries = 0;
  326. num_es_stack_entries = 0;
  327. break;
  328. case CHIP_RV710:
  329. num_ps_gprs = 192;
  330. num_vs_gprs = 56;
  331. num_temp_gprs = 4;
  332. num_gs_gprs = 0;
  333. num_es_gprs = 0;
  334. num_ps_threads = 144;
  335. num_vs_threads = 48;
  336. num_gs_threads = 0;
  337. num_es_threads = 0;
  338. num_ps_stack_entries = 128;
  339. num_vs_stack_entries = 128;
  340. num_gs_stack_entries = 0;
  341. num_es_stack_entries = 0;
  342. break;
  343. }
  344. if ((rdev->family == CHIP_RV610) ||
  345. (rdev->family == CHIP_RV620) ||
  346. (rdev->family == CHIP_RS780) ||
  347. (rdev->family == CHIP_RS880) ||
  348. (rdev->family == CHIP_RV710))
  349. sq_config = 0;
  350. else
  351. sq_config = VC_ENABLE;
  352. sq_config |= (DX9_CONSTS |
  353. ALU_INST_PREFER_VECTOR |
  354. PS_PRIO(0) |
  355. VS_PRIO(1) |
  356. GS_PRIO(2) |
  357. ES_PRIO(3));
  358. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(num_ps_gprs) |
  359. NUM_VS_GPRS(num_vs_gprs) |
  360. NUM_CLAUSE_TEMP_GPRS(num_temp_gprs));
  361. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(num_gs_gprs) |
  362. NUM_ES_GPRS(num_es_gprs));
  363. sq_thread_resource_mgmt = (NUM_PS_THREADS(num_ps_threads) |
  364. NUM_VS_THREADS(num_vs_threads) |
  365. NUM_GS_THREADS(num_gs_threads) |
  366. NUM_ES_THREADS(num_es_threads));
  367. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(num_ps_stack_entries) |
  368. NUM_VS_STACK_ENTRIES(num_vs_stack_entries));
  369. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(num_gs_stack_entries) |
  370. NUM_ES_STACK_ENTRIES(num_es_stack_entries));
  371. /* emit an IB pointing at default state */
  372. dwords = ALIGN(rdev->r600_blit.state_len, 0x10);
  373. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.state_offset;
  374. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  375. radeon_ring_write(rdev, gpu_addr & 0xFFFFFFFC);
  376. radeon_ring_write(rdev, upper_32_bits(gpu_addr) & 0xFF);
  377. radeon_ring_write(rdev, dwords);
  378. /* SQ config */
  379. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 6));
  380. radeon_ring_write(rdev, (SQ_CONFIG - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  381. radeon_ring_write(rdev, sq_config);
  382. radeon_ring_write(rdev, sq_gpr_resource_mgmt_1);
  383. radeon_ring_write(rdev, sq_gpr_resource_mgmt_2);
  384. radeon_ring_write(rdev, sq_thread_resource_mgmt);
  385. radeon_ring_write(rdev, sq_stack_resource_mgmt_1);
  386. radeon_ring_write(rdev, sq_stack_resource_mgmt_2);
  387. }
  388. static inline uint32_t i2f(uint32_t input)
  389. {
  390. u32 result, i, exponent, fraction;
  391. if ((input & 0x3fff) == 0)
  392. result = 0; /* 0 is a special case */
  393. else {
  394. exponent = 140; /* exponent biased by 127; */
  395. fraction = (input & 0x3fff) << 10; /* cheat and only
  396. handle numbers below 2^^15 */
  397. for (i = 0; i < 14; i++) {
  398. if (fraction & 0x800000)
  399. break;
  400. else {
  401. fraction = fraction << 1; /* keep
  402. shifting left until top bit = 1 */
  403. exponent = exponent - 1;
  404. }
  405. }
  406. result = exponent << 23 | (fraction & 0x7fffff); /* mask
  407. off top bit; assumed 1 */
  408. }
  409. return result;
  410. }
  411. int r600_blit_init(struct radeon_device *rdev)
  412. {
  413. u32 obj_size;
  414. int r, dwords;
  415. void *ptr;
  416. u32 packet2s[16];
  417. int num_packet2s = 0;
  418. /* pin copy shader into vram if already initialized */
  419. if (rdev->r600_blit.shader_obj)
  420. goto done;
  421. mutex_init(&rdev->r600_blit.mutex);
  422. rdev->r600_blit.state_offset = 0;
  423. if (rdev->family >= CHIP_RV770)
  424. rdev->r600_blit.state_len = r7xx_default_size;
  425. else
  426. rdev->r600_blit.state_len = r6xx_default_size;
  427. dwords = rdev->r600_blit.state_len;
  428. while (dwords & 0xf) {
  429. packet2s[num_packet2s++] = PACKET2(0);
  430. dwords++;
  431. }
  432. obj_size = dwords * 4;
  433. obj_size = ALIGN(obj_size, 256);
  434. rdev->r600_blit.vs_offset = obj_size;
  435. obj_size += r6xx_vs_size * 4;
  436. obj_size = ALIGN(obj_size, 256);
  437. rdev->r600_blit.ps_offset = obj_size;
  438. obj_size += r6xx_ps_size * 4;
  439. obj_size = ALIGN(obj_size, 256);
  440. r = radeon_bo_create(rdev, NULL, obj_size, PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  441. &rdev->r600_blit.shader_obj);
  442. if (r) {
  443. DRM_ERROR("r600 failed to allocate shader\n");
  444. return r;
  445. }
  446. DRM_DEBUG("r6xx blit allocated bo %08x vs %08x ps %08x\n",
  447. obj_size,
  448. rdev->r600_blit.vs_offset, rdev->r600_blit.ps_offset);
  449. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  450. if (unlikely(r != 0))
  451. return r;
  452. r = radeon_bo_kmap(rdev->r600_blit.shader_obj, &ptr);
  453. if (r) {
  454. DRM_ERROR("failed to map blit object %d\n", r);
  455. return r;
  456. }
  457. if (rdev->family >= CHIP_RV770)
  458. memcpy_toio(ptr + rdev->r600_blit.state_offset,
  459. r7xx_default_state, rdev->r600_blit.state_len * 4);
  460. else
  461. memcpy_toio(ptr + rdev->r600_blit.state_offset,
  462. r6xx_default_state, rdev->r600_blit.state_len * 4);
  463. if (num_packet2s)
  464. memcpy_toio(ptr + rdev->r600_blit.state_offset + (rdev->r600_blit.state_len * 4),
  465. packet2s, num_packet2s * 4);
  466. memcpy(ptr + rdev->r600_blit.vs_offset, r6xx_vs, r6xx_vs_size * 4);
  467. memcpy(ptr + rdev->r600_blit.ps_offset, r6xx_ps, r6xx_ps_size * 4);
  468. radeon_bo_kunmap(rdev->r600_blit.shader_obj);
  469. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  470. done:
  471. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  472. if (unlikely(r != 0))
  473. return r;
  474. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  475. &rdev->r600_blit.shader_gpu_addr);
  476. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  477. if (r) {
  478. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  479. return r;
  480. }
  481. rdev->mc.active_vram_size = rdev->mc.real_vram_size;
  482. return 0;
  483. }
  484. void r600_blit_fini(struct radeon_device *rdev)
  485. {
  486. int r;
  487. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  488. if (rdev->r600_blit.shader_obj == NULL)
  489. return;
  490. /* If we can't reserve the bo, unref should be enough to destroy
  491. * it when it becomes idle.
  492. */
  493. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  494. if (!r) {
  495. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  496. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  497. }
  498. radeon_bo_unref(&rdev->r600_blit.shader_obj);
  499. }
  500. static int r600_vb_ib_get(struct radeon_device *rdev)
  501. {
  502. int r;
  503. r = radeon_ib_get(rdev, &rdev->r600_blit.vb_ib);
  504. if (r) {
  505. DRM_ERROR("failed to get IB for vertex buffer\n");
  506. return r;
  507. }
  508. rdev->r600_blit.vb_total = 64*1024;
  509. rdev->r600_blit.vb_used = 0;
  510. return 0;
  511. }
  512. static void r600_vb_ib_put(struct radeon_device *rdev)
  513. {
  514. radeon_fence_emit(rdev, rdev->r600_blit.vb_ib->fence);
  515. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  516. }
  517. int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes)
  518. {
  519. int r;
  520. int ring_size, line_size;
  521. int max_size;
  522. /* loops of emits 64 + fence emit possible */
  523. int dwords_per_loop = 76, num_loops;
  524. r = r600_vb_ib_get(rdev);
  525. if (r)
  526. return r;
  527. /* set_render_target emits 2 extra dwords on rv6xx */
  528. if (rdev->family > CHIP_R600 && rdev->family < CHIP_RV770)
  529. dwords_per_loop += 2;
  530. /* 8 bpp vs 32 bpp for xfer unit */
  531. if (size_bytes & 3)
  532. line_size = 8192;
  533. else
  534. line_size = 8192*4;
  535. max_size = 8192 * line_size;
  536. /* major loops cover the max size transfer */
  537. num_loops = ((size_bytes + max_size) / max_size);
  538. /* minor loops cover the extra non aligned bits */
  539. num_loops += ((size_bytes % line_size) ? 1 : 0);
  540. /* calculate number of loops correctly */
  541. ring_size = num_loops * dwords_per_loop;
  542. /* set default + shaders */
  543. ring_size += 40; /* shaders + def state */
  544. ring_size += 10; /* fence emit for VB IB */
  545. ring_size += 5; /* done copy */
  546. ring_size += 10; /* fence emit for done copy */
  547. r = radeon_ring_lock(rdev, ring_size);
  548. if (r)
  549. return r;
  550. set_default_state(rdev); /* 14 */
  551. set_shaders(rdev); /* 26 */
  552. return 0;
  553. }
  554. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence)
  555. {
  556. int r;
  557. if (rdev->r600_blit.vb_ib)
  558. r600_vb_ib_put(rdev);
  559. if (fence)
  560. r = radeon_fence_emit(rdev, fence);
  561. radeon_ring_unlock_commit(rdev);
  562. }
  563. void r600_kms_blit_copy(struct radeon_device *rdev,
  564. u64 src_gpu_addr, u64 dst_gpu_addr,
  565. int size_bytes)
  566. {
  567. int max_bytes;
  568. u64 vb_gpu_addr;
  569. u32 *vb;
  570. DRM_DEBUG("emitting copy %16llx %16llx %d %d\n", src_gpu_addr, dst_gpu_addr,
  571. size_bytes, rdev->r600_blit.vb_used);
  572. vb = (u32 *)(rdev->r600_blit.vb_ib->ptr + rdev->r600_blit.vb_used);
  573. if ((size_bytes & 3) || (src_gpu_addr & 3) || (dst_gpu_addr & 3)) {
  574. max_bytes = 8192;
  575. while (size_bytes) {
  576. int cur_size = size_bytes;
  577. int src_x = src_gpu_addr & 255;
  578. int dst_x = dst_gpu_addr & 255;
  579. int h = 1;
  580. src_gpu_addr = src_gpu_addr & ~255ULL;
  581. dst_gpu_addr = dst_gpu_addr & ~255ULL;
  582. if (!src_x && !dst_x) {
  583. h = (cur_size / max_bytes);
  584. if (h > 8192)
  585. h = 8192;
  586. if (h == 0)
  587. h = 1;
  588. else
  589. cur_size = max_bytes;
  590. } else {
  591. if (cur_size > max_bytes)
  592. cur_size = max_bytes;
  593. if (cur_size > (max_bytes - dst_x))
  594. cur_size = (max_bytes - dst_x);
  595. if (cur_size > (max_bytes - src_x))
  596. cur_size = (max_bytes - src_x);
  597. }
  598. if ((rdev->r600_blit.vb_used + 48) > rdev->r600_blit.vb_total) {
  599. WARN_ON(1);
  600. }
  601. vb[0] = i2f(dst_x);
  602. vb[1] = 0;
  603. vb[2] = i2f(src_x);
  604. vb[3] = 0;
  605. vb[4] = i2f(dst_x);
  606. vb[5] = i2f(h);
  607. vb[6] = i2f(src_x);
  608. vb[7] = i2f(h);
  609. vb[8] = i2f(dst_x + cur_size);
  610. vb[9] = i2f(h);
  611. vb[10] = i2f(src_x + cur_size);
  612. vb[11] = i2f(h);
  613. /* src 9 */
  614. set_tex_resource(rdev, FMT_8,
  615. src_x + cur_size, h, src_x + cur_size,
  616. src_gpu_addr);
  617. /* 5 */
  618. cp_set_surface_sync(rdev,
  619. PACKET3_TC_ACTION_ENA, (src_x + cur_size * h), src_gpu_addr);
  620. /* dst 23 */
  621. set_render_target(rdev, COLOR_8,
  622. dst_x + cur_size, h,
  623. dst_gpu_addr);
  624. /* scissors 12 */
  625. set_scissors(rdev, dst_x, 0, dst_x + cur_size, h);
  626. /* 14 */
  627. vb_gpu_addr = rdev->r600_blit.vb_ib->gpu_addr + rdev->r600_blit.vb_used;
  628. set_vtx_resource(rdev, vb_gpu_addr);
  629. /* draw 10 */
  630. draw_auto(rdev);
  631. /* 5 */
  632. cp_set_surface_sync(rdev,
  633. PACKET3_CB_ACTION_ENA | PACKET3_CB0_DEST_BASE_ENA,
  634. cur_size * h, dst_gpu_addr);
  635. vb += 12;
  636. rdev->r600_blit.vb_used += 12 * 4;
  637. src_gpu_addr += cur_size * h;
  638. dst_gpu_addr += cur_size * h;
  639. size_bytes -= cur_size * h;
  640. }
  641. } else {
  642. max_bytes = 8192 * 4;
  643. while (size_bytes) {
  644. int cur_size = size_bytes;
  645. int src_x = (src_gpu_addr & 255);
  646. int dst_x = (dst_gpu_addr & 255);
  647. int h = 1;
  648. src_gpu_addr = src_gpu_addr & ~255ULL;
  649. dst_gpu_addr = dst_gpu_addr & ~255ULL;
  650. if (!src_x && !dst_x) {
  651. h = (cur_size / max_bytes);
  652. if (h > 8192)
  653. h = 8192;
  654. if (h == 0)
  655. h = 1;
  656. else
  657. cur_size = max_bytes;
  658. } else {
  659. if (cur_size > max_bytes)
  660. cur_size = max_bytes;
  661. if (cur_size > (max_bytes - dst_x))
  662. cur_size = (max_bytes - dst_x);
  663. if (cur_size > (max_bytes - src_x))
  664. cur_size = (max_bytes - src_x);
  665. }
  666. if ((rdev->r600_blit.vb_used + 48) > rdev->r600_blit.vb_total) {
  667. WARN_ON(1);
  668. }
  669. vb[0] = i2f(dst_x / 4);
  670. vb[1] = 0;
  671. vb[2] = i2f(src_x / 4);
  672. vb[3] = 0;
  673. vb[4] = i2f(dst_x / 4);
  674. vb[5] = i2f(h);
  675. vb[6] = i2f(src_x / 4);
  676. vb[7] = i2f(h);
  677. vb[8] = i2f((dst_x + cur_size) / 4);
  678. vb[9] = i2f(h);
  679. vb[10] = i2f((src_x + cur_size) / 4);
  680. vb[11] = i2f(h);
  681. /* src 9 */
  682. set_tex_resource(rdev, FMT_8_8_8_8,
  683. (src_x + cur_size) / 4,
  684. h, (src_x + cur_size) / 4,
  685. src_gpu_addr);
  686. /* 5 */
  687. cp_set_surface_sync(rdev,
  688. PACKET3_TC_ACTION_ENA, (src_x + cur_size * h), src_gpu_addr);
  689. /* dst 23 */
  690. set_render_target(rdev, COLOR_8_8_8_8,
  691. (dst_x + cur_size) / 4, h,
  692. dst_gpu_addr);
  693. /* scissors 12 */
  694. set_scissors(rdev, (dst_x / 4), 0, (dst_x + cur_size / 4), h);
  695. /* Vertex buffer setup 14 */
  696. vb_gpu_addr = rdev->r600_blit.vb_ib->gpu_addr + rdev->r600_blit.vb_used;
  697. set_vtx_resource(rdev, vb_gpu_addr);
  698. /* draw 10 */
  699. draw_auto(rdev);
  700. /* 5 */
  701. cp_set_surface_sync(rdev,
  702. PACKET3_CB_ACTION_ENA | PACKET3_CB0_DEST_BASE_ENA,
  703. cur_size * h, dst_gpu_addr);
  704. /* 78 ring dwords per loop */
  705. vb += 12;
  706. rdev->r600_blit.vb_used += 12 * 4;
  707. src_gpu_addr += cur_size * h;
  708. dst_gpu_addr += cur_size * h;
  709. size_bytes -= cur_size * h;
  710. }
  711. }
  712. }