r300.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm.h>
  32. #include <drm/drm_crtc_helper.h>
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_drm.h"
  37. #include "r100_track.h"
  38. #include "r300d.h"
  39. #include "rv350d.h"
  40. #include "r300_reg_safe.h"
  41. /* This files gather functions specifics to: r300,r350,rv350,rv370,rv380
  42. *
  43. * GPU Errata:
  44. * - HOST_PATH_CNTL: r300 family seems to dislike write to HOST_PATH_CNTL
  45. * using MMIO to flush host path read cache, this lead to HARDLOCKUP.
  46. * However, scheduling such write to the ring seems harmless, i suspect
  47. * the CP read collide with the flush somehow, or maybe the MC, hard to
  48. * tell. (Jerome Glisse)
  49. */
  50. /*
  51. * rv370,rv380 PCIE GART
  52. */
  53. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  54. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
  55. {
  56. uint32_t tmp;
  57. int i;
  58. /* Workaround HW bug do flush 2 times */
  59. for (i = 0; i < 2; i++) {
  60. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  61. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
  62. (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  63. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  64. }
  65. mb();
  66. }
  67. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  68. {
  69. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  70. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  71. return -EINVAL;
  72. }
  73. addr = (lower_32_bits(addr) >> 8) |
  74. ((upper_32_bits(addr) & 0xff) << 24) |
  75. 0xc;
  76. /* on x86 we want this to be CPU endian, on powerpc
  77. * on powerpc without HW swappers, it'll get swapped on way
  78. * into VRAM - so no need for cpu_to_le32 on VRAM tables */
  79. writel(addr, ((void __iomem *)ptr) + (i * 4));
  80. return 0;
  81. }
  82. int rv370_pcie_gart_init(struct radeon_device *rdev)
  83. {
  84. int r;
  85. if (rdev->gart.table.vram.robj) {
  86. WARN(1, "RV370 PCIE GART already initialized\n");
  87. return 0;
  88. }
  89. /* Initialize common gart structure */
  90. r = radeon_gart_init(rdev);
  91. if (r)
  92. return r;
  93. r = rv370_debugfs_pcie_gart_info_init(rdev);
  94. if (r)
  95. DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
  96. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  97. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  98. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  99. return radeon_gart_table_vram_alloc(rdev);
  100. }
  101. int rv370_pcie_gart_enable(struct radeon_device *rdev)
  102. {
  103. uint32_t table_addr;
  104. uint32_t tmp;
  105. int r;
  106. if (rdev->gart.table.vram.robj == NULL) {
  107. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  108. return -EINVAL;
  109. }
  110. r = radeon_gart_table_vram_pin(rdev);
  111. if (r)
  112. return r;
  113. radeon_gart_restore(rdev);
  114. /* discard memory request outside of configured range */
  115. tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  116. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  117. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_start);
  118. tmp = rdev->mc.gtt_end & ~RADEON_GPU_PAGE_MASK;
  119. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
  120. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  121. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  122. table_addr = rdev->gart.table_addr;
  123. WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
  124. /* FIXME: setup default page */
  125. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_start);
  126. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
  127. /* Clear error */
  128. WREG32_PCIE(0x18, 0);
  129. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  130. tmp |= RADEON_PCIE_TX_GART_EN;
  131. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  132. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  133. rv370_pcie_gart_tlb_flush(rdev);
  134. DRM_INFO("PCIE GART of %uM enabled (table at 0x%08X).\n",
  135. (unsigned)(rdev->mc.gtt_size >> 20), table_addr);
  136. rdev->gart.ready = true;
  137. return 0;
  138. }
  139. void rv370_pcie_gart_disable(struct radeon_device *rdev)
  140. {
  141. u32 tmp;
  142. int r;
  143. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, 0);
  144. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, 0);
  145. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  146. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  147. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  148. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  149. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
  150. if (rdev->gart.table.vram.robj) {
  151. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  152. if (likely(r == 0)) {
  153. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  154. radeon_bo_unpin(rdev->gart.table.vram.robj);
  155. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  156. }
  157. }
  158. }
  159. void rv370_pcie_gart_fini(struct radeon_device *rdev)
  160. {
  161. radeon_gart_fini(rdev);
  162. rv370_pcie_gart_disable(rdev);
  163. radeon_gart_table_vram_free(rdev);
  164. }
  165. void r300_fence_ring_emit(struct radeon_device *rdev,
  166. struct radeon_fence *fence)
  167. {
  168. /* Who ever call radeon_fence_emit should call ring_lock and ask
  169. * for enough space (today caller are ib schedule and buffer move) */
  170. /* Write SC register so SC & US assert idle */
  171. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_TL, 0));
  172. radeon_ring_write(rdev, 0);
  173. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_BR, 0));
  174. radeon_ring_write(rdev, 0);
  175. /* Flush 3D cache */
  176. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  177. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH);
  178. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  179. radeon_ring_write(rdev, R300_ZC_FLUSH);
  180. /* Wait until IDLE & CLEAN */
  181. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  182. radeon_ring_write(rdev, (RADEON_WAIT_3D_IDLECLEAN |
  183. RADEON_WAIT_2D_IDLECLEAN |
  184. RADEON_WAIT_DMA_GUI_IDLE));
  185. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  186. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl |
  187. RADEON_HDP_READ_BUFFER_INVALIDATE);
  188. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  189. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl);
  190. /* Emit fence sequence & fire IRQ */
  191. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  192. radeon_ring_write(rdev, fence->seq);
  193. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  194. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  195. }
  196. void r300_ring_start(struct radeon_device *rdev)
  197. {
  198. unsigned gb_tile_config;
  199. int r;
  200. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  201. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  202. switch(rdev->num_gb_pipes) {
  203. case 2:
  204. gb_tile_config |= R300_PIPE_COUNT_R300;
  205. break;
  206. case 3:
  207. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  208. break;
  209. case 4:
  210. gb_tile_config |= R300_PIPE_COUNT_R420;
  211. break;
  212. case 1:
  213. default:
  214. gb_tile_config |= R300_PIPE_COUNT_RV350;
  215. break;
  216. }
  217. r = radeon_ring_lock(rdev, 64);
  218. if (r) {
  219. return;
  220. }
  221. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  222. radeon_ring_write(rdev,
  223. RADEON_ISYNC_ANY2D_IDLE3D |
  224. RADEON_ISYNC_ANY3D_IDLE2D |
  225. RADEON_ISYNC_WAIT_IDLEGUI |
  226. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  227. radeon_ring_write(rdev, PACKET0(R300_GB_TILE_CONFIG, 0));
  228. radeon_ring_write(rdev, gb_tile_config);
  229. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  230. radeon_ring_write(rdev,
  231. RADEON_WAIT_2D_IDLECLEAN |
  232. RADEON_WAIT_3D_IDLECLEAN);
  233. radeon_ring_write(rdev, PACKET0(R300_DST_PIPE_CONFIG, 0));
  234. radeon_ring_write(rdev, R300_PIPE_AUTO_CONFIG);
  235. radeon_ring_write(rdev, PACKET0(R300_GB_SELECT, 0));
  236. radeon_ring_write(rdev, 0);
  237. radeon_ring_write(rdev, PACKET0(R300_GB_ENABLE, 0));
  238. radeon_ring_write(rdev, 0);
  239. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  240. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  241. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  242. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  243. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  244. radeon_ring_write(rdev,
  245. RADEON_WAIT_2D_IDLECLEAN |
  246. RADEON_WAIT_3D_IDLECLEAN);
  247. radeon_ring_write(rdev, PACKET0(R300_GB_AA_CONFIG, 0));
  248. radeon_ring_write(rdev, 0);
  249. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  250. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  251. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  252. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  253. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS0, 0));
  254. radeon_ring_write(rdev,
  255. ((6 << R300_MS_X0_SHIFT) |
  256. (6 << R300_MS_Y0_SHIFT) |
  257. (6 << R300_MS_X1_SHIFT) |
  258. (6 << R300_MS_Y1_SHIFT) |
  259. (6 << R300_MS_X2_SHIFT) |
  260. (6 << R300_MS_Y2_SHIFT) |
  261. (6 << R300_MSBD0_Y_SHIFT) |
  262. (6 << R300_MSBD0_X_SHIFT)));
  263. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS1, 0));
  264. radeon_ring_write(rdev,
  265. ((6 << R300_MS_X3_SHIFT) |
  266. (6 << R300_MS_Y3_SHIFT) |
  267. (6 << R300_MS_X4_SHIFT) |
  268. (6 << R300_MS_Y4_SHIFT) |
  269. (6 << R300_MS_X5_SHIFT) |
  270. (6 << R300_MS_Y5_SHIFT) |
  271. (6 << R300_MSBD1_SHIFT)));
  272. radeon_ring_write(rdev, PACKET0(R300_GA_ENHANCE, 0));
  273. radeon_ring_write(rdev, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
  274. radeon_ring_write(rdev, PACKET0(R300_GA_POLY_MODE, 0));
  275. radeon_ring_write(rdev,
  276. R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
  277. radeon_ring_write(rdev, PACKET0(R300_GA_ROUND_MODE, 0));
  278. radeon_ring_write(rdev,
  279. R300_GEOMETRY_ROUND_NEAREST |
  280. R300_COLOR_ROUND_NEAREST);
  281. radeon_ring_unlock_commit(rdev);
  282. }
  283. void r300_errata(struct radeon_device *rdev)
  284. {
  285. rdev->pll_errata = 0;
  286. if (rdev->family == CHIP_R300 &&
  287. (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
  288. rdev->pll_errata |= CHIP_ERRATA_R300_CG;
  289. }
  290. }
  291. int r300_mc_wait_for_idle(struct radeon_device *rdev)
  292. {
  293. unsigned i;
  294. uint32_t tmp;
  295. for (i = 0; i < rdev->usec_timeout; i++) {
  296. /* read MC_STATUS */
  297. tmp = RREG32(RADEON_MC_STATUS);
  298. if (tmp & R300_MC_IDLE) {
  299. return 0;
  300. }
  301. DRM_UDELAY(1);
  302. }
  303. return -1;
  304. }
  305. void r300_gpu_init(struct radeon_device *rdev)
  306. {
  307. uint32_t gb_tile_config, tmp;
  308. if ((rdev->family == CHIP_R300 && rdev->pdev->device != 0x4144) ||
  309. (rdev->family == CHIP_R350 && rdev->pdev->device != 0x4148)) {
  310. /* r300,r350 */
  311. rdev->num_gb_pipes = 2;
  312. } else {
  313. /* rv350,rv370,rv380,r300 AD, r350 AH */
  314. rdev->num_gb_pipes = 1;
  315. }
  316. rdev->num_z_pipes = 1;
  317. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  318. switch (rdev->num_gb_pipes) {
  319. case 2:
  320. gb_tile_config |= R300_PIPE_COUNT_R300;
  321. break;
  322. case 3:
  323. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  324. break;
  325. case 4:
  326. gb_tile_config |= R300_PIPE_COUNT_R420;
  327. break;
  328. default:
  329. case 1:
  330. gb_tile_config |= R300_PIPE_COUNT_RV350;
  331. break;
  332. }
  333. WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
  334. if (r100_gui_wait_for_idle(rdev)) {
  335. printk(KERN_WARNING "Failed to wait GUI idle while "
  336. "programming pipes. Bad things might happen.\n");
  337. }
  338. tmp = RREG32(R300_DST_PIPE_CONFIG);
  339. WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
  340. WREG32(R300_RB2D_DSTCACHE_MODE,
  341. R300_DC_AUTOFLUSH_ENABLE |
  342. R300_DC_DC_DISABLE_IGNORE_PE);
  343. if (r100_gui_wait_for_idle(rdev)) {
  344. printk(KERN_WARNING "Failed to wait GUI idle while "
  345. "programming pipes. Bad things might happen.\n");
  346. }
  347. if (r300_mc_wait_for_idle(rdev)) {
  348. printk(KERN_WARNING "Failed to wait MC idle while "
  349. "programming pipes. Bad things might happen.\n");
  350. }
  351. DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized.\n",
  352. rdev->num_gb_pipes, rdev->num_z_pipes);
  353. }
  354. bool r300_gpu_is_lockup(struct radeon_device *rdev)
  355. {
  356. u32 rbbm_status;
  357. int r;
  358. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  359. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  360. r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
  361. return false;
  362. }
  363. /* force CP activities */
  364. r = radeon_ring_lock(rdev, 2);
  365. if (!r) {
  366. /* PACKET2 NOP */
  367. radeon_ring_write(rdev, 0x80000000);
  368. radeon_ring_write(rdev, 0x80000000);
  369. radeon_ring_unlock_commit(rdev);
  370. }
  371. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  372. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
  373. }
  374. int r300_asic_reset(struct radeon_device *rdev)
  375. {
  376. struct r100_mc_save save;
  377. u32 status, tmp;
  378. r100_mc_stop(rdev, &save);
  379. status = RREG32(R_000E40_RBBM_STATUS);
  380. if (!G_000E40_GUI_ACTIVE(status)) {
  381. return 0;
  382. }
  383. status = RREG32(R_000E40_RBBM_STATUS);
  384. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  385. /* stop CP */
  386. WREG32(RADEON_CP_CSQ_CNTL, 0);
  387. tmp = RREG32(RADEON_CP_RB_CNTL);
  388. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  389. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  390. WREG32(RADEON_CP_RB_WPTR, 0);
  391. WREG32(RADEON_CP_RB_CNTL, tmp);
  392. /* save PCI state */
  393. pci_save_state(rdev->pdev);
  394. /* disable bus mastering */
  395. r100_bm_disable(rdev);
  396. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  397. S_0000F0_SOFT_RESET_GA(1));
  398. RREG32(R_0000F0_RBBM_SOFT_RESET);
  399. mdelay(500);
  400. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  401. mdelay(1);
  402. status = RREG32(R_000E40_RBBM_STATUS);
  403. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  404. /* resetting the CP seems to be problematic sometimes it end up
  405. * hard locking the computer, but it's necessary for successfull
  406. * reset more test & playing is needed on R3XX/R4XX to find a
  407. * reliable (if any solution)
  408. */
  409. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  410. RREG32(R_0000F0_RBBM_SOFT_RESET);
  411. mdelay(500);
  412. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  413. mdelay(1);
  414. status = RREG32(R_000E40_RBBM_STATUS);
  415. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  416. /* restore PCI & busmastering */
  417. pci_restore_state(rdev->pdev);
  418. r100_enable_bm(rdev);
  419. /* Check if GPU is idle */
  420. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  421. dev_err(rdev->dev, "failed to reset GPU\n");
  422. rdev->gpu_lockup = true;
  423. return -1;
  424. }
  425. r100_mc_resume(rdev, &save);
  426. dev_info(rdev->dev, "GPU reset succeed\n");
  427. return 0;
  428. }
  429. /*
  430. * r300,r350,rv350,rv380 VRAM info
  431. */
  432. void r300_mc_init(struct radeon_device *rdev)
  433. {
  434. u64 base;
  435. u32 tmp;
  436. /* DDR for all card after R300 & IGP */
  437. rdev->mc.vram_is_ddr = true;
  438. tmp = RREG32(RADEON_MEM_CNTL);
  439. tmp &= R300_MEM_NUM_CHANNELS_MASK;
  440. switch (tmp) {
  441. case 0: rdev->mc.vram_width = 64; break;
  442. case 1: rdev->mc.vram_width = 128; break;
  443. case 2: rdev->mc.vram_width = 256; break;
  444. default: rdev->mc.vram_width = 128; break;
  445. }
  446. r100_vram_init_sizes(rdev);
  447. base = rdev->mc.aper_base;
  448. if (rdev->flags & RADEON_IS_IGP)
  449. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  450. radeon_vram_location(rdev, &rdev->mc, base);
  451. rdev->mc.gtt_base_align = 0;
  452. if (!(rdev->flags & RADEON_IS_AGP))
  453. radeon_gtt_location(rdev, &rdev->mc);
  454. radeon_update_bandwidth_info(rdev);
  455. }
  456. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  457. {
  458. uint32_t link_width_cntl, mask;
  459. if (rdev->flags & RADEON_IS_IGP)
  460. return;
  461. if (!(rdev->flags & RADEON_IS_PCIE))
  462. return;
  463. /* FIXME wait for idle */
  464. switch (lanes) {
  465. case 0:
  466. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  467. break;
  468. case 1:
  469. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  470. break;
  471. case 2:
  472. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  473. break;
  474. case 4:
  475. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  476. break;
  477. case 8:
  478. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  479. break;
  480. case 12:
  481. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  482. break;
  483. case 16:
  484. default:
  485. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  486. break;
  487. }
  488. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  489. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  490. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  491. return;
  492. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  493. RADEON_PCIE_LC_RECONFIG_NOW |
  494. RADEON_PCIE_LC_RECONFIG_LATER |
  495. RADEON_PCIE_LC_SHORT_RECONFIG_EN);
  496. link_width_cntl |= mask;
  497. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  498. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  499. RADEON_PCIE_LC_RECONFIG_NOW));
  500. /* wait for lane set to complete */
  501. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  502. while (link_width_cntl == 0xffffffff)
  503. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  504. }
  505. int rv370_get_pcie_lanes(struct radeon_device *rdev)
  506. {
  507. u32 link_width_cntl;
  508. if (rdev->flags & RADEON_IS_IGP)
  509. return 0;
  510. if (!(rdev->flags & RADEON_IS_PCIE))
  511. return 0;
  512. /* FIXME wait for idle */
  513. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  514. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  515. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  516. return 0;
  517. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  518. return 1;
  519. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  520. return 2;
  521. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  522. return 4;
  523. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  524. return 8;
  525. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  526. default:
  527. return 16;
  528. }
  529. }
  530. #if defined(CONFIG_DEBUG_FS)
  531. static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
  532. {
  533. struct drm_info_node *node = (struct drm_info_node *) m->private;
  534. struct drm_device *dev = node->minor->dev;
  535. struct radeon_device *rdev = dev->dev_private;
  536. uint32_t tmp;
  537. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  538. seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
  539. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
  540. seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
  541. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
  542. seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
  543. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
  544. seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
  545. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
  546. seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
  547. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
  548. seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
  549. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
  550. seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
  551. return 0;
  552. }
  553. static struct drm_info_list rv370_pcie_gart_info_list[] = {
  554. {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
  555. };
  556. #endif
  557. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  558. {
  559. #if defined(CONFIG_DEBUG_FS)
  560. return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
  561. #else
  562. return 0;
  563. #endif
  564. }
  565. static int r300_packet0_check(struct radeon_cs_parser *p,
  566. struct radeon_cs_packet *pkt,
  567. unsigned idx, unsigned reg)
  568. {
  569. struct radeon_cs_reloc *reloc;
  570. struct r100_cs_track *track;
  571. volatile uint32_t *ib;
  572. uint32_t tmp, tile_flags = 0;
  573. unsigned i;
  574. int r;
  575. u32 idx_value;
  576. ib = p->ib->ptr;
  577. track = (struct r100_cs_track *)p->track;
  578. idx_value = radeon_get_ib_value(p, idx);
  579. switch(reg) {
  580. case AVIVO_D1MODE_VLINE_START_END:
  581. case RADEON_CRTC_GUI_TRIG_VLINE:
  582. r = r100_cs_packet_parse_vline(p);
  583. if (r) {
  584. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  585. idx, reg);
  586. r100_cs_dump_packet(p, pkt);
  587. return r;
  588. }
  589. break;
  590. case RADEON_DST_PITCH_OFFSET:
  591. case RADEON_SRC_PITCH_OFFSET:
  592. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  593. if (r)
  594. return r;
  595. break;
  596. case R300_RB3D_COLOROFFSET0:
  597. case R300_RB3D_COLOROFFSET1:
  598. case R300_RB3D_COLOROFFSET2:
  599. case R300_RB3D_COLOROFFSET3:
  600. i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
  601. r = r100_cs_packet_next_reloc(p, &reloc);
  602. if (r) {
  603. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  604. idx, reg);
  605. r100_cs_dump_packet(p, pkt);
  606. return r;
  607. }
  608. track->cb[i].robj = reloc->robj;
  609. track->cb[i].offset = idx_value;
  610. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  611. break;
  612. case R300_ZB_DEPTHOFFSET:
  613. r = r100_cs_packet_next_reloc(p, &reloc);
  614. if (r) {
  615. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  616. idx, reg);
  617. r100_cs_dump_packet(p, pkt);
  618. return r;
  619. }
  620. track->zb.robj = reloc->robj;
  621. track->zb.offset = idx_value;
  622. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  623. break;
  624. case R300_TX_OFFSET_0:
  625. case R300_TX_OFFSET_0+4:
  626. case R300_TX_OFFSET_0+8:
  627. case R300_TX_OFFSET_0+12:
  628. case R300_TX_OFFSET_0+16:
  629. case R300_TX_OFFSET_0+20:
  630. case R300_TX_OFFSET_0+24:
  631. case R300_TX_OFFSET_0+28:
  632. case R300_TX_OFFSET_0+32:
  633. case R300_TX_OFFSET_0+36:
  634. case R300_TX_OFFSET_0+40:
  635. case R300_TX_OFFSET_0+44:
  636. case R300_TX_OFFSET_0+48:
  637. case R300_TX_OFFSET_0+52:
  638. case R300_TX_OFFSET_0+56:
  639. case R300_TX_OFFSET_0+60:
  640. i = (reg - R300_TX_OFFSET_0) >> 2;
  641. r = r100_cs_packet_next_reloc(p, &reloc);
  642. if (r) {
  643. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  644. idx, reg);
  645. r100_cs_dump_packet(p, pkt);
  646. return r;
  647. }
  648. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  649. tile_flags |= R300_TXO_MACRO_TILE;
  650. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  651. tile_flags |= R300_TXO_MICRO_TILE;
  652. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  653. tile_flags |= R300_TXO_MICRO_TILE_SQUARE;
  654. tmp = idx_value + ((u32)reloc->lobj.gpu_offset);
  655. tmp |= tile_flags;
  656. ib[idx] = tmp;
  657. track->textures[i].robj = reloc->robj;
  658. break;
  659. /* Tracked registers */
  660. case 0x2084:
  661. /* VAP_VF_CNTL */
  662. track->vap_vf_cntl = idx_value;
  663. break;
  664. case 0x20B4:
  665. /* VAP_VTX_SIZE */
  666. track->vtx_size = idx_value & 0x7F;
  667. break;
  668. case 0x2134:
  669. /* VAP_VF_MAX_VTX_INDX */
  670. track->max_indx = idx_value & 0x00FFFFFFUL;
  671. break;
  672. case 0x2088:
  673. /* VAP_ALT_NUM_VERTICES - only valid on r500 */
  674. if (p->rdev->family < CHIP_RV515)
  675. goto fail;
  676. track->vap_alt_nverts = idx_value & 0xFFFFFF;
  677. break;
  678. case 0x43E4:
  679. /* SC_SCISSOR1 */
  680. track->maxy = ((idx_value >> 13) & 0x1FFF) + 1;
  681. if (p->rdev->family < CHIP_RV515) {
  682. track->maxy -= 1440;
  683. }
  684. break;
  685. case 0x4E00:
  686. /* RB3D_CCTL */
  687. if ((idx_value & (1 << 10)) && /* CMASK_ENABLE */
  688. p->rdev->cmask_filp != p->filp) {
  689. DRM_ERROR("Invalid RB3D_CCTL: Cannot enable CMASK.\n");
  690. return -EINVAL;
  691. }
  692. track->num_cb = ((idx_value >> 5) & 0x3) + 1;
  693. break;
  694. case 0x4E38:
  695. case 0x4E3C:
  696. case 0x4E40:
  697. case 0x4E44:
  698. /* RB3D_COLORPITCH0 */
  699. /* RB3D_COLORPITCH1 */
  700. /* RB3D_COLORPITCH2 */
  701. /* RB3D_COLORPITCH3 */
  702. r = r100_cs_packet_next_reloc(p, &reloc);
  703. if (r) {
  704. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  705. idx, reg);
  706. r100_cs_dump_packet(p, pkt);
  707. return r;
  708. }
  709. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  710. tile_flags |= R300_COLOR_TILE_ENABLE;
  711. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  712. tile_flags |= R300_COLOR_MICROTILE_ENABLE;
  713. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  714. tile_flags |= R300_COLOR_MICROTILE_SQUARE_ENABLE;
  715. tmp = idx_value & ~(0x7 << 16);
  716. tmp |= tile_flags;
  717. ib[idx] = tmp;
  718. i = (reg - 0x4E38) >> 2;
  719. track->cb[i].pitch = idx_value & 0x3FFE;
  720. switch (((idx_value >> 21) & 0xF)) {
  721. case 9:
  722. case 11:
  723. case 12:
  724. track->cb[i].cpp = 1;
  725. break;
  726. case 3:
  727. case 4:
  728. case 13:
  729. case 15:
  730. track->cb[i].cpp = 2;
  731. break;
  732. case 5:
  733. if (p->rdev->family < CHIP_RV515) {
  734. DRM_ERROR("Invalid color buffer format (%d)!\n",
  735. ((idx_value >> 21) & 0xF));
  736. return -EINVAL;
  737. }
  738. /* Pass through. */
  739. case 6:
  740. track->cb[i].cpp = 4;
  741. break;
  742. case 10:
  743. track->cb[i].cpp = 8;
  744. break;
  745. case 7:
  746. track->cb[i].cpp = 16;
  747. break;
  748. default:
  749. DRM_ERROR("Invalid color buffer format (%d) !\n",
  750. ((idx_value >> 21) & 0xF));
  751. return -EINVAL;
  752. }
  753. break;
  754. case 0x4F00:
  755. /* ZB_CNTL */
  756. if (idx_value & 2) {
  757. track->z_enabled = true;
  758. } else {
  759. track->z_enabled = false;
  760. }
  761. break;
  762. case 0x4F10:
  763. /* ZB_FORMAT */
  764. switch ((idx_value & 0xF)) {
  765. case 0:
  766. case 1:
  767. track->zb.cpp = 2;
  768. break;
  769. case 2:
  770. track->zb.cpp = 4;
  771. break;
  772. default:
  773. DRM_ERROR("Invalid z buffer format (%d) !\n",
  774. (idx_value & 0xF));
  775. return -EINVAL;
  776. }
  777. break;
  778. case 0x4F24:
  779. /* ZB_DEPTHPITCH */
  780. r = r100_cs_packet_next_reloc(p, &reloc);
  781. if (r) {
  782. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  783. idx, reg);
  784. r100_cs_dump_packet(p, pkt);
  785. return r;
  786. }
  787. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  788. tile_flags |= R300_DEPTHMACROTILE_ENABLE;
  789. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  790. tile_flags |= R300_DEPTHMICROTILE_TILED;
  791. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  792. tile_flags |= R300_DEPTHMICROTILE_TILED_SQUARE;
  793. tmp = idx_value & ~(0x7 << 16);
  794. tmp |= tile_flags;
  795. ib[idx] = tmp;
  796. track->zb.pitch = idx_value & 0x3FFC;
  797. break;
  798. case 0x4104:
  799. for (i = 0; i < 16; i++) {
  800. bool enabled;
  801. enabled = !!(idx_value & (1 << i));
  802. track->textures[i].enabled = enabled;
  803. }
  804. break;
  805. case 0x44C0:
  806. case 0x44C4:
  807. case 0x44C8:
  808. case 0x44CC:
  809. case 0x44D0:
  810. case 0x44D4:
  811. case 0x44D8:
  812. case 0x44DC:
  813. case 0x44E0:
  814. case 0x44E4:
  815. case 0x44E8:
  816. case 0x44EC:
  817. case 0x44F0:
  818. case 0x44F4:
  819. case 0x44F8:
  820. case 0x44FC:
  821. /* TX_FORMAT1_[0-15] */
  822. i = (reg - 0x44C0) >> 2;
  823. tmp = (idx_value >> 25) & 0x3;
  824. track->textures[i].tex_coord_type = tmp;
  825. switch ((idx_value & 0x1F)) {
  826. case R300_TX_FORMAT_X8:
  827. case R300_TX_FORMAT_Y4X4:
  828. case R300_TX_FORMAT_Z3Y3X2:
  829. track->textures[i].cpp = 1;
  830. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  831. break;
  832. case R300_TX_FORMAT_X16:
  833. case R300_TX_FORMAT_Y8X8:
  834. case R300_TX_FORMAT_Z5Y6X5:
  835. case R300_TX_FORMAT_Z6Y5X5:
  836. case R300_TX_FORMAT_W4Z4Y4X4:
  837. case R300_TX_FORMAT_W1Z5Y5X5:
  838. case R300_TX_FORMAT_D3DMFT_CxV8U8:
  839. case R300_TX_FORMAT_B8G8_B8G8:
  840. case R300_TX_FORMAT_G8R8_G8B8:
  841. track->textures[i].cpp = 2;
  842. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  843. break;
  844. case R300_TX_FORMAT_Y16X16:
  845. case R300_TX_FORMAT_Z11Y11X10:
  846. case R300_TX_FORMAT_Z10Y11X11:
  847. case R300_TX_FORMAT_W8Z8Y8X8:
  848. case R300_TX_FORMAT_W2Z10Y10X10:
  849. case 0x17:
  850. case R300_TX_FORMAT_FL_I32:
  851. case 0x1e:
  852. track->textures[i].cpp = 4;
  853. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  854. break;
  855. case R300_TX_FORMAT_W16Z16Y16X16:
  856. case R300_TX_FORMAT_FL_R16G16B16A16:
  857. case R300_TX_FORMAT_FL_I32A32:
  858. track->textures[i].cpp = 8;
  859. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  860. break;
  861. case R300_TX_FORMAT_FL_R32G32B32A32:
  862. track->textures[i].cpp = 16;
  863. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  864. break;
  865. case R300_TX_FORMAT_DXT1:
  866. track->textures[i].cpp = 1;
  867. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  868. break;
  869. case R300_TX_FORMAT_ATI2N:
  870. if (p->rdev->family < CHIP_R420) {
  871. DRM_ERROR("Invalid texture format %u\n",
  872. (idx_value & 0x1F));
  873. return -EINVAL;
  874. }
  875. /* The same rules apply as for DXT3/5. */
  876. /* Pass through. */
  877. case R300_TX_FORMAT_DXT3:
  878. case R300_TX_FORMAT_DXT5:
  879. track->textures[i].cpp = 1;
  880. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  881. break;
  882. default:
  883. DRM_ERROR("Invalid texture format %u\n",
  884. (idx_value & 0x1F));
  885. return -EINVAL;
  886. break;
  887. }
  888. break;
  889. case 0x4400:
  890. case 0x4404:
  891. case 0x4408:
  892. case 0x440C:
  893. case 0x4410:
  894. case 0x4414:
  895. case 0x4418:
  896. case 0x441C:
  897. case 0x4420:
  898. case 0x4424:
  899. case 0x4428:
  900. case 0x442C:
  901. case 0x4430:
  902. case 0x4434:
  903. case 0x4438:
  904. case 0x443C:
  905. /* TX_FILTER0_[0-15] */
  906. i = (reg - 0x4400) >> 2;
  907. tmp = idx_value & 0x7;
  908. if (tmp == 2 || tmp == 4 || tmp == 6) {
  909. track->textures[i].roundup_w = false;
  910. }
  911. tmp = (idx_value >> 3) & 0x7;
  912. if (tmp == 2 || tmp == 4 || tmp == 6) {
  913. track->textures[i].roundup_h = false;
  914. }
  915. break;
  916. case 0x4500:
  917. case 0x4504:
  918. case 0x4508:
  919. case 0x450C:
  920. case 0x4510:
  921. case 0x4514:
  922. case 0x4518:
  923. case 0x451C:
  924. case 0x4520:
  925. case 0x4524:
  926. case 0x4528:
  927. case 0x452C:
  928. case 0x4530:
  929. case 0x4534:
  930. case 0x4538:
  931. case 0x453C:
  932. /* TX_FORMAT2_[0-15] */
  933. i = (reg - 0x4500) >> 2;
  934. tmp = idx_value & 0x3FFF;
  935. track->textures[i].pitch = tmp + 1;
  936. if (p->rdev->family >= CHIP_RV515) {
  937. tmp = ((idx_value >> 15) & 1) << 11;
  938. track->textures[i].width_11 = tmp;
  939. tmp = ((idx_value >> 16) & 1) << 11;
  940. track->textures[i].height_11 = tmp;
  941. /* ATI1N */
  942. if (idx_value & (1 << 14)) {
  943. /* The same rules apply as for DXT1. */
  944. track->textures[i].compress_format =
  945. R100_TRACK_COMP_DXT1;
  946. }
  947. } else if (idx_value & (1 << 14)) {
  948. DRM_ERROR("Forbidden bit TXFORMAT_MSB\n");
  949. return -EINVAL;
  950. }
  951. break;
  952. case 0x4480:
  953. case 0x4484:
  954. case 0x4488:
  955. case 0x448C:
  956. case 0x4490:
  957. case 0x4494:
  958. case 0x4498:
  959. case 0x449C:
  960. case 0x44A0:
  961. case 0x44A4:
  962. case 0x44A8:
  963. case 0x44AC:
  964. case 0x44B0:
  965. case 0x44B4:
  966. case 0x44B8:
  967. case 0x44BC:
  968. /* TX_FORMAT0_[0-15] */
  969. i = (reg - 0x4480) >> 2;
  970. tmp = idx_value & 0x7FF;
  971. track->textures[i].width = tmp + 1;
  972. tmp = (idx_value >> 11) & 0x7FF;
  973. track->textures[i].height = tmp + 1;
  974. tmp = (idx_value >> 26) & 0xF;
  975. track->textures[i].num_levels = tmp;
  976. tmp = idx_value & (1 << 31);
  977. track->textures[i].use_pitch = !!tmp;
  978. tmp = (idx_value >> 22) & 0xF;
  979. track->textures[i].txdepth = tmp;
  980. break;
  981. case R300_ZB_ZPASS_ADDR:
  982. r = r100_cs_packet_next_reloc(p, &reloc);
  983. if (r) {
  984. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  985. idx, reg);
  986. r100_cs_dump_packet(p, pkt);
  987. return r;
  988. }
  989. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  990. break;
  991. case 0x4e0c:
  992. /* RB3D_COLOR_CHANNEL_MASK */
  993. track->color_channel_mask = idx_value;
  994. break;
  995. case 0x43a4:
  996. /* SC_HYPERZ_EN */
  997. /* r300c emits this register - we need to disable hyperz for it
  998. * without complaining */
  999. if (p->rdev->hyperz_filp != p->filp) {
  1000. if (idx_value & 0x1)
  1001. ib[idx] = idx_value & ~1;
  1002. }
  1003. break;
  1004. case 0x4f1c:
  1005. /* ZB_BW_CNTL */
  1006. track->zb_cb_clear = !!(idx_value & (1 << 5));
  1007. if (p->rdev->hyperz_filp != p->filp) {
  1008. if (idx_value & (R300_HIZ_ENABLE |
  1009. R300_RD_COMP_ENABLE |
  1010. R300_WR_COMP_ENABLE |
  1011. R300_FAST_FILL_ENABLE))
  1012. goto fail;
  1013. }
  1014. break;
  1015. case 0x4e04:
  1016. /* RB3D_BLENDCNTL */
  1017. track->blend_read_enable = !!(idx_value & (1 << 2));
  1018. break;
  1019. case 0x4f28: /* ZB_DEPTHCLEARVALUE */
  1020. break;
  1021. case 0x4f30: /* ZB_MASK_OFFSET */
  1022. case 0x4f34: /* ZB_ZMASK_PITCH */
  1023. case 0x4f44: /* ZB_HIZ_OFFSET */
  1024. case 0x4f54: /* ZB_HIZ_PITCH */
  1025. if (idx_value && (p->rdev->hyperz_filp != p->filp))
  1026. goto fail;
  1027. break;
  1028. case 0x4028:
  1029. if (idx_value && (p->rdev->hyperz_filp != p->filp))
  1030. goto fail;
  1031. /* GB_Z_PEQ_CONFIG */
  1032. if (p->rdev->family >= CHIP_RV350)
  1033. break;
  1034. goto fail;
  1035. break;
  1036. case 0x4be8:
  1037. /* valid register only on RV530 */
  1038. if (p->rdev->family == CHIP_RV530)
  1039. break;
  1040. /* fallthrough do not move */
  1041. default:
  1042. goto fail;
  1043. }
  1044. return 0;
  1045. fail:
  1046. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d (val=%08x)\n",
  1047. reg, idx, idx_value);
  1048. return -EINVAL;
  1049. }
  1050. static int r300_packet3_check(struct radeon_cs_parser *p,
  1051. struct radeon_cs_packet *pkt)
  1052. {
  1053. struct radeon_cs_reloc *reloc;
  1054. struct r100_cs_track *track;
  1055. volatile uint32_t *ib;
  1056. unsigned idx;
  1057. int r;
  1058. ib = p->ib->ptr;
  1059. idx = pkt->idx + 1;
  1060. track = (struct r100_cs_track *)p->track;
  1061. switch(pkt->opcode) {
  1062. case PACKET3_3D_LOAD_VBPNTR:
  1063. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1064. if (r)
  1065. return r;
  1066. break;
  1067. case PACKET3_INDX_BUFFER:
  1068. r = r100_cs_packet_next_reloc(p, &reloc);
  1069. if (r) {
  1070. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1071. r100_cs_dump_packet(p, pkt);
  1072. return r;
  1073. }
  1074. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1075. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1076. if (r) {
  1077. return r;
  1078. }
  1079. break;
  1080. /* Draw packet */
  1081. case PACKET3_3D_DRAW_IMMD:
  1082. /* Number of dwords is vtx_size * (num_vertices - 1)
  1083. * PRIM_WALK must be equal to 3 vertex data in embedded
  1084. * in cmd stream */
  1085. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1086. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1087. return -EINVAL;
  1088. }
  1089. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1090. track->immd_dwords = pkt->count - 1;
  1091. r = r100_cs_track_check(p->rdev, track);
  1092. if (r) {
  1093. return r;
  1094. }
  1095. break;
  1096. case PACKET3_3D_DRAW_IMMD_2:
  1097. /* Number of dwords is vtx_size * (num_vertices - 1)
  1098. * PRIM_WALK must be equal to 3 vertex data in embedded
  1099. * in cmd stream */
  1100. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1101. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1102. return -EINVAL;
  1103. }
  1104. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1105. track->immd_dwords = pkt->count;
  1106. r = r100_cs_track_check(p->rdev, track);
  1107. if (r) {
  1108. return r;
  1109. }
  1110. break;
  1111. case PACKET3_3D_DRAW_VBUF:
  1112. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1113. r = r100_cs_track_check(p->rdev, track);
  1114. if (r) {
  1115. return r;
  1116. }
  1117. break;
  1118. case PACKET3_3D_DRAW_VBUF_2:
  1119. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1120. r = r100_cs_track_check(p->rdev, track);
  1121. if (r) {
  1122. return r;
  1123. }
  1124. break;
  1125. case PACKET3_3D_DRAW_INDX:
  1126. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1127. r = r100_cs_track_check(p->rdev, track);
  1128. if (r) {
  1129. return r;
  1130. }
  1131. break;
  1132. case PACKET3_3D_DRAW_INDX_2:
  1133. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1134. r = r100_cs_track_check(p->rdev, track);
  1135. if (r) {
  1136. return r;
  1137. }
  1138. break;
  1139. case PACKET3_3D_CLEAR_HIZ:
  1140. case PACKET3_3D_CLEAR_ZMASK:
  1141. if (p->rdev->hyperz_filp != p->filp)
  1142. return -EINVAL;
  1143. break;
  1144. case PACKET3_3D_CLEAR_CMASK:
  1145. if (p->rdev->cmask_filp != p->filp)
  1146. return -EINVAL;
  1147. break;
  1148. case PACKET3_NOP:
  1149. break;
  1150. default:
  1151. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1152. return -EINVAL;
  1153. }
  1154. return 0;
  1155. }
  1156. int r300_cs_parse(struct radeon_cs_parser *p)
  1157. {
  1158. struct radeon_cs_packet pkt;
  1159. struct r100_cs_track *track;
  1160. int r;
  1161. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1162. if (track == NULL)
  1163. return -ENOMEM;
  1164. r100_cs_track_clear(p->rdev, track);
  1165. p->track = track;
  1166. do {
  1167. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1168. if (r) {
  1169. return r;
  1170. }
  1171. p->idx += pkt.count + 2;
  1172. switch (pkt.type) {
  1173. case PACKET_TYPE0:
  1174. r = r100_cs_parse_packet0(p, &pkt,
  1175. p->rdev->config.r300.reg_safe_bm,
  1176. p->rdev->config.r300.reg_safe_bm_size,
  1177. &r300_packet0_check);
  1178. break;
  1179. case PACKET_TYPE2:
  1180. break;
  1181. case PACKET_TYPE3:
  1182. r = r300_packet3_check(p, &pkt);
  1183. break;
  1184. default:
  1185. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1186. return -EINVAL;
  1187. }
  1188. if (r) {
  1189. return r;
  1190. }
  1191. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1192. return 0;
  1193. }
  1194. void r300_set_reg_safe(struct radeon_device *rdev)
  1195. {
  1196. rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
  1197. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
  1198. }
  1199. void r300_mc_program(struct radeon_device *rdev)
  1200. {
  1201. struct r100_mc_save save;
  1202. int r;
  1203. r = r100_debugfs_mc_info_init(rdev);
  1204. if (r) {
  1205. dev_err(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  1206. }
  1207. /* Stops all mc clients */
  1208. r100_mc_stop(rdev, &save);
  1209. if (rdev->flags & RADEON_IS_AGP) {
  1210. WREG32(R_00014C_MC_AGP_LOCATION,
  1211. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  1212. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  1213. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  1214. WREG32(R_00015C_AGP_BASE_2,
  1215. upper_32_bits(rdev->mc.agp_base) & 0xff);
  1216. } else {
  1217. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  1218. WREG32(R_000170_AGP_BASE, 0);
  1219. WREG32(R_00015C_AGP_BASE_2, 0);
  1220. }
  1221. /* Wait for mc idle */
  1222. if (r300_mc_wait_for_idle(rdev))
  1223. DRM_INFO("Failed to wait MC idle before programming MC.\n");
  1224. /* Program MC, should be a 32bits limited address space */
  1225. WREG32(R_000148_MC_FB_LOCATION,
  1226. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  1227. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  1228. r100_mc_resume(rdev, &save);
  1229. }
  1230. void r300_clock_startup(struct radeon_device *rdev)
  1231. {
  1232. u32 tmp;
  1233. if (radeon_dynclks != -1 && radeon_dynclks)
  1234. radeon_legacy_set_clock_gating(rdev, 1);
  1235. /* We need to force on some of the block */
  1236. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  1237. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  1238. if ((rdev->family == CHIP_RV350) || (rdev->family == CHIP_RV380))
  1239. tmp |= S_00000D_FORCE_VAP(1);
  1240. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  1241. }
  1242. static int r300_startup(struct radeon_device *rdev)
  1243. {
  1244. int r;
  1245. /* set common regs */
  1246. r100_set_common_regs(rdev);
  1247. /* program mc */
  1248. r300_mc_program(rdev);
  1249. /* Resume clock */
  1250. r300_clock_startup(rdev);
  1251. /* Initialize GPU configuration (# pipes, ...) */
  1252. r300_gpu_init(rdev);
  1253. /* Initialize GART (initialize after TTM so we can allocate
  1254. * memory through TTM but finalize after TTM) */
  1255. if (rdev->flags & RADEON_IS_PCIE) {
  1256. r = rv370_pcie_gart_enable(rdev);
  1257. if (r)
  1258. return r;
  1259. }
  1260. if (rdev->family == CHIP_R300 ||
  1261. rdev->family == CHIP_R350 ||
  1262. rdev->family == CHIP_RV350)
  1263. r100_enable_bm(rdev);
  1264. if (rdev->flags & RADEON_IS_PCI) {
  1265. r = r100_pci_gart_enable(rdev);
  1266. if (r)
  1267. return r;
  1268. }
  1269. /* allocate wb buffer */
  1270. r = radeon_wb_init(rdev);
  1271. if (r)
  1272. return r;
  1273. /* Enable IRQ */
  1274. r100_irq_set(rdev);
  1275. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  1276. /* 1M ring buffer */
  1277. r = r100_cp_init(rdev, 1024 * 1024);
  1278. if (r) {
  1279. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  1280. return r;
  1281. }
  1282. r = r100_ib_init(rdev);
  1283. if (r) {
  1284. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  1285. return r;
  1286. }
  1287. return 0;
  1288. }
  1289. int r300_resume(struct radeon_device *rdev)
  1290. {
  1291. /* Make sur GART are not working */
  1292. if (rdev->flags & RADEON_IS_PCIE)
  1293. rv370_pcie_gart_disable(rdev);
  1294. if (rdev->flags & RADEON_IS_PCI)
  1295. r100_pci_gart_disable(rdev);
  1296. /* Resume clock before doing reset */
  1297. r300_clock_startup(rdev);
  1298. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1299. if (radeon_asic_reset(rdev)) {
  1300. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1301. RREG32(R_000E40_RBBM_STATUS),
  1302. RREG32(R_0007C0_CP_STAT));
  1303. }
  1304. /* post */
  1305. radeon_combios_asic_init(rdev->ddev);
  1306. /* Resume clock after posting */
  1307. r300_clock_startup(rdev);
  1308. /* Initialize surface registers */
  1309. radeon_surface_init(rdev);
  1310. return r300_startup(rdev);
  1311. }
  1312. int r300_suspend(struct radeon_device *rdev)
  1313. {
  1314. r100_cp_disable(rdev);
  1315. radeon_wb_disable(rdev);
  1316. r100_irq_disable(rdev);
  1317. if (rdev->flags & RADEON_IS_PCIE)
  1318. rv370_pcie_gart_disable(rdev);
  1319. if (rdev->flags & RADEON_IS_PCI)
  1320. r100_pci_gart_disable(rdev);
  1321. return 0;
  1322. }
  1323. void r300_fini(struct radeon_device *rdev)
  1324. {
  1325. r100_cp_fini(rdev);
  1326. radeon_wb_fini(rdev);
  1327. r100_ib_fini(rdev);
  1328. radeon_gem_fini(rdev);
  1329. if (rdev->flags & RADEON_IS_PCIE)
  1330. rv370_pcie_gart_fini(rdev);
  1331. if (rdev->flags & RADEON_IS_PCI)
  1332. r100_pci_gart_fini(rdev);
  1333. radeon_agp_fini(rdev);
  1334. radeon_irq_kms_fini(rdev);
  1335. radeon_fence_driver_fini(rdev);
  1336. radeon_bo_fini(rdev);
  1337. radeon_atombios_fini(rdev);
  1338. kfree(rdev->bios);
  1339. rdev->bios = NULL;
  1340. }
  1341. int r300_init(struct radeon_device *rdev)
  1342. {
  1343. int r;
  1344. /* Disable VGA */
  1345. r100_vga_render_disable(rdev);
  1346. /* Initialize scratch registers */
  1347. radeon_scratch_init(rdev);
  1348. /* Initialize surface registers */
  1349. radeon_surface_init(rdev);
  1350. /* TODO: disable VGA need to use VGA request */
  1351. /* restore some register to sane defaults */
  1352. r100_restore_sanity(rdev);
  1353. /* BIOS*/
  1354. if (!radeon_get_bios(rdev)) {
  1355. if (ASIC_IS_AVIVO(rdev))
  1356. return -EINVAL;
  1357. }
  1358. if (rdev->is_atom_bios) {
  1359. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  1360. return -EINVAL;
  1361. } else {
  1362. r = radeon_combios_init(rdev);
  1363. if (r)
  1364. return r;
  1365. }
  1366. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1367. if (radeon_asic_reset(rdev)) {
  1368. dev_warn(rdev->dev,
  1369. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1370. RREG32(R_000E40_RBBM_STATUS),
  1371. RREG32(R_0007C0_CP_STAT));
  1372. }
  1373. /* check if cards are posted or not */
  1374. if (radeon_boot_test_post_card(rdev) == false)
  1375. return -EINVAL;
  1376. /* Set asic errata */
  1377. r300_errata(rdev);
  1378. /* Initialize clocks */
  1379. radeon_get_clock_info(rdev->ddev);
  1380. /* initialize AGP */
  1381. if (rdev->flags & RADEON_IS_AGP) {
  1382. r = radeon_agp_init(rdev);
  1383. if (r) {
  1384. radeon_agp_disable(rdev);
  1385. }
  1386. }
  1387. /* initialize memory controller */
  1388. r300_mc_init(rdev);
  1389. /* Fence driver */
  1390. r = radeon_fence_driver_init(rdev);
  1391. if (r)
  1392. return r;
  1393. r = radeon_irq_kms_init(rdev);
  1394. if (r)
  1395. return r;
  1396. /* Memory manager */
  1397. r = radeon_bo_init(rdev);
  1398. if (r)
  1399. return r;
  1400. if (rdev->flags & RADEON_IS_PCIE) {
  1401. r = rv370_pcie_gart_init(rdev);
  1402. if (r)
  1403. return r;
  1404. }
  1405. if (rdev->flags & RADEON_IS_PCI) {
  1406. r = r100_pci_gart_init(rdev);
  1407. if (r)
  1408. return r;
  1409. }
  1410. r300_set_reg_safe(rdev);
  1411. rdev->accel_working = true;
  1412. r = r300_startup(rdev);
  1413. if (r) {
  1414. /* Somethings want wront with the accel init stop accel */
  1415. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1416. r100_cp_fini(rdev);
  1417. radeon_wb_fini(rdev);
  1418. r100_ib_fini(rdev);
  1419. radeon_irq_kms_fini(rdev);
  1420. if (rdev->flags & RADEON_IS_PCIE)
  1421. rv370_pcie_gart_fini(rdev);
  1422. if (rdev->flags & RADEON_IS_PCI)
  1423. r100_pci_gart_fini(rdev);
  1424. radeon_agp_fini(rdev);
  1425. rdev->accel_working = false;
  1426. }
  1427. return 0;
  1428. }