r100.c 111 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "radeon_drm.h"
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "r100d.h"
  37. #include "rs100d.h"
  38. #include "rv200d.h"
  39. #include "rv250d.h"
  40. #include "atom.h"
  41. #include <linux/firmware.h>
  42. #include <linux/platform_device.h>
  43. #include "r100_reg_safe.h"
  44. #include "rn50_reg_safe.h"
  45. /* Firmware Names */
  46. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  47. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  48. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  49. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  50. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  51. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  52. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  53. MODULE_FIRMWARE(FIRMWARE_R100);
  54. MODULE_FIRMWARE(FIRMWARE_R200);
  55. MODULE_FIRMWARE(FIRMWARE_R300);
  56. MODULE_FIRMWARE(FIRMWARE_R420);
  57. MODULE_FIRMWARE(FIRMWARE_RS690);
  58. MODULE_FIRMWARE(FIRMWARE_RS600);
  59. MODULE_FIRMWARE(FIRMWARE_R520);
  60. #include "r100_track.h"
  61. /* This files gather functions specifics to:
  62. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  63. */
  64. void r100_pre_page_flip(struct radeon_device *rdev, int crtc)
  65. {
  66. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc];
  67. u32 tmp;
  68. /* make sure flip is at vb rather than hb */
  69. tmp = RREG32(RADEON_CRTC_OFFSET_CNTL + radeon_crtc->crtc_offset);
  70. tmp &= ~RADEON_CRTC_OFFSET_FLIP_CNTL;
  71. /* make sure pending bit is asserted */
  72. tmp |= RADEON_CRTC_GUI_TRIG_OFFSET_LEFT_EN;
  73. WREG32(RADEON_CRTC_OFFSET_CNTL + radeon_crtc->crtc_offset, tmp);
  74. /* set pageflip to happen as late as possible in the vblank interval.
  75. * same field for crtc1/2
  76. */
  77. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  78. tmp &= ~RADEON_CRTC_VSTAT_MODE_MASK;
  79. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  80. /* enable the pflip int */
  81. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  82. }
  83. void r100_post_page_flip(struct radeon_device *rdev, int crtc)
  84. {
  85. /* disable the pflip int */
  86. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  87. }
  88. u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  89. {
  90. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  91. u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
  92. /* Lock the graphics update lock */
  93. /* update the scanout addresses */
  94. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  95. /* Wait for update_pending to go high. */
  96. while (!(RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET));
  97. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  98. /* Unlock the lock, so double-buffering can take place inside vblank */
  99. tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
  100. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  101. /* Return current update_pending status: */
  102. return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET;
  103. }
  104. void r100_pm_get_dynpm_state(struct radeon_device *rdev)
  105. {
  106. int i;
  107. rdev->pm.dynpm_can_upclock = true;
  108. rdev->pm.dynpm_can_downclock = true;
  109. switch (rdev->pm.dynpm_planned_action) {
  110. case DYNPM_ACTION_MINIMUM:
  111. rdev->pm.requested_power_state_index = 0;
  112. rdev->pm.dynpm_can_downclock = false;
  113. break;
  114. case DYNPM_ACTION_DOWNCLOCK:
  115. if (rdev->pm.current_power_state_index == 0) {
  116. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  117. rdev->pm.dynpm_can_downclock = false;
  118. } else {
  119. if (rdev->pm.active_crtc_count > 1) {
  120. for (i = 0; i < rdev->pm.num_power_states; i++) {
  121. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  122. continue;
  123. else if (i >= rdev->pm.current_power_state_index) {
  124. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  125. break;
  126. } else {
  127. rdev->pm.requested_power_state_index = i;
  128. break;
  129. }
  130. }
  131. } else
  132. rdev->pm.requested_power_state_index =
  133. rdev->pm.current_power_state_index - 1;
  134. }
  135. /* don't use the power state if crtcs are active and no display flag is set */
  136. if ((rdev->pm.active_crtc_count > 0) &&
  137. (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
  138. RADEON_PM_MODE_NO_DISPLAY)) {
  139. rdev->pm.requested_power_state_index++;
  140. }
  141. break;
  142. case DYNPM_ACTION_UPCLOCK:
  143. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  144. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  145. rdev->pm.dynpm_can_upclock = false;
  146. } else {
  147. if (rdev->pm.active_crtc_count > 1) {
  148. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  149. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  150. continue;
  151. else if (i <= rdev->pm.current_power_state_index) {
  152. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  153. break;
  154. } else {
  155. rdev->pm.requested_power_state_index = i;
  156. break;
  157. }
  158. }
  159. } else
  160. rdev->pm.requested_power_state_index =
  161. rdev->pm.current_power_state_index + 1;
  162. }
  163. break;
  164. case DYNPM_ACTION_DEFAULT:
  165. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  166. rdev->pm.dynpm_can_upclock = false;
  167. break;
  168. case DYNPM_ACTION_NONE:
  169. default:
  170. DRM_ERROR("Requested mode for not defined action\n");
  171. return;
  172. }
  173. /* only one clock mode per power state */
  174. rdev->pm.requested_clock_mode_index = 0;
  175. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  176. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  177. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  178. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  179. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  180. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  181. pcie_lanes);
  182. }
  183. void r100_pm_init_profile(struct radeon_device *rdev)
  184. {
  185. /* default */
  186. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  187. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  188. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  189. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  190. /* low sh */
  191. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  192. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  193. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  194. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  195. /* mid sh */
  196. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  197. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  198. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  199. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  200. /* high sh */
  201. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  202. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  203. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  204. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  205. /* low mh */
  206. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  207. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  208. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  209. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  210. /* mid mh */
  211. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  212. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  213. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  214. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  215. /* high mh */
  216. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  217. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  218. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  219. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  220. }
  221. void r100_pm_misc(struct radeon_device *rdev)
  222. {
  223. int requested_index = rdev->pm.requested_power_state_index;
  224. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  225. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  226. u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
  227. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  228. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  229. tmp = RREG32(voltage->gpio.reg);
  230. if (voltage->active_high)
  231. tmp |= voltage->gpio.mask;
  232. else
  233. tmp &= ~(voltage->gpio.mask);
  234. WREG32(voltage->gpio.reg, tmp);
  235. if (voltage->delay)
  236. udelay(voltage->delay);
  237. } else {
  238. tmp = RREG32(voltage->gpio.reg);
  239. if (voltage->active_high)
  240. tmp &= ~voltage->gpio.mask;
  241. else
  242. tmp |= voltage->gpio.mask;
  243. WREG32(voltage->gpio.reg, tmp);
  244. if (voltage->delay)
  245. udelay(voltage->delay);
  246. }
  247. }
  248. sclk_cntl = RREG32_PLL(SCLK_CNTL);
  249. sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
  250. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
  251. sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
  252. sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
  253. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  254. sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
  255. if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
  256. sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
  257. else
  258. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
  259. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
  260. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
  261. else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
  262. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
  263. } else
  264. sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
  265. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  266. sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
  267. if (voltage->delay) {
  268. sclk_more_cntl |= VOLTAGE_DROP_SYNC;
  269. switch (voltage->delay) {
  270. case 33:
  271. sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
  272. break;
  273. case 66:
  274. sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
  275. break;
  276. case 99:
  277. sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
  278. break;
  279. case 132:
  280. sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
  281. break;
  282. }
  283. } else
  284. sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
  285. } else
  286. sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
  287. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  288. sclk_cntl &= ~FORCE_HDP;
  289. else
  290. sclk_cntl |= FORCE_HDP;
  291. WREG32_PLL(SCLK_CNTL, sclk_cntl);
  292. WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
  293. WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
  294. /* set pcie lanes */
  295. if ((rdev->flags & RADEON_IS_PCIE) &&
  296. !(rdev->flags & RADEON_IS_IGP) &&
  297. rdev->asic->set_pcie_lanes &&
  298. (ps->pcie_lanes !=
  299. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  300. radeon_set_pcie_lanes(rdev,
  301. ps->pcie_lanes);
  302. DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
  303. }
  304. }
  305. void r100_pm_prepare(struct radeon_device *rdev)
  306. {
  307. struct drm_device *ddev = rdev->ddev;
  308. struct drm_crtc *crtc;
  309. struct radeon_crtc *radeon_crtc;
  310. u32 tmp;
  311. /* disable any active CRTCs */
  312. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  313. radeon_crtc = to_radeon_crtc(crtc);
  314. if (radeon_crtc->enabled) {
  315. if (radeon_crtc->crtc_id) {
  316. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  317. tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
  318. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  319. } else {
  320. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  321. tmp |= RADEON_CRTC_DISP_REQ_EN_B;
  322. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  323. }
  324. }
  325. }
  326. }
  327. void r100_pm_finish(struct radeon_device *rdev)
  328. {
  329. struct drm_device *ddev = rdev->ddev;
  330. struct drm_crtc *crtc;
  331. struct radeon_crtc *radeon_crtc;
  332. u32 tmp;
  333. /* enable any active CRTCs */
  334. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  335. radeon_crtc = to_radeon_crtc(crtc);
  336. if (radeon_crtc->enabled) {
  337. if (radeon_crtc->crtc_id) {
  338. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  339. tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
  340. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  341. } else {
  342. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  343. tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
  344. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  345. }
  346. }
  347. }
  348. }
  349. bool r100_gui_idle(struct radeon_device *rdev)
  350. {
  351. if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
  352. return false;
  353. else
  354. return true;
  355. }
  356. /* hpd for digital panel detect/disconnect */
  357. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  358. {
  359. bool connected = false;
  360. switch (hpd) {
  361. case RADEON_HPD_1:
  362. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  363. connected = true;
  364. break;
  365. case RADEON_HPD_2:
  366. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  367. connected = true;
  368. break;
  369. default:
  370. break;
  371. }
  372. return connected;
  373. }
  374. void r100_hpd_set_polarity(struct radeon_device *rdev,
  375. enum radeon_hpd_id hpd)
  376. {
  377. u32 tmp;
  378. bool connected = r100_hpd_sense(rdev, hpd);
  379. switch (hpd) {
  380. case RADEON_HPD_1:
  381. tmp = RREG32(RADEON_FP_GEN_CNTL);
  382. if (connected)
  383. tmp &= ~RADEON_FP_DETECT_INT_POL;
  384. else
  385. tmp |= RADEON_FP_DETECT_INT_POL;
  386. WREG32(RADEON_FP_GEN_CNTL, tmp);
  387. break;
  388. case RADEON_HPD_2:
  389. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  390. if (connected)
  391. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  392. else
  393. tmp |= RADEON_FP2_DETECT_INT_POL;
  394. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  395. break;
  396. default:
  397. break;
  398. }
  399. }
  400. void r100_hpd_init(struct radeon_device *rdev)
  401. {
  402. struct drm_device *dev = rdev->ddev;
  403. struct drm_connector *connector;
  404. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  405. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  406. switch (radeon_connector->hpd.hpd) {
  407. case RADEON_HPD_1:
  408. rdev->irq.hpd[0] = true;
  409. break;
  410. case RADEON_HPD_2:
  411. rdev->irq.hpd[1] = true;
  412. break;
  413. default:
  414. break;
  415. }
  416. }
  417. if (rdev->irq.installed)
  418. r100_irq_set(rdev);
  419. }
  420. void r100_hpd_fini(struct radeon_device *rdev)
  421. {
  422. struct drm_device *dev = rdev->ddev;
  423. struct drm_connector *connector;
  424. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  425. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  426. switch (radeon_connector->hpd.hpd) {
  427. case RADEON_HPD_1:
  428. rdev->irq.hpd[0] = false;
  429. break;
  430. case RADEON_HPD_2:
  431. rdev->irq.hpd[1] = false;
  432. break;
  433. default:
  434. break;
  435. }
  436. }
  437. }
  438. /*
  439. * PCI GART
  440. */
  441. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  442. {
  443. /* TODO: can we do somethings here ? */
  444. /* It seems hw only cache one entry so we should discard this
  445. * entry otherwise if first GPU GART read hit this entry it
  446. * could end up in wrong address. */
  447. }
  448. int r100_pci_gart_init(struct radeon_device *rdev)
  449. {
  450. int r;
  451. if (rdev->gart.table.ram.ptr) {
  452. WARN(1, "R100 PCI GART already initialized\n");
  453. return 0;
  454. }
  455. /* Initialize common gart structure */
  456. r = radeon_gart_init(rdev);
  457. if (r)
  458. return r;
  459. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  460. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  461. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  462. return radeon_gart_table_ram_alloc(rdev);
  463. }
  464. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  465. void r100_enable_bm(struct radeon_device *rdev)
  466. {
  467. uint32_t tmp;
  468. /* Enable bus mastering */
  469. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  470. WREG32(RADEON_BUS_CNTL, tmp);
  471. }
  472. int r100_pci_gart_enable(struct radeon_device *rdev)
  473. {
  474. uint32_t tmp;
  475. radeon_gart_restore(rdev);
  476. /* discard memory request outside of configured range */
  477. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  478. WREG32(RADEON_AIC_CNTL, tmp);
  479. /* set address range for PCI address translate */
  480. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  481. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  482. /* set PCI GART page-table base address */
  483. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  484. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  485. WREG32(RADEON_AIC_CNTL, tmp);
  486. r100_pci_gart_tlb_flush(rdev);
  487. rdev->gart.ready = true;
  488. return 0;
  489. }
  490. void r100_pci_gart_disable(struct radeon_device *rdev)
  491. {
  492. uint32_t tmp;
  493. /* discard memory request outside of configured range */
  494. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  495. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  496. WREG32(RADEON_AIC_LO_ADDR, 0);
  497. WREG32(RADEON_AIC_HI_ADDR, 0);
  498. }
  499. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  500. {
  501. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  502. return -EINVAL;
  503. }
  504. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  505. return 0;
  506. }
  507. void r100_pci_gart_fini(struct radeon_device *rdev)
  508. {
  509. radeon_gart_fini(rdev);
  510. r100_pci_gart_disable(rdev);
  511. radeon_gart_table_ram_free(rdev);
  512. }
  513. int r100_irq_set(struct radeon_device *rdev)
  514. {
  515. uint32_t tmp = 0;
  516. if (!rdev->irq.installed) {
  517. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  518. WREG32(R_000040_GEN_INT_CNTL, 0);
  519. return -EINVAL;
  520. }
  521. if (rdev->irq.sw_int) {
  522. tmp |= RADEON_SW_INT_ENABLE;
  523. }
  524. if (rdev->irq.gui_idle) {
  525. tmp |= RADEON_GUI_IDLE_MASK;
  526. }
  527. if (rdev->irq.crtc_vblank_int[0] ||
  528. rdev->irq.pflip[0]) {
  529. tmp |= RADEON_CRTC_VBLANK_MASK;
  530. }
  531. if (rdev->irq.crtc_vblank_int[1] ||
  532. rdev->irq.pflip[1]) {
  533. tmp |= RADEON_CRTC2_VBLANK_MASK;
  534. }
  535. if (rdev->irq.hpd[0]) {
  536. tmp |= RADEON_FP_DETECT_MASK;
  537. }
  538. if (rdev->irq.hpd[1]) {
  539. tmp |= RADEON_FP2_DETECT_MASK;
  540. }
  541. WREG32(RADEON_GEN_INT_CNTL, tmp);
  542. return 0;
  543. }
  544. void r100_irq_disable(struct radeon_device *rdev)
  545. {
  546. u32 tmp;
  547. WREG32(R_000040_GEN_INT_CNTL, 0);
  548. /* Wait and acknowledge irq */
  549. mdelay(1);
  550. tmp = RREG32(R_000044_GEN_INT_STATUS);
  551. WREG32(R_000044_GEN_INT_STATUS, tmp);
  552. }
  553. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  554. {
  555. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  556. uint32_t irq_mask = RADEON_SW_INT_TEST |
  557. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  558. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  559. /* the interrupt works, but the status bit is permanently asserted */
  560. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  561. if (!rdev->irq.gui_idle_acked)
  562. irq_mask |= RADEON_GUI_IDLE_STAT;
  563. }
  564. if (irqs) {
  565. WREG32(RADEON_GEN_INT_STATUS, irqs);
  566. }
  567. return irqs & irq_mask;
  568. }
  569. int r100_irq_process(struct radeon_device *rdev)
  570. {
  571. uint32_t status, msi_rearm;
  572. bool queue_hotplug = false;
  573. /* reset gui idle ack. the status bit is broken */
  574. rdev->irq.gui_idle_acked = false;
  575. status = r100_irq_ack(rdev);
  576. if (!status) {
  577. return IRQ_NONE;
  578. }
  579. if (rdev->shutdown) {
  580. return IRQ_NONE;
  581. }
  582. while (status) {
  583. /* SW interrupt */
  584. if (status & RADEON_SW_INT_TEST) {
  585. radeon_fence_process(rdev);
  586. }
  587. /* gui idle interrupt */
  588. if (status & RADEON_GUI_IDLE_STAT) {
  589. rdev->irq.gui_idle_acked = true;
  590. rdev->pm.gui_idle = true;
  591. wake_up(&rdev->irq.idle_queue);
  592. }
  593. /* Vertical blank interrupts */
  594. if (status & RADEON_CRTC_VBLANK_STAT) {
  595. if (rdev->irq.crtc_vblank_int[0]) {
  596. drm_handle_vblank(rdev->ddev, 0);
  597. rdev->pm.vblank_sync = true;
  598. wake_up(&rdev->irq.vblank_queue);
  599. }
  600. if (rdev->irq.pflip[0])
  601. radeon_crtc_handle_flip(rdev, 0);
  602. }
  603. if (status & RADEON_CRTC2_VBLANK_STAT) {
  604. if (rdev->irq.crtc_vblank_int[1]) {
  605. drm_handle_vblank(rdev->ddev, 1);
  606. rdev->pm.vblank_sync = true;
  607. wake_up(&rdev->irq.vblank_queue);
  608. }
  609. if (rdev->irq.pflip[1])
  610. radeon_crtc_handle_flip(rdev, 1);
  611. }
  612. if (status & RADEON_FP_DETECT_STAT) {
  613. queue_hotplug = true;
  614. DRM_DEBUG("HPD1\n");
  615. }
  616. if (status & RADEON_FP2_DETECT_STAT) {
  617. queue_hotplug = true;
  618. DRM_DEBUG("HPD2\n");
  619. }
  620. status = r100_irq_ack(rdev);
  621. }
  622. /* reset gui idle ack. the status bit is broken */
  623. rdev->irq.gui_idle_acked = false;
  624. if (queue_hotplug)
  625. schedule_work(&rdev->hotplug_work);
  626. if (rdev->msi_enabled) {
  627. switch (rdev->family) {
  628. case CHIP_RS400:
  629. case CHIP_RS480:
  630. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  631. WREG32(RADEON_AIC_CNTL, msi_rearm);
  632. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  633. break;
  634. default:
  635. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  636. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  637. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  638. break;
  639. }
  640. }
  641. return IRQ_HANDLED;
  642. }
  643. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  644. {
  645. if (crtc == 0)
  646. return RREG32(RADEON_CRTC_CRNT_FRAME);
  647. else
  648. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  649. }
  650. /* Who ever call radeon_fence_emit should call ring_lock and ask
  651. * for enough space (today caller are ib schedule and buffer move) */
  652. void r100_fence_ring_emit(struct radeon_device *rdev,
  653. struct radeon_fence *fence)
  654. {
  655. /* We have to make sure that caches are flushed before
  656. * CPU might read something from VRAM. */
  657. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  658. radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL);
  659. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  660. radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL);
  661. /* Wait until IDLE & CLEAN */
  662. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  663. radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  664. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  665. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
  666. RADEON_HDP_READ_BUFFER_INVALIDATE);
  667. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  668. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
  669. /* Emit fence sequence & fire IRQ */
  670. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  671. radeon_ring_write(rdev, fence->seq);
  672. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  673. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  674. }
  675. int r100_copy_blit(struct radeon_device *rdev,
  676. uint64_t src_offset,
  677. uint64_t dst_offset,
  678. unsigned num_pages,
  679. struct radeon_fence *fence)
  680. {
  681. uint32_t cur_pages;
  682. uint32_t stride_bytes = PAGE_SIZE;
  683. uint32_t pitch;
  684. uint32_t stride_pixels;
  685. unsigned ndw;
  686. int num_loops;
  687. int r = 0;
  688. /* radeon limited to 16k stride */
  689. stride_bytes &= 0x3fff;
  690. /* radeon pitch is /64 */
  691. pitch = stride_bytes / 64;
  692. stride_pixels = stride_bytes / 4;
  693. num_loops = DIV_ROUND_UP(num_pages, 8191);
  694. /* Ask for enough room for blit + flush + fence */
  695. ndw = 64 + (10 * num_loops);
  696. r = radeon_ring_lock(rdev, ndw);
  697. if (r) {
  698. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  699. return -EINVAL;
  700. }
  701. while (num_pages > 0) {
  702. cur_pages = num_pages;
  703. if (cur_pages > 8191) {
  704. cur_pages = 8191;
  705. }
  706. num_pages -= cur_pages;
  707. /* pages are in Y direction - height
  708. page width in X direction - width */
  709. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  710. radeon_ring_write(rdev,
  711. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  712. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  713. RADEON_GMC_SRC_CLIPPING |
  714. RADEON_GMC_DST_CLIPPING |
  715. RADEON_GMC_BRUSH_NONE |
  716. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  717. RADEON_GMC_SRC_DATATYPE_COLOR |
  718. RADEON_ROP3_S |
  719. RADEON_DP_SRC_SOURCE_MEMORY |
  720. RADEON_GMC_CLR_CMP_CNTL_DIS |
  721. RADEON_GMC_WR_MSK_DIS);
  722. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  723. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  724. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  725. radeon_ring_write(rdev, 0);
  726. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  727. radeon_ring_write(rdev, num_pages);
  728. radeon_ring_write(rdev, num_pages);
  729. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  730. }
  731. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  732. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  733. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  734. radeon_ring_write(rdev,
  735. RADEON_WAIT_2D_IDLECLEAN |
  736. RADEON_WAIT_HOST_IDLECLEAN |
  737. RADEON_WAIT_DMA_GUI_IDLE);
  738. if (fence) {
  739. r = radeon_fence_emit(rdev, fence);
  740. }
  741. radeon_ring_unlock_commit(rdev);
  742. return r;
  743. }
  744. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  745. {
  746. unsigned i;
  747. u32 tmp;
  748. for (i = 0; i < rdev->usec_timeout; i++) {
  749. tmp = RREG32(R_000E40_RBBM_STATUS);
  750. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  751. return 0;
  752. }
  753. udelay(1);
  754. }
  755. return -1;
  756. }
  757. void r100_ring_start(struct radeon_device *rdev)
  758. {
  759. int r;
  760. r = radeon_ring_lock(rdev, 2);
  761. if (r) {
  762. return;
  763. }
  764. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  765. radeon_ring_write(rdev,
  766. RADEON_ISYNC_ANY2D_IDLE3D |
  767. RADEON_ISYNC_ANY3D_IDLE2D |
  768. RADEON_ISYNC_WAIT_IDLEGUI |
  769. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  770. radeon_ring_unlock_commit(rdev);
  771. }
  772. /* Load the microcode for the CP */
  773. static int r100_cp_init_microcode(struct radeon_device *rdev)
  774. {
  775. struct platform_device *pdev;
  776. const char *fw_name = NULL;
  777. int err;
  778. DRM_DEBUG_KMS("\n");
  779. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  780. err = IS_ERR(pdev);
  781. if (err) {
  782. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  783. return -EINVAL;
  784. }
  785. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  786. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  787. (rdev->family == CHIP_RS200)) {
  788. DRM_INFO("Loading R100 Microcode\n");
  789. fw_name = FIRMWARE_R100;
  790. } else if ((rdev->family == CHIP_R200) ||
  791. (rdev->family == CHIP_RV250) ||
  792. (rdev->family == CHIP_RV280) ||
  793. (rdev->family == CHIP_RS300)) {
  794. DRM_INFO("Loading R200 Microcode\n");
  795. fw_name = FIRMWARE_R200;
  796. } else if ((rdev->family == CHIP_R300) ||
  797. (rdev->family == CHIP_R350) ||
  798. (rdev->family == CHIP_RV350) ||
  799. (rdev->family == CHIP_RV380) ||
  800. (rdev->family == CHIP_RS400) ||
  801. (rdev->family == CHIP_RS480)) {
  802. DRM_INFO("Loading R300 Microcode\n");
  803. fw_name = FIRMWARE_R300;
  804. } else if ((rdev->family == CHIP_R420) ||
  805. (rdev->family == CHIP_R423) ||
  806. (rdev->family == CHIP_RV410)) {
  807. DRM_INFO("Loading R400 Microcode\n");
  808. fw_name = FIRMWARE_R420;
  809. } else if ((rdev->family == CHIP_RS690) ||
  810. (rdev->family == CHIP_RS740)) {
  811. DRM_INFO("Loading RS690/RS740 Microcode\n");
  812. fw_name = FIRMWARE_RS690;
  813. } else if (rdev->family == CHIP_RS600) {
  814. DRM_INFO("Loading RS600 Microcode\n");
  815. fw_name = FIRMWARE_RS600;
  816. } else if ((rdev->family == CHIP_RV515) ||
  817. (rdev->family == CHIP_R520) ||
  818. (rdev->family == CHIP_RV530) ||
  819. (rdev->family == CHIP_R580) ||
  820. (rdev->family == CHIP_RV560) ||
  821. (rdev->family == CHIP_RV570)) {
  822. DRM_INFO("Loading R500 Microcode\n");
  823. fw_name = FIRMWARE_R520;
  824. }
  825. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  826. platform_device_unregister(pdev);
  827. if (err) {
  828. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  829. fw_name);
  830. } else if (rdev->me_fw->size % 8) {
  831. printk(KERN_ERR
  832. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  833. rdev->me_fw->size, fw_name);
  834. err = -EINVAL;
  835. release_firmware(rdev->me_fw);
  836. rdev->me_fw = NULL;
  837. }
  838. return err;
  839. }
  840. static void r100_cp_load_microcode(struct radeon_device *rdev)
  841. {
  842. const __be32 *fw_data;
  843. int i, size;
  844. if (r100_gui_wait_for_idle(rdev)) {
  845. printk(KERN_WARNING "Failed to wait GUI idle while "
  846. "programming pipes. Bad things might happen.\n");
  847. }
  848. if (rdev->me_fw) {
  849. size = rdev->me_fw->size / 4;
  850. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  851. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  852. for (i = 0; i < size; i += 2) {
  853. WREG32(RADEON_CP_ME_RAM_DATAH,
  854. be32_to_cpup(&fw_data[i]));
  855. WREG32(RADEON_CP_ME_RAM_DATAL,
  856. be32_to_cpup(&fw_data[i + 1]));
  857. }
  858. }
  859. }
  860. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  861. {
  862. unsigned rb_bufsz;
  863. unsigned rb_blksz;
  864. unsigned max_fetch;
  865. unsigned pre_write_timer;
  866. unsigned pre_write_limit;
  867. unsigned indirect2_start;
  868. unsigned indirect1_start;
  869. uint32_t tmp;
  870. int r;
  871. if (r100_debugfs_cp_init(rdev)) {
  872. DRM_ERROR("Failed to register debugfs file for CP !\n");
  873. }
  874. if (!rdev->me_fw) {
  875. r = r100_cp_init_microcode(rdev);
  876. if (r) {
  877. DRM_ERROR("Failed to load firmware!\n");
  878. return r;
  879. }
  880. }
  881. /* Align ring size */
  882. rb_bufsz = drm_order(ring_size / 8);
  883. ring_size = (1 << (rb_bufsz + 1)) * 4;
  884. r100_cp_load_microcode(rdev);
  885. r = radeon_ring_init(rdev, ring_size);
  886. if (r) {
  887. return r;
  888. }
  889. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  890. * the rptr copy in system ram */
  891. rb_blksz = 9;
  892. /* cp will read 128bytes at a time (4 dwords) */
  893. max_fetch = 1;
  894. rdev->cp.align_mask = 16 - 1;
  895. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  896. pre_write_timer = 64;
  897. /* Force CP_RB_WPTR write if written more than one time before the
  898. * delay expire
  899. */
  900. pre_write_limit = 0;
  901. /* Setup the cp cache like this (cache size is 96 dwords) :
  902. * RING 0 to 15
  903. * INDIRECT1 16 to 79
  904. * INDIRECT2 80 to 95
  905. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  906. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  907. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  908. * Idea being that most of the gpu cmd will be through indirect1 buffer
  909. * so it gets the bigger cache.
  910. */
  911. indirect2_start = 80;
  912. indirect1_start = 16;
  913. /* cp setup */
  914. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  915. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  916. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  917. REG_SET(RADEON_MAX_FETCH, max_fetch));
  918. #ifdef __BIG_ENDIAN
  919. tmp |= RADEON_BUF_SWAP_32BIT;
  920. #endif
  921. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
  922. /* Set ring address */
  923. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  924. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  925. /* Force read & write ptr to 0 */
  926. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
  927. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  928. WREG32(RADEON_CP_RB_WPTR, 0);
  929. /* set the wb address whether it's enabled or not */
  930. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  931. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
  932. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
  933. if (rdev->wb.enabled)
  934. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  935. else {
  936. tmp |= RADEON_RB_NO_UPDATE;
  937. WREG32(R_000770_SCRATCH_UMSK, 0);
  938. }
  939. WREG32(RADEON_CP_RB_CNTL, tmp);
  940. udelay(10);
  941. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  942. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  943. /* protect against crazy HW on resume */
  944. rdev->cp.wptr &= rdev->cp.ptr_mask;
  945. /* Set cp mode to bus mastering & enable cp*/
  946. WREG32(RADEON_CP_CSQ_MODE,
  947. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  948. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  949. WREG32(0x718, 0);
  950. WREG32(0x744, 0x00004D4D);
  951. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  952. radeon_ring_start(rdev);
  953. r = radeon_ring_test(rdev);
  954. if (r) {
  955. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  956. return r;
  957. }
  958. rdev->cp.ready = true;
  959. rdev->mc.active_vram_size = rdev->mc.real_vram_size;
  960. return 0;
  961. }
  962. void r100_cp_fini(struct radeon_device *rdev)
  963. {
  964. if (r100_cp_wait_for_idle(rdev)) {
  965. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  966. }
  967. /* Disable ring */
  968. r100_cp_disable(rdev);
  969. radeon_ring_fini(rdev);
  970. DRM_INFO("radeon: cp finalized\n");
  971. }
  972. void r100_cp_disable(struct radeon_device *rdev)
  973. {
  974. /* Disable ring */
  975. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  976. rdev->cp.ready = false;
  977. WREG32(RADEON_CP_CSQ_MODE, 0);
  978. WREG32(RADEON_CP_CSQ_CNTL, 0);
  979. WREG32(R_000770_SCRATCH_UMSK, 0);
  980. if (r100_gui_wait_for_idle(rdev)) {
  981. printk(KERN_WARNING "Failed to wait GUI idle while "
  982. "programming pipes. Bad things might happen.\n");
  983. }
  984. }
  985. void r100_cp_commit(struct radeon_device *rdev)
  986. {
  987. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  988. (void)RREG32(RADEON_CP_RB_WPTR);
  989. }
  990. /*
  991. * CS functions
  992. */
  993. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  994. struct radeon_cs_packet *pkt,
  995. const unsigned *auth, unsigned n,
  996. radeon_packet0_check_t check)
  997. {
  998. unsigned reg;
  999. unsigned i, j, m;
  1000. unsigned idx;
  1001. int r;
  1002. idx = pkt->idx + 1;
  1003. reg = pkt->reg;
  1004. /* Check that register fall into register range
  1005. * determined by the number of entry (n) in the
  1006. * safe register bitmap.
  1007. */
  1008. if (pkt->one_reg_wr) {
  1009. if ((reg >> 7) > n) {
  1010. return -EINVAL;
  1011. }
  1012. } else {
  1013. if (((reg + (pkt->count << 2)) >> 7) > n) {
  1014. return -EINVAL;
  1015. }
  1016. }
  1017. for (i = 0; i <= pkt->count; i++, idx++) {
  1018. j = (reg >> 7);
  1019. m = 1 << ((reg >> 2) & 31);
  1020. if (auth[j] & m) {
  1021. r = check(p, pkt, idx, reg);
  1022. if (r) {
  1023. return r;
  1024. }
  1025. }
  1026. if (pkt->one_reg_wr) {
  1027. if (!(auth[j] & m)) {
  1028. break;
  1029. }
  1030. } else {
  1031. reg += 4;
  1032. }
  1033. }
  1034. return 0;
  1035. }
  1036. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  1037. struct radeon_cs_packet *pkt)
  1038. {
  1039. volatile uint32_t *ib;
  1040. unsigned i;
  1041. unsigned idx;
  1042. ib = p->ib->ptr;
  1043. idx = pkt->idx;
  1044. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  1045. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  1046. }
  1047. }
  1048. /**
  1049. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  1050. * @parser: parser structure holding parsing context.
  1051. * @pkt: where to store packet informations
  1052. *
  1053. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  1054. * if packet is bigger than remaining ib size. or if packets is unknown.
  1055. **/
  1056. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  1057. struct radeon_cs_packet *pkt,
  1058. unsigned idx)
  1059. {
  1060. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  1061. uint32_t header;
  1062. if (idx >= ib_chunk->length_dw) {
  1063. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  1064. idx, ib_chunk->length_dw);
  1065. return -EINVAL;
  1066. }
  1067. header = radeon_get_ib_value(p, idx);
  1068. pkt->idx = idx;
  1069. pkt->type = CP_PACKET_GET_TYPE(header);
  1070. pkt->count = CP_PACKET_GET_COUNT(header);
  1071. switch (pkt->type) {
  1072. case PACKET_TYPE0:
  1073. pkt->reg = CP_PACKET0_GET_REG(header);
  1074. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  1075. break;
  1076. case PACKET_TYPE3:
  1077. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  1078. break;
  1079. case PACKET_TYPE2:
  1080. pkt->count = -1;
  1081. break;
  1082. default:
  1083. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  1084. return -EINVAL;
  1085. }
  1086. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  1087. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  1088. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  1089. return -EINVAL;
  1090. }
  1091. return 0;
  1092. }
  1093. /**
  1094. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  1095. * @parser: parser structure holding parsing context.
  1096. *
  1097. * Userspace sends a special sequence for VLINE waits.
  1098. * PACKET0 - VLINE_START_END + value
  1099. * PACKET0 - WAIT_UNTIL +_value
  1100. * RELOC (P3) - crtc_id in reloc.
  1101. *
  1102. * This function parses this and relocates the VLINE START END
  1103. * and WAIT UNTIL packets to the correct crtc.
  1104. * It also detects a switched off crtc and nulls out the
  1105. * wait in that case.
  1106. */
  1107. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1108. {
  1109. struct drm_mode_object *obj;
  1110. struct drm_crtc *crtc;
  1111. struct radeon_crtc *radeon_crtc;
  1112. struct radeon_cs_packet p3reloc, waitreloc;
  1113. int crtc_id;
  1114. int r;
  1115. uint32_t header, h_idx, reg;
  1116. volatile uint32_t *ib;
  1117. ib = p->ib->ptr;
  1118. /* parse the wait until */
  1119. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  1120. if (r)
  1121. return r;
  1122. /* check its a wait until and only 1 count */
  1123. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  1124. waitreloc.count != 0) {
  1125. DRM_ERROR("vline wait had illegal wait until segment\n");
  1126. r = -EINVAL;
  1127. return r;
  1128. }
  1129. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  1130. DRM_ERROR("vline wait had illegal wait until\n");
  1131. r = -EINVAL;
  1132. return r;
  1133. }
  1134. /* jump over the NOP */
  1135. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  1136. if (r)
  1137. return r;
  1138. h_idx = p->idx - 2;
  1139. p->idx += waitreloc.count + 2;
  1140. p->idx += p3reloc.count + 2;
  1141. header = radeon_get_ib_value(p, h_idx);
  1142. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  1143. reg = CP_PACKET0_GET_REG(header);
  1144. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1145. if (!obj) {
  1146. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1147. r = -EINVAL;
  1148. goto out;
  1149. }
  1150. crtc = obj_to_crtc(obj);
  1151. radeon_crtc = to_radeon_crtc(crtc);
  1152. crtc_id = radeon_crtc->crtc_id;
  1153. if (!crtc->enabled) {
  1154. /* if the CRTC isn't enabled - we need to nop out the wait until */
  1155. ib[h_idx + 2] = PACKET2(0);
  1156. ib[h_idx + 3] = PACKET2(0);
  1157. } else if (crtc_id == 1) {
  1158. switch (reg) {
  1159. case AVIVO_D1MODE_VLINE_START_END:
  1160. header &= ~R300_CP_PACKET0_REG_MASK;
  1161. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  1162. break;
  1163. case RADEON_CRTC_GUI_TRIG_VLINE:
  1164. header &= ~R300_CP_PACKET0_REG_MASK;
  1165. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  1166. break;
  1167. default:
  1168. DRM_ERROR("unknown crtc reloc\n");
  1169. r = -EINVAL;
  1170. goto out;
  1171. }
  1172. ib[h_idx] = header;
  1173. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  1174. }
  1175. out:
  1176. return r;
  1177. }
  1178. /**
  1179. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  1180. * @parser: parser structure holding parsing context.
  1181. * @data: pointer to relocation data
  1182. * @offset_start: starting offset
  1183. * @offset_mask: offset mask (to align start offset on)
  1184. * @reloc: reloc informations
  1185. *
  1186. * Check next packet is relocation packet3, do bo validation and compute
  1187. * GPU offset using the provided start.
  1188. **/
  1189. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  1190. struct radeon_cs_reloc **cs_reloc)
  1191. {
  1192. struct radeon_cs_chunk *relocs_chunk;
  1193. struct radeon_cs_packet p3reloc;
  1194. unsigned idx;
  1195. int r;
  1196. if (p->chunk_relocs_idx == -1) {
  1197. DRM_ERROR("No relocation chunk !\n");
  1198. return -EINVAL;
  1199. }
  1200. *cs_reloc = NULL;
  1201. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  1202. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  1203. if (r) {
  1204. return r;
  1205. }
  1206. p->idx += p3reloc.count + 2;
  1207. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  1208. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  1209. p3reloc.idx);
  1210. r100_cs_dump_packet(p, &p3reloc);
  1211. return -EINVAL;
  1212. }
  1213. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  1214. if (idx >= relocs_chunk->length_dw) {
  1215. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  1216. idx, relocs_chunk->length_dw);
  1217. r100_cs_dump_packet(p, &p3reloc);
  1218. return -EINVAL;
  1219. }
  1220. /* FIXME: we assume reloc size is 4 dwords */
  1221. *cs_reloc = p->relocs_ptr[(idx / 4)];
  1222. return 0;
  1223. }
  1224. static int r100_get_vtx_size(uint32_t vtx_fmt)
  1225. {
  1226. int vtx_size;
  1227. vtx_size = 2;
  1228. /* ordered according to bits in spec */
  1229. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1230. vtx_size++;
  1231. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1232. vtx_size += 3;
  1233. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1234. vtx_size++;
  1235. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1236. vtx_size++;
  1237. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1238. vtx_size += 3;
  1239. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1240. vtx_size++;
  1241. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1242. vtx_size++;
  1243. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1244. vtx_size += 2;
  1245. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1246. vtx_size += 2;
  1247. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1248. vtx_size++;
  1249. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1250. vtx_size += 2;
  1251. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1252. vtx_size++;
  1253. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1254. vtx_size += 2;
  1255. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1256. vtx_size++;
  1257. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1258. vtx_size++;
  1259. /* blend weight */
  1260. if (vtx_fmt & (0x7 << 15))
  1261. vtx_size += (vtx_fmt >> 15) & 0x7;
  1262. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1263. vtx_size += 3;
  1264. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1265. vtx_size += 2;
  1266. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1267. vtx_size++;
  1268. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1269. vtx_size++;
  1270. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1271. vtx_size++;
  1272. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1273. vtx_size++;
  1274. return vtx_size;
  1275. }
  1276. static int r100_packet0_check(struct radeon_cs_parser *p,
  1277. struct radeon_cs_packet *pkt,
  1278. unsigned idx, unsigned reg)
  1279. {
  1280. struct radeon_cs_reloc *reloc;
  1281. struct r100_cs_track *track;
  1282. volatile uint32_t *ib;
  1283. uint32_t tmp;
  1284. int r;
  1285. int i, face;
  1286. u32 tile_flags = 0;
  1287. u32 idx_value;
  1288. ib = p->ib->ptr;
  1289. track = (struct r100_cs_track *)p->track;
  1290. idx_value = radeon_get_ib_value(p, idx);
  1291. switch (reg) {
  1292. case RADEON_CRTC_GUI_TRIG_VLINE:
  1293. r = r100_cs_packet_parse_vline(p);
  1294. if (r) {
  1295. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1296. idx, reg);
  1297. r100_cs_dump_packet(p, pkt);
  1298. return r;
  1299. }
  1300. break;
  1301. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1302. * range access */
  1303. case RADEON_DST_PITCH_OFFSET:
  1304. case RADEON_SRC_PITCH_OFFSET:
  1305. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1306. if (r)
  1307. return r;
  1308. break;
  1309. case RADEON_RB3D_DEPTHOFFSET:
  1310. r = r100_cs_packet_next_reloc(p, &reloc);
  1311. if (r) {
  1312. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1313. idx, reg);
  1314. r100_cs_dump_packet(p, pkt);
  1315. return r;
  1316. }
  1317. track->zb.robj = reloc->robj;
  1318. track->zb.offset = idx_value;
  1319. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1320. break;
  1321. case RADEON_RB3D_COLOROFFSET:
  1322. r = r100_cs_packet_next_reloc(p, &reloc);
  1323. if (r) {
  1324. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1325. idx, reg);
  1326. r100_cs_dump_packet(p, pkt);
  1327. return r;
  1328. }
  1329. track->cb[0].robj = reloc->robj;
  1330. track->cb[0].offset = idx_value;
  1331. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1332. break;
  1333. case RADEON_PP_TXOFFSET_0:
  1334. case RADEON_PP_TXOFFSET_1:
  1335. case RADEON_PP_TXOFFSET_2:
  1336. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1337. r = r100_cs_packet_next_reloc(p, &reloc);
  1338. if (r) {
  1339. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1340. idx, reg);
  1341. r100_cs_dump_packet(p, pkt);
  1342. return r;
  1343. }
  1344. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1345. track->textures[i].robj = reloc->robj;
  1346. break;
  1347. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1348. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1349. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1350. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1351. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1352. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1353. r = r100_cs_packet_next_reloc(p, &reloc);
  1354. if (r) {
  1355. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1356. idx, reg);
  1357. r100_cs_dump_packet(p, pkt);
  1358. return r;
  1359. }
  1360. track->textures[0].cube_info[i].offset = idx_value;
  1361. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1362. track->textures[0].cube_info[i].robj = reloc->robj;
  1363. break;
  1364. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1365. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1366. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1367. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1368. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1369. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1370. r = r100_cs_packet_next_reloc(p, &reloc);
  1371. if (r) {
  1372. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1373. idx, reg);
  1374. r100_cs_dump_packet(p, pkt);
  1375. return r;
  1376. }
  1377. track->textures[1].cube_info[i].offset = idx_value;
  1378. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1379. track->textures[1].cube_info[i].robj = reloc->robj;
  1380. break;
  1381. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1382. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1383. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1384. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1385. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1386. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1387. r = r100_cs_packet_next_reloc(p, &reloc);
  1388. if (r) {
  1389. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1390. idx, reg);
  1391. r100_cs_dump_packet(p, pkt);
  1392. return r;
  1393. }
  1394. track->textures[2].cube_info[i].offset = idx_value;
  1395. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1396. track->textures[2].cube_info[i].robj = reloc->robj;
  1397. break;
  1398. case RADEON_RE_WIDTH_HEIGHT:
  1399. track->maxy = ((idx_value >> 16) & 0x7FF);
  1400. break;
  1401. case RADEON_RB3D_COLORPITCH:
  1402. r = r100_cs_packet_next_reloc(p, &reloc);
  1403. if (r) {
  1404. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1405. idx, reg);
  1406. r100_cs_dump_packet(p, pkt);
  1407. return r;
  1408. }
  1409. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1410. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1411. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1412. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1413. tmp = idx_value & ~(0x7 << 16);
  1414. tmp |= tile_flags;
  1415. ib[idx] = tmp;
  1416. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1417. break;
  1418. case RADEON_RB3D_DEPTHPITCH:
  1419. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1420. break;
  1421. case RADEON_RB3D_CNTL:
  1422. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1423. case 7:
  1424. case 8:
  1425. case 9:
  1426. case 11:
  1427. case 12:
  1428. track->cb[0].cpp = 1;
  1429. break;
  1430. case 3:
  1431. case 4:
  1432. case 15:
  1433. track->cb[0].cpp = 2;
  1434. break;
  1435. case 6:
  1436. track->cb[0].cpp = 4;
  1437. break;
  1438. default:
  1439. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1440. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1441. return -EINVAL;
  1442. }
  1443. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1444. break;
  1445. case RADEON_RB3D_ZSTENCILCNTL:
  1446. switch (idx_value & 0xf) {
  1447. case 0:
  1448. track->zb.cpp = 2;
  1449. break;
  1450. case 2:
  1451. case 3:
  1452. case 4:
  1453. case 5:
  1454. case 9:
  1455. case 11:
  1456. track->zb.cpp = 4;
  1457. break;
  1458. default:
  1459. break;
  1460. }
  1461. break;
  1462. case RADEON_RB3D_ZPASS_ADDR:
  1463. r = r100_cs_packet_next_reloc(p, &reloc);
  1464. if (r) {
  1465. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1466. idx, reg);
  1467. r100_cs_dump_packet(p, pkt);
  1468. return r;
  1469. }
  1470. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1471. break;
  1472. case RADEON_PP_CNTL:
  1473. {
  1474. uint32_t temp = idx_value >> 4;
  1475. for (i = 0; i < track->num_texture; i++)
  1476. track->textures[i].enabled = !!(temp & (1 << i));
  1477. }
  1478. break;
  1479. case RADEON_SE_VF_CNTL:
  1480. track->vap_vf_cntl = idx_value;
  1481. break;
  1482. case RADEON_SE_VTX_FMT:
  1483. track->vtx_size = r100_get_vtx_size(idx_value);
  1484. break;
  1485. case RADEON_PP_TEX_SIZE_0:
  1486. case RADEON_PP_TEX_SIZE_1:
  1487. case RADEON_PP_TEX_SIZE_2:
  1488. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1489. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1490. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1491. break;
  1492. case RADEON_PP_TEX_PITCH_0:
  1493. case RADEON_PP_TEX_PITCH_1:
  1494. case RADEON_PP_TEX_PITCH_2:
  1495. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1496. track->textures[i].pitch = idx_value + 32;
  1497. break;
  1498. case RADEON_PP_TXFILTER_0:
  1499. case RADEON_PP_TXFILTER_1:
  1500. case RADEON_PP_TXFILTER_2:
  1501. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1502. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1503. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1504. tmp = (idx_value >> 23) & 0x7;
  1505. if (tmp == 2 || tmp == 6)
  1506. track->textures[i].roundup_w = false;
  1507. tmp = (idx_value >> 27) & 0x7;
  1508. if (tmp == 2 || tmp == 6)
  1509. track->textures[i].roundup_h = false;
  1510. break;
  1511. case RADEON_PP_TXFORMAT_0:
  1512. case RADEON_PP_TXFORMAT_1:
  1513. case RADEON_PP_TXFORMAT_2:
  1514. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1515. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1516. track->textures[i].use_pitch = 1;
  1517. } else {
  1518. track->textures[i].use_pitch = 0;
  1519. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1520. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1521. }
  1522. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1523. track->textures[i].tex_coord_type = 2;
  1524. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1525. case RADEON_TXFORMAT_I8:
  1526. case RADEON_TXFORMAT_RGB332:
  1527. case RADEON_TXFORMAT_Y8:
  1528. track->textures[i].cpp = 1;
  1529. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1530. break;
  1531. case RADEON_TXFORMAT_AI88:
  1532. case RADEON_TXFORMAT_ARGB1555:
  1533. case RADEON_TXFORMAT_RGB565:
  1534. case RADEON_TXFORMAT_ARGB4444:
  1535. case RADEON_TXFORMAT_VYUY422:
  1536. case RADEON_TXFORMAT_YVYU422:
  1537. case RADEON_TXFORMAT_SHADOW16:
  1538. case RADEON_TXFORMAT_LDUDV655:
  1539. case RADEON_TXFORMAT_DUDV88:
  1540. track->textures[i].cpp = 2;
  1541. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1542. break;
  1543. case RADEON_TXFORMAT_ARGB8888:
  1544. case RADEON_TXFORMAT_RGBA8888:
  1545. case RADEON_TXFORMAT_SHADOW32:
  1546. case RADEON_TXFORMAT_LDUDUV8888:
  1547. track->textures[i].cpp = 4;
  1548. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1549. break;
  1550. case RADEON_TXFORMAT_DXT1:
  1551. track->textures[i].cpp = 1;
  1552. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1553. break;
  1554. case RADEON_TXFORMAT_DXT23:
  1555. case RADEON_TXFORMAT_DXT45:
  1556. track->textures[i].cpp = 1;
  1557. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1558. break;
  1559. }
  1560. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1561. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1562. break;
  1563. case RADEON_PP_CUBIC_FACES_0:
  1564. case RADEON_PP_CUBIC_FACES_1:
  1565. case RADEON_PP_CUBIC_FACES_2:
  1566. tmp = idx_value;
  1567. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1568. for (face = 0; face < 4; face++) {
  1569. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1570. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1571. }
  1572. break;
  1573. default:
  1574. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1575. reg, idx);
  1576. return -EINVAL;
  1577. }
  1578. return 0;
  1579. }
  1580. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1581. struct radeon_cs_packet *pkt,
  1582. struct radeon_bo *robj)
  1583. {
  1584. unsigned idx;
  1585. u32 value;
  1586. idx = pkt->idx + 1;
  1587. value = radeon_get_ib_value(p, idx + 2);
  1588. if ((value + 1) > radeon_bo_size(robj)) {
  1589. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1590. "(need %u have %lu) !\n",
  1591. value + 1,
  1592. radeon_bo_size(robj));
  1593. return -EINVAL;
  1594. }
  1595. return 0;
  1596. }
  1597. static int r100_packet3_check(struct radeon_cs_parser *p,
  1598. struct radeon_cs_packet *pkt)
  1599. {
  1600. struct radeon_cs_reloc *reloc;
  1601. struct r100_cs_track *track;
  1602. unsigned idx;
  1603. volatile uint32_t *ib;
  1604. int r;
  1605. ib = p->ib->ptr;
  1606. idx = pkt->idx + 1;
  1607. track = (struct r100_cs_track *)p->track;
  1608. switch (pkt->opcode) {
  1609. case PACKET3_3D_LOAD_VBPNTR:
  1610. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1611. if (r)
  1612. return r;
  1613. break;
  1614. case PACKET3_INDX_BUFFER:
  1615. r = r100_cs_packet_next_reloc(p, &reloc);
  1616. if (r) {
  1617. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1618. r100_cs_dump_packet(p, pkt);
  1619. return r;
  1620. }
  1621. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1622. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1623. if (r) {
  1624. return r;
  1625. }
  1626. break;
  1627. case 0x23:
  1628. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1629. r = r100_cs_packet_next_reloc(p, &reloc);
  1630. if (r) {
  1631. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1632. r100_cs_dump_packet(p, pkt);
  1633. return r;
  1634. }
  1635. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1636. track->num_arrays = 1;
  1637. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1638. track->arrays[0].robj = reloc->robj;
  1639. track->arrays[0].esize = track->vtx_size;
  1640. track->max_indx = radeon_get_ib_value(p, idx+1);
  1641. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1642. track->immd_dwords = pkt->count - 1;
  1643. r = r100_cs_track_check(p->rdev, track);
  1644. if (r)
  1645. return r;
  1646. break;
  1647. case PACKET3_3D_DRAW_IMMD:
  1648. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1649. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1650. return -EINVAL;
  1651. }
  1652. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1653. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1654. track->immd_dwords = pkt->count - 1;
  1655. r = r100_cs_track_check(p->rdev, track);
  1656. if (r)
  1657. return r;
  1658. break;
  1659. /* triggers drawing using in-packet vertex data */
  1660. case PACKET3_3D_DRAW_IMMD_2:
  1661. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1662. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1663. return -EINVAL;
  1664. }
  1665. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1666. track->immd_dwords = pkt->count;
  1667. r = r100_cs_track_check(p->rdev, track);
  1668. if (r)
  1669. return r;
  1670. break;
  1671. /* triggers drawing using in-packet vertex data */
  1672. case PACKET3_3D_DRAW_VBUF_2:
  1673. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1674. r = r100_cs_track_check(p->rdev, track);
  1675. if (r)
  1676. return r;
  1677. break;
  1678. /* triggers drawing of vertex buffers setup elsewhere */
  1679. case PACKET3_3D_DRAW_INDX_2:
  1680. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1681. r = r100_cs_track_check(p->rdev, track);
  1682. if (r)
  1683. return r;
  1684. break;
  1685. /* triggers drawing using indices to vertex buffer */
  1686. case PACKET3_3D_DRAW_VBUF:
  1687. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1688. r = r100_cs_track_check(p->rdev, track);
  1689. if (r)
  1690. return r;
  1691. break;
  1692. /* triggers drawing of vertex buffers setup elsewhere */
  1693. case PACKET3_3D_DRAW_INDX:
  1694. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1695. r = r100_cs_track_check(p->rdev, track);
  1696. if (r)
  1697. return r;
  1698. break;
  1699. /* triggers drawing using indices to vertex buffer */
  1700. case PACKET3_3D_CLEAR_HIZ:
  1701. case PACKET3_3D_CLEAR_ZMASK:
  1702. if (p->rdev->hyperz_filp != p->filp)
  1703. return -EINVAL;
  1704. break;
  1705. case PACKET3_NOP:
  1706. break;
  1707. default:
  1708. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1709. return -EINVAL;
  1710. }
  1711. return 0;
  1712. }
  1713. int r100_cs_parse(struct radeon_cs_parser *p)
  1714. {
  1715. struct radeon_cs_packet pkt;
  1716. struct r100_cs_track *track;
  1717. int r;
  1718. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1719. r100_cs_track_clear(p->rdev, track);
  1720. p->track = track;
  1721. do {
  1722. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1723. if (r) {
  1724. return r;
  1725. }
  1726. p->idx += pkt.count + 2;
  1727. switch (pkt.type) {
  1728. case PACKET_TYPE0:
  1729. if (p->rdev->family >= CHIP_R200)
  1730. r = r100_cs_parse_packet0(p, &pkt,
  1731. p->rdev->config.r100.reg_safe_bm,
  1732. p->rdev->config.r100.reg_safe_bm_size,
  1733. &r200_packet0_check);
  1734. else
  1735. r = r100_cs_parse_packet0(p, &pkt,
  1736. p->rdev->config.r100.reg_safe_bm,
  1737. p->rdev->config.r100.reg_safe_bm_size,
  1738. &r100_packet0_check);
  1739. break;
  1740. case PACKET_TYPE2:
  1741. break;
  1742. case PACKET_TYPE3:
  1743. r = r100_packet3_check(p, &pkt);
  1744. break;
  1745. default:
  1746. DRM_ERROR("Unknown packet type %d !\n",
  1747. pkt.type);
  1748. return -EINVAL;
  1749. }
  1750. if (r) {
  1751. return r;
  1752. }
  1753. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1754. return 0;
  1755. }
  1756. /*
  1757. * Global GPU functions
  1758. */
  1759. void r100_errata(struct radeon_device *rdev)
  1760. {
  1761. rdev->pll_errata = 0;
  1762. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1763. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1764. }
  1765. if (rdev->family == CHIP_RV100 ||
  1766. rdev->family == CHIP_RS100 ||
  1767. rdev->family == CHIP_RS200) {
  1768. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1769. }
  1770. }
  1771. /* Wait for vertical sync on primary CRTC */
  1772. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1773. {
  1774. uint32_t crtc_gen_cntl, tmp;
  1775. int i;
  1776. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1777. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1778. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1779. return;
  1780. }
  1781. /* Clear the CRTC_VBLANK_SAVE bit */
  1782. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1783. for (i = 0; i < rdev->usec_timeout; i++) {
  1784. tmp = RREG32(RADEON_CRTC_STATUS);
  1785. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1786. return;
  1787. }
  1788. DRM_UDELAY(1);
  1789. }
  1790. }
  1791. /* Wait for vertical sync on secondary CRTC */
  1792. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1793. {
  1794. uint32_t crtc2_gen_cntl, tmp;
  1795. int i;
  1796. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1797. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1798. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1799. return;
  1800. /* Clear the CRTC_VBLANK_SAVE bit */
  1801. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1802. for (i = 0; i < rdev->usec_timeout; i++) {
  1803. tmp = RREG32(RADEON_CRTC2_STATUS);
  1804. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1805. return;
  1806. }
  1807. DRM_UDELAY(1);
  1808. }
  1809. }
  1810. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1811. {
  1812. unsigned i;
  1813. uint32_t tmp;
  1814. for (i = 0; i < rdev->usec_timeout; i++) {
  1815. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1816. if (tmp >= n) {
  1817. return 0;
  1818. }
  1819. DRM_UDELAY(1);
  1820. }
  1821. return -1;
  1822. }
  1823. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1824. {
  1825. unsigned i;
  1826. uint32_t tmp;
  1827. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1828. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1829. " Bad things might happen.\n");
  1830. }
  1831. for (i = 0; i < rdev->usec_timeout; i++) {
  1832. tmp = RREG32(RADEON_RBBM_STATUS);
  1833. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  1834. return 0;
  1835. }
  1836. DRM_UDELAY(1);
  1837. }
  1838. return -1;
  1839. }
  1840. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1841. {
  1842. unsigned i;
  1843. uint32_t tmp;
  1844. for (i = 0; i < rdev->usec_timeout; i++) {
  1845. /* read MC_STATUS */
  1846. tmp = RREG32(RADEON_MC_STATUS);
  1847. if (tmp & RADEON_MC_IDLE) {
  1848. return 0;
  1849. }
  1850. DRM_UDELAY(1);
  1851. }
  1852. return -1;
  1853. }
  1854. void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
  1855. {
  1856. lockup->last_cp_rptr = cp->rptr;
  1857. lockup->last_jiffies = jiffies;
  1858. }
  1859. /**
  1860. * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
  1861. * @rdev: radeon device structure
  1862. * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations
  1863. * @cp: radeon_cp structure holding CP information
  1864. *
  1865. * We don't need to initialize the lockup tracking information as we will either
  1866. * have CP rptr to a different value of jiffies wrap around which will force
  1867. * initialization of the lockup tracking informations.
  1868. *
  1869. * A possible false positivie is if we get call after while and last_cp_rptr ==
  1870. * the current CP rptr, even if it's unlikely it might happen. To avoid this
  1871. * if the elapsed time since last call is bigger than 2 second than we return
  1872. * false and update the tracking information. Due to this the caller must call
  1873. * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
  1874. * the fencing code should be cautious about that.
  1875. *
  1876. * Caller should write to the ring to force CP to do something so we don't get
  1877. * false positive when CP is just gived nothing to do.
  1878. *
  1879. **/
  1880. bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
  1881. {
  1882. unsigned long cjiffies, elapsed;
  1883. cjiffies = jiffies;
  1884. if (!time_after(cjiffies, lockup->last_jiffies)) {
  1885. /* likely a wrap around */
  1886. lockup->last_cp_rptr = cp->rptr;
  1887. lockup->last_jiffies = jiffies;
  1888. return false;
  1889. }
  1890. if (cp->rptr != lockup->last_cp_rptr) {
  1891. /* CP is still working no lockup */
  1892. lockup->last_cp_rptr = cp->rptr;
  1893. lockup->last_jiffies = jiffies;
  1894. return false;
  1895. }
  1896. elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
  1897. if (elapsed >= 10000) {
  1898. dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
  1899. return true;
  1900. }
  1901. /* give a chance to the GPU ... */
  1902. return false;
  1903. }
  1904. bool r100_gpu_is_lockup(struct radeon_device *rdev)
  1905. {
  1906. u32 rbbm_status;
  1907. int r;
  1908. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  1909. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  1910. r100_gpu_lockup_update(&rdev->config.r100.lockup, &rdev->cp);
  1911. return false;
  1912. }
  1913. /* force CP activities */
  1914. r = radeon_ring_lock(rdev, 2);
  1915. if (!r) {
  1916. /* PACKET2 NOP */
  1917. radeon_ring_write(rdev, 0x80000000);
  1918. radeon_ring_write(rdev, 0x80000000);
  1919. radeon_ring_unlock_commit(rdev);
  1920. }
  1921. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  1922. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, &rdev->cp);
  1923. }
  1924. void r100_bm_disable(struct radeon_device *rdev)
  1925. {
  1926. u32 tmp;
  1927. /* disable bus mastering */
  1928. tmp = RREG32(R_000030_BUS_CNTL);
  1929. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
  1930. mdelay(1);
  1931. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
  1932. mdelay(1);
  1933. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
  1934. tmp = RREG32(RADEON_BUS_CNTL);
  1935. mdelay(1);
  1936. pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
  1937. pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
  1938. mdelay(1);
  1939. }
  1940. int r100_asic_reset(struct radeon_device *rdev)
  1941. {
  1942. struct r100_mc_save save;
  1943. u32 status, tmp;
  1944. r100_mc_stop(rdev, &save);
  1945. status = RREG32(R_000E40_RBBM_STATUS);
  1946. if (!G_000E40_GUI_ACTIVE(status)) {
  1947. return 0;
  1948. }
  1949. status = RREG32(R_000E40_RBBM_STATUS);
  1950. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1951. /* stop CP */
  1952. WREG32(RADEON_CP_CSQ_CNTL, 0);
  1953. tmp = RREG32(RADEON_CP_RB_CNTL);
  1954. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  1955. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  1956. WREG32(RADEON_CP_RB_WPTR, 0);
  1957. WREG32(RADEON_CP_RB_CNTL, tmp);
  1958. /* save PCI state */
  1959. pci_save_state(rdev->pdev);
  1960. /* disable bus mastering */
  1961. r100_bm_disable(rdev);
  1962. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
  1963. S_0000F0_SOFT_RESET_RE(1) |
  1964. S_0000F0_SOFT_RESET_PP(1) |
  1965. S_0000F0_SOFT_RESET_RB(1));
  1966. RREG32(R_0000F0_RBBM_SOFT_RESET);
  1967. mdelay(500);
  1968. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  1969. mdelay(1);
  1970. status = RREG32(R_000E40_RBBM_STATUS);
  1971. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1972. /* reset CP */
  1973. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  1974. RREG32(R_0000F0_RBBM_SOFT_RESET);
  1975. mdelay(500);
  1976. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  1977. mdelay(1);
  1978. status = RREG32(R_000E40_RBBM_STATUS);
  1979. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1980. /* restore PCI & busmastering */
  1981. pci_restore_state(rdev->pdev);
  1982. r100_enable_bm(rdev);
  1983. /* Check if GPU is idle */
  1984. if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
  1985. G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
  1986. dev_err(rdev->dev, "failed to reset GPU\n");
  1987. rdev->gpu_lockup = true;
  1988. return -1;
  1989. }
  1990. r100_mc_resume(rdev, &save);
  1991. dev_info(rdev->dev, "GPU reset succeed\n");
  1992. return 0;
  1993. }
  1994. void r100_set_common_regs(struct radeon_device *rdev)
  1995. {
  1996. struct drm_device *dev = rdev->ddev;
  1997. bool force_dac2 = false;
  1998. u32 tmp;
  1999. /* set these so they don't interfere with anything */
  2000. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  2001. WREG32(RADEON_SUBPIC_CNTL, 0);
  2002. WREG32(RADEON_VIPH_CONTROL, 0);
  2003. WREG32(RADEON_I2C_CNTL_1, 0);
  2004. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  2005. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  2006. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  2007. /* always set up dac2 on rn50 and some rv100 as lots
  2008. * of servers seem to wire it up to a VGA port but
  2009. * don't report it in the bios connector
  2010. * table.
  2011. */
  2012. switch (dev->pdev->device) {
  2013. /* RN50 */
  2014. case 0x515e:
  2015. case 0x5969:
  2016. force_dac2 = true;
  2017. break;
  2018. /* RV100*/
  2019. case 0x5159:
  2020. case 0x515a:
  2021. /* DELL triple head servers */
  2022. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  2023. ((dev->pdev->subsystem_device == 0x016c) ||
  2024. (dev->pdev->subsystem_device == 0x016d) ||
  2025. (dev->pdev->subsystem_device == 0x016e) ||
  2026. (dev->pdev->subsystem_device == 0x016f) ||
  2027. (dev->pdev->subsystem_device == 0x0170) ||
  2028. (dev->pdev->subsystem_device == 0x017d) ||
  2029. (dev->pdev->subsystem_device == 0x017e) ||
  2030. (dev->pdev->subsystem_device == 0x0183) ||
  2031. (dev->pdev->subsystem_device == 0x018a) ||
  2032. (dev->pdev->subsystem_device == 0x019a)))
  2033. force_dac2 = true;
  2034. break;
  2035. }
  2036. if (force_dac2) {
  2037. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  2038. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  2039. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  2040. /* For CRT on DAC2, don't turn it on if BIOS didn't
  2041. enable it, even it's detected.
  2042. */
  2043. /* force it to crtc0 */
  2044. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  2045. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  2046. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  2047. /* set up the TV DAC */
  2048. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  2049. RADEON_TV_DAC_STD_MASK |
  2050. RADEON_TV_DAC_RDACPD |
  2051. RADEON_TV_DAC_GDACPD |
  2052. RADEON_TV_DAC_BDACPD |
  2053. RADEON_TV_DAC_BGADJ_MASK |
  2054. RADEON_TV_DAC_DACADJ_MASK);
  2055. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  2056. RADEON_TV_DAC_NHOLD |
  2057. RADEON_TV_DAC_STD_PS2 |
  2058. (0x58 << 16));
  2059. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  2060. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  2061. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  2062. }
  2063. /* switch PM block to ACPI mode */
  2064. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  2065. tmp &= ~RADEON_PM_MODE_SEL;
  2066. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  2067. }
  2068. /*
  2069. * VRAM info
  2070. */
  2071. static void r100_vram_get_type(struct radeon_device *rdev)
  2072. {
  2073. uint32_t tmp;
  2074. rdev->mc.vram_is_ddr = false;
  2075. if (rdev->flags & RADEON_IS_IGP)
  2076. rdev->mc.vram_is_ddr = true;
  2077. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  2078. rdev->mc.vram_is_ddr = true;
  2079. if ((rdev->family == CHIP_RV100) ||
  2080. (rdev->family == CHIP_RS100) ||
  2081. (rdev->family == CHIP_RS200)) {
  2082. tmp = RREG32(RADEON_MEM_CNTL);
  2083. if (tmp & RV100_HALF_MODE) {
  2084. rdev->mc.vram_width = 32;
  2085. } else {
  2086. rdev->mc.vram_width = 64;
  2087. }
  2088. if (rdev->flags & RADEON_SINGLE_CRTC) {
  2089. rdev->mc.vram_width /= 4;
  2090. rdev->mc.vram_is_ddr = true;
  2091. }
  2092. } else if (rdev->family <= CHIP_RV280) {
  2093. tmp = RREG32(RADEON_MEM_CNTL);
  2094. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  2095. rdev->mc.vram_width = 128;
  2096. } else {
  2097. rdev->mc.vram_width = 64;
  2098. }
  2099. } else {
  2100. /* newer IGPs */
  2101. rdev->mc.vram_width = 128;
  2102. }
  2103. }
  2104. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  2105. {
  2106. u32 aper_size;
  2107. u8 byte;
  2108. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2109. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  2110. * that is has the 2nd generation multifunction PCI interface
  2111. */
  2112. if (rdev->family == CHIP_RV280 ||
  2113. rdev->family >= CHIP_RV350) {
  2114. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  2115. ~RADEON_HDP_APER_CNTL);
  2116. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  2117. return aper_size * 2;
  2118. }
  2119. /* Older cards have all sorts of funny issues to deal with. First
  2120. * check if it's a multifunction card by reading the PCI config
  2121. * header type... Limit those to one aperture size
  2122. */
  2123. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  2124. if (byte & 0x80) {
  2125. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  2126. DRM_INFO("Limiting VRAM to one aperture\n");
  2127. return aper_size;
  2128. }
  2129. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  2130. * have set it up. We don't write this as it's broken on some ASICs but
  2131. * we expect the BIOS to have done the right thing (might be too optimistic...)
  2132. */
  2133. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  2134. return aper_size * 2;
  2135. return aper_size;
  2136. }
  2137. void r100_vram_init_sizes(struct radeon_device *rdev)
  2138. {
  2139. u64 config_aper_size;
  2140. /* work out accessible VRAM */
  2141. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2142. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2143. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  2144. /* FIXME we don't use the second aperture yet when we could use it */
  2145. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  2146. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2147. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  2148. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2149. if (rdev->flags & RADEON_IS_IGP) {
  2150. uint32_t tom;
  2151. /* read NB_TOM to get the amount of ram stolen for the GPU */
  2152. tom = RREG32(RADEON_NB_TOM);
  2153. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  2154. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2155. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2156. } else {
  2157. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  2158. /* Some production boards of m6 will report 0
  2159. * if it's 8 MB
  2160. */
  2161. if (rdev->mc.real_vram_size == 0) {
  2162. rdev->mc.real_vram_size = 8192 * 1024;
  2163. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2164. }
  2165. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  2166. * Novell bug 204882 + along with lots of ubuntu ones
  2167. */
  2168. if (rdev->mc.aper_size > config_aper_size)
  2169. config_aper_size = rdev->mc.aper_size;
  2170. if (config_aper_size > rdev->mc.real_vram_size)
  2171. rdev->mc.mc_vram_size = config_aper_size;
  2172. else
  2173. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2174. }
  2175. }
  2176. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  2177. {
  2178. uint32_t temp;
  2179. temp = RREG32(RADEON_CONFIG_CNTL);
  2180. if (state == false) {
  2181. temp &= ~(1<<8);
  2182. temp |= (1<<9);
  2183. } else {
  2184. temp &= ~(1<<9);
  2185. }
  2186. WREG32(RADEON_CONFIG_CNTL, temp);
  2187. }
  2188. void r100_mc_init(struct radeon_device *rdev)
  2189. {
  2190. u64 base;
  2191. r100_vram_get_type(rdev);
  2192. r100_vram_init_sizes(rdev);
  2193. base = rdev->mc.aper_base;
  2194. if (rdev->flags & RADEON_IS_IGP)
  2195. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  2196. radeon_vram_location(rdev, &rdev->mc, base);
  2197. rdev->mc.gtt_base_align = 0;
  2198. if (!(rdev->flags & RADEON_IS_AGP))
  2199. radeon_gtt_location(rdev, &rdev->mc);
  2200. radeon_update_bandwidth_info(rdev);
  2201. }
  2202. /*
  2203. * Indirect registers accessor
  2204. */
  2205. void r100_pll_errata_after_index(struct radeon_device *rdev)
  2206. {
  2207. if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
  2208. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  2209. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  2210. }
  2211. }
  2212. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  2213. {
  2214. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  2215. * or the chip could hang on a subsequent access
  2216. */
  2217. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  2218. udelay(5000);
  2219. }
  2220. /* This function is required to workaround a hardware bug in some (all?)
  2221. * revisions of the R300. This workaround should be called after every
  2222. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  2223. * may not be correct.
  2224. */
  2225. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  2226. uint32_t save, tmp;
  2227. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  2228. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  2229. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  2230. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  2231. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  2232. }
  2233. }
  2234. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  2235. {
  2236. uint32_t data;
  2237. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  2238. r100_pll_errata_after_index(rdev);
  2239. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  2240. r100_pll_errata_after_data(rdev);
  2241. return data;
  2242. }
  2243. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2244. {
  2245. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  2246. r100_pll_errata_after_index(rdev);
  2247. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  2248. r100_pll_errata_after_data(rdev);
  2249. }
  2250. void r100_set_safe_registers(struct radeon_device *rdev)
  2251. {
  2252. if (ASIC_IS_RN50(rdev)) {
  2253. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  2254. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  2255. } else if (rdev->family < CHIP_R200) {
  2256. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  2257. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  2258. } else {
  2259. r200_set_safe_registers(rdev);
  2260. }
  2261. }
  2262. /*
  2263. * Debugfs info
  2264. */
  2265. #if defined(CONFIG_DEBUG_FS)
  2266. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  2267. {
  2268. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2269. struct drm_device *dev = node->minor->dev;
  2270. struct radeon_device *rdev = dev->dev_private;
  2271. uint32_t reg, value;
  2272. unsigned i;
  2273. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  2274. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  2275. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2276. for (i = 0; i < 64; i++) {
  2277. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  2278. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  2279. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  2280. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  2281. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  2282. }
  2283. return 0;
  2284. }
  2285. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2286. {
  2287. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2288. struct drm_device *dev = node->minor->dev;
  2289. struct radeon_device *rdev = dev->dev_private;
  2290. uint32_t rdp, wdp;
  2291. unsigned count, i, j;
  2292. radeon_ring_free_size(rdev);
  2293. rdp = RREG32(RADEON_CP_RB_RPTR);
  2294. wdp = RREG32(RADEON_CP_RB_WPTR);
  2295. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  2296. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2297. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  2298. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  2299. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  2300. seq_printf(m, "%u dwords in ring\n", count);
  2301. for (j = 0; j <= count; j++) {
  2302. i = (rdp + j) & rdev->cp.ptr_mask;
  2303. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  2304. }
  2305. return 0;
  2306. }
  2307. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2308. {
  2309. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2310. struct drm_device *dev = node->minor->dev;
  2311. struct radeon_device *rdev = dev->dev_private;
  2312. uint32_t csq_stat, csq2_stat, tmp;
  2313. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2314. unsigned i;
  2315. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2316. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2317. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2318. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2319. r_rptr = (csq_stat >> 0) & 0x3ff;
  2320. r_wptr = (csq_stat >> 10) & 0x3ff;
  2321. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2322. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2323. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2324. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2325. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2326. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2327. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2328. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2329. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2330. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2331. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2332. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2333. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2334. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2335. seq_printf(m, "Ring fifo:\n");
  2336. for (i = 0; i < 256; i++) {
  2337. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2338. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2339. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2340. }
  2341. seq_printf(m, "Indirect1 fifo:\n");
  2342. for (i = 256; i <= 512; i++) {
  2343. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2344. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2345. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2346. }
  2347. seq_printf(m, "Indirect2 fifo:\n");
  2348. for (i = 640; i < ib1_wptr; i++) {
  2349. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2350. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2351. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2352. }
  2353. return 0;
  2354. }
  2355. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2356. {
  2357. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2358. struct drm_device *dev = node->minor->dev;
  2359. struct radeon_device *rdev = dev->dev_private;
  2360. uint32_t tmp;
  2361. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2362. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2363. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2364. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2365. tmp = RREG32(RADEON_BUS_CNTL);
  2366. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2367. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2368. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2369. tmp = RREG32(RADEON_AGP_BASE);
  2370. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2371. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2372. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2373. tmp = RREG32(0x01D0);
  2374. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2375. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2376. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2377. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2378. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2379. tmp = RREG32(0x01E4);
  2380. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2381. return 0;
  2382. }
  2383. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2384. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2385. };
  2386. static struct drm_info_list r100_debugfs_cp_list[] = {
  2387. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2388. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2389. };
  2390. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2391. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2392. };
  2393. #endif
  2394. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2395. {
  2396. #if defined(CONFIG_DEBUG_FS)
  2397. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2398. #else
  2399. return 0;
  2400. #endif
  2401. }
  2402. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2403. {
  2404. #if defined(CONFIG_DEBUG_FS)
  2405. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2406. #else
  2407. return 0;
  2408. #endif
  2409. }
  2410. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2411. {
  2412. #if defined(CONFIG_DEBUG_FS)
  2413. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2414. #else
  2415. return 0;
  2416. #endif
  2417. }
  2418. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2419. uint32_t tiling_flags, uint32_t pitch,
  2420. uint32_t offset, uint32_t obj_size)
  2421. {
  2422. int surf_index = reg * 16;
  2423. int flags = 0;
  2424. if (rdev->family <= CHIP_RS200) {
  2425. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2426. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2427. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2428. if (tiling_flags & RADEON_TILING_MACRO)
  2429. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2430. } else if (rdev->family <= CHIP_RV280) {
  2431. if (tiling_flags & (RADEON_TILING_MACRO))
  2432. flags |= R200_SURF_TILE_COLOR_MACRO;
  2433. if (tiling_flags & RADEON_TILING_MICRO)
  2434. flags |= R200_SURF_TILE_COLOR_MICRO;
  2435. } else {
  2436. if (tiling_flags & RADEON_TILING_MACRO)
  2437. flags |= R300_SURF_TILE_MACRO;
  2438. if (tiling_flags & RADEON_TILING_MICRO)
  2439. flags |= R300_SURF_TILE_MICRO;
  2440. }
  2441. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2442. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2443. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2444. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2445. /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
  2446. if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
  2447. if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
  2448. if (ASIC_IS_RN50(rdev))
  2449. pitch /= 16;
  2450. }
  2451. /* r100/r200 divide by 16 */
  2452. if (rdev->family < CHIP_R300)
  2453. flags |= pitch / 16;
  2454. else
  2455. flags |= pitch / 8;
  2456. DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2457. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2458. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2459. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2460. return 0;
  2461. }
  2462. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2463. {
  2464. int surf_index = reg * 16;
  2465. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2466. }
  2467. void r100_bandwidth_update(struct radeon_device *rdev)
  2468. {
  2469. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2470. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2471. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2472. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2473. fixed20_12 memtcas_ff[8] = {
  2474. dfixed_init(1),
  2475. dfixed_init(2),
  2476. dfixed_init(3),
  2477. dfixed_init(0),
  2478. dfixed_init_half(1),
  2479. dfixed_init_half(2),
  2480. dfixed_init(0),
  2481. };
  2482. fixed20_12 memtcas_rs480_ff[8] = {
  2483. dfixed_init(0),
  2484. dfixed_init(1),
  2485. dfixed_init(2),
  2486. dfixed_init(3),
  2487. dfixed_init(0),
  2488. dfixed_init_half(1),
  2489. dfixed_init_half(2),
  2490. dfixed_init_half(3),
  2491. };
  2492. fixed20_12 memtcas2_ff[8] = {
  2493. dfixed_init(0),
  2494. dfixed_init(1),
  2495. dfixed_init(2),
  2496. dfixed_init(3),
  2497. dfixed_init(4),
  2498. dfixed_init(5),
  2499. dfixed_init(6),
  2500. dfixed_init(7),
  2501. };
  2502. fixed20_12 memtrbs[8] = {
  2503. dfixed_init(1),
  2504. dfixed_init_half(1),
  2505. dfixed_init(2),
  2506. dfixed_init_half(2),
  2507. dfixed_init(3),
  2508. dfixed_init_half(3),
  2509. dfixed_init(4),
  2510. dfixed_init_half(4)
  2511. };
  2512. fixed20_12 memtrbs_r4xx[8] = {
  2513. dfixed_init(4),
  2514. dfixed_init(5),
  2515. dfixed_init(6),
  2516. dfixed_init(7),
  2517. dfixed_init(8),
  2518. dfixed_init(9),
  2519. dfixed_init(10),
  2520. dfixed_init(11)
  2521. };
  2522. fixed20_12 min_mem_eff;
  2523. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2524. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2525. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2526. disp_drain_rate2, read_return_rate;
  2527. fixed20_12 time_disp1_drop_priority;
  2528. int c;
  2529. int cur_size = 16; /* in octawords */
  2530. int critical_point = 0, critical_point2;
  2531. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2532. int stop_req, max_stop_req;
  2533. struct drm_display_mode *mode1 = NULL;
  2534. struct drm_display_mode *mode2 = NULL;
  2535. uint32_t pixel_bytes1 = 0;
  2536. uint32_t pixel_bytes2 = 0;
  2537. radeon_update_display_priority(rdev);
  2538. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2539. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2540. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2541. }
  2542. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2543. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2544. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2545. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2546. }
  2547. }
  2548. min_mem_eff.full = dfixed_const_8(0);
  2549. /* get modes */
  2550. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2551. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2552. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2553. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2554. /* check crtc enables */
  2555. if (mode2)
  2556. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2557. if (mode1)
  2558. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2559. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2560. }
  2561. /*
  2562. * determine is there is enough bw for current mode
  2563. */
  2564. sclk_ff = rdev->pm.sclk;
  2565. mclk_ff = rdev->pm.mclk;
  2566. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2567. temp_ff.full = dfixed_const(temp);
  2568. mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
  2569. pix_clk.full = 0;
  2570. pix_clk2.full = 0;
  2571. peak_disp_bw.full = 0;
  2572. if (mode1) {
  2573. temp_ff.full = dfixed_const(1000);
  2574. pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
  2575. pix_clk.full = dfixed_div(pix_clk, temp_ff);
  2576. temp_ff.full = dfixed_const(pixel_bytes1);
  2577. peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
  2578. }
  2579. if (mode2) {
  2580. temp_ff.full = dfixed_const(1000);
  2581. pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
  2582. pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
  2583. temp_ff.full = dfixed_const(pixel_bytes2);
  2584. peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
  2585. }
  2586. mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
  2587. if (peak_disp_bw.full >= mem_bw.full) {
  2588. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2589. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2590. }
  2591. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2592. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2593. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2594. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2595. mem_trp = ((temp & 0x3)) + 1;
  2596. mem_tras = ((temp & 0x70) >> 4) + 1;
  2597. } else if (rdev->family == CHIP_R300 ||
  2598. rdev->family == CHIP_R350) { /* r300, r350 */
  2599. mem_trcd = (temp & 0x7) + 1;
  2600. mem_trp = ((temp >> 8) & 0x7) + 1;
  2601. mem_tras = ((temp >> 11) & 0xf) + 4;
  2602. } else if (rdev->family == CHIP_RV350 ||
  2603. rdev->family <= CHIP_RV380) {
  2604. /* rv3x0 */
  2605. mem_trcd = (temp & 0x7) + 3;
  2606. mem_trp = ((temp >> 8) & 0x7) + 3;
  2607. mem_tras = ((temp >> 11) & 0xf) + 6;
  2608. } else if (rdev->family == CHIP_R420 ||
  2609. rdev->family == CHIP_R423 ||
  2610. rdev->family == CHIP_RV410) {
  2611. /* r4xx */
  2612. mem_trcd = (temp & 0xf) + 3;
  2613. if (mem_trcd > 15)
  2614. mem_trcd = 15;
  2615. mem_trp = ((temp >> 8) & 0xf) + 3;
  2616. if (mem_trp > 15)
  2617. mem_trp = 15;
  2618. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2619. if (mem_tras > 31)
  2620. mem_tras = 31;
  2621. } else { /* RV200, R200 */
  2622. mem_trcd = (temp & 0x7) + 1;
  2623. mem_trp = ((temp >> 8) & 0x7) + 1;
  2624. mem_tras = ((temp >> 12) & 0xf) + 4;
  2625. }
  2626. /* convert to FF */
  2627. trcd_ff.full = dfixed_const(mem_trcd);
  2628. trp_ff.full = dfixed_const(mem_trp);
  2629. tras_ff.full = dfixed_const(mem_tras);
  2630. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2631. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2632. data = (temp & (7 << 20)) >> 20;
  2633. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2634. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2635. tcas_ff = memtcas_rs480_ff[data];
  2636. else
  2637. tcas_ff = memtcas_ff[data];
  2638. } else
  2639. tcas_ff = memtcas2_ff[data];
  2640. if (rdev->family == CHIP_RS400 ||
  2641. rdev->family == CHIP_RS480) {
  2642. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2643. data = (temp >> 23) & 0x7;
  2644. if (data < 5)
  2645. tcas_ff.full += dfixed_const(data);
  2646. }
  2647. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2648. /* on the R300, Tcas is included in Trbs.
  2649. */
  2650. temp = RREG32(RADEON_MEM_CNTL);
  2651. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2652. if (data == 1) {
  2653. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2654. temp = RREG32(R300_MC_IND_INDEX);
  2655. temp &= ~R300_MC_IND_ADDR_MASK;
  2656. temp |= R300_MC_READ_CNTL_CD_mcind;
  2657. WREG32(R300_MC_IND_INDEX, temp);
  2658. temp = RREG32(R300_MC_IND_DATA);
  2659. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2660. } else {
  2661. temp = RREG32(R300_MC_READ_CNTL_AB);
  2662. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2663. }
  2664. } else {
  2665. temp = RREG32(R300_MC_READ_CNTL_AB);
  2666. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2667. }
  2668. if (rdev->family == CHIP_RV410 ||
  2669. rdev->family == CHIP_R420 ||
  2670. rdev->family == CHIP_R423)
  2671. trbs_ff = memtrbs_r4xx[data];
  2672. else
  2673. trbs_ff = memtrbs[data];
  2674. tcas_ff.full += trbs_ff.full;
  2675. }
  2676. sclk_eff_ff.full = sclk_ff.full;
  2677. if (rdev->flags & RADEON_IS_AGP) {
  2678. fixed20_12 agpmode_ff;
  2679. agpmode_ff.full = dfixed_const(radeon_agpmode);
  2680. temp_ff.full = dfixed_const_666(16);
  2681. sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
  2682. }
  2683. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2684. if (ASIC_IS_R300(rdev)) {
  2685. sclk_delay_ff.full = dfixed_const(250);
  2686. } else {
  2687. if ((rdev->family == CHIP_RV100) ||
  2688. rdev->flags & RADEON_IS_IGP) {
  2689. if (rdev->mc.vram_is_ddr)
  2690. sclk_delay_ff.full = dfixed_const(41);
  2691. else
  2692. sclk_delay_ff.full = dfixed_const(33);
  2693. } else {
  2694. if (rdev->mc.vram_width == 128)
  2695. sclk_delay_ff.full = dfixed_const(57);
  2696. else
  2697. sclk_delay_ff.full = dfixed_const(41);
  2698. }
  2699. }
  2700. mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
  2701. if (rdev->mc.vram_is_ddr) {
  2702. if (rdev->mc.vram_width == 32) {
  2703. k1.full = dfixed_const(40);
  2704. c = 3;
  2705. } else {
  2706. k1.full = dfixed_const(20);
  2707. c = 1;
  2708. }
  2709. } else {
  2710. k1.full = dfixed_const(40);
  2711. c = 3;
  2712. }
  2713. temp_ff.full = dfixed_const(2);
  2714. mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
  2715. temp_ff.full = dfixed_const(c);
  2716. mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
  2717. temp_ff.full = dfixed_const(4);
  2718. mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
  2719. mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
  2720. mc_latency_mclk.full += k1.full;
  2721. mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
  2722. mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
  2723. /*
  2724. HW cursor time assuming worst case of full size colour cursor.
  2725. */
  2726. temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2727. temp_ff.full += trcd_ff.full;
  2728. if (temp_ff.full < tras_ff.full)
  2729. temp_ff.full = tras_ff.full;
  2730. cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
  2731. temp_ff.full = dfixed_const(cur_size);
  2732. cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
  2733. /*
  2734. Find the total latency for the display data.
  2735. */
  2736. disp_latency_overhead.full = dfixed_const(8);
  2737. disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
  2738. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2739. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2740. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2741. disp_latency.full = mc_latency_mclk.full;
  2742. else
  2743. disp_latency.full = mc_latency_sclk.full;
  2744. /* setup Max GRPH_STOP_REQ default value */
  2745. if (ASIC_IS_RV100(rdev))
  2746. max_stop_req = 0x5c;
  2747. else
  2748. max_stop_req = 0x7c;
  2749. if (mode1) {
  2750. /* CRTC1
  2751. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2752. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2753. */
  2754. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2755. if (stop_req > max_stop_req)
  2756. stop_req = max_stop_req;
  2757. /*
  2758. Find the drain rate of the display buffer.
  2759. */
  2760. temp_ff.full = dfixed_const((16/pixel_bytes1));
  2761. disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
  2762. /*
  2763. Find the critical point of the display buffer.
  2764. */
  2765. crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
  2766. crit_point_ff.full += dfixed_const_half(0);
  2767. critical_point = dfixed_trunc(crit_point_ff);
  2768. if (rdev->disp_priority == 2) {
  2769. critical_point = 0;
  2770. }
  2771. /*
  2772. The critical point should never be above max_stop_req-4. Setting
  2773. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2774. */
  2775. if (max_stop_req - critical_point < 4)
  2776. critical_point = 0;
  2777. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2778. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2779. critical_point = 0x10;
  2780. }
  2781. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2782. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2783. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2784. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2785. if ((rdev->family == CHIP_R350) &&
  2786. (stop_req > 0x15)) {
  2787. stop_req -= 0x10;
  2788. }
  2789. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2790. temp |= RADEON_GRPH_BUFFER_SIZE;
  2791. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2792. RADEON_GRPH_CRITICAL_AT_SOF |
  2793. RADEON_GRPH_STOP_CNTL);
  2794. /*
  2795. Write the result into the register.
  2796. */
  2797. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2798. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2799. #if 0
  2800. if ((rdev->family == CHIP_RS400) ||
  2801. (rdev->family == CHIP_RS480)) {
  2802. /* attempt to program RS400 disp regs correctly ??? */
  2803. temp = RREG32(RS400_DISP1_REG_CNTL);
  2804. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2805. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2806. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2807. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2808. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2809. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2810. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2811. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2812. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2813. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2814. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2815. }
  2816. #endif
  2817. DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
  2818. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2819. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2820. }
  2821. if (mode2) {
  2822. u32 grph2_cntl;
  2823. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2824. if (stop_req > max_stop_req)
  2825. stop_req = max_stop_req;
  2826. /*
  2827. Find the drain rate of the display buffer.
  2828. */
  2829. temp_ff.full = dfixed_const((16/pixel_bytes2));
  2830. disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
  2831. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2832. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2833. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2834. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2835. if ((rdev->family == CHIP_R350) &&
  2836. (stop_req > 0x15)) {
  2837. stop_req -= 0x10;
  2838. }
  2839. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2840. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2841. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2842. RADEON_GRPH_CRITICAL_AT_SOF |
  2843. RADEON_GRPH_STOP_CNTL);
  2844. if ((rdev->family == CHIP_RS100) ||
  2845. (rdev->family == CHIP_RS200))
  2846. critical_point2 = 0;
  2847. else {
  2848. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2849. temp_ff.full = dfixed_const(temp);
  2850. temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
  2851. if (sclk_ff.full < temp_ff.full)
  2852. temp_ff.full = sclk_ff.full;
  2853. read_return_rate.full = temp_ff.full;
  2854. if (mode1) {
  2855. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2856. time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
  2857. } else {
  2858. time_disp1_drop_priority.full = 0;
  2859. }
  2860. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2861. crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
  2862. crit_point_ff.full += dfixed_const_half(0);
  2863. critical_point2 = dfixed_trunc(crit_point_ff);
  2864. if (rdev->disp_priority == 2) {
  2865. critical_point2 = 0;
  2866. }
  2867. if (max_stop_req - critical_point2 < 4)
  2868. critical_point2 = 0;
  2869. }
  2870. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2871. /* some R300 cards have problem with this set to 0 */
  2872. critical_point2 = 0x10;
  2873. }
  2874. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2875. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2876. if ((rdev->family == CHIP_RS400) ||
  2877. (rdev->family == CHIP_RS480)) {
  2878. #if 0
  2879. /* attempt to program RS400 disp2 regs correctly ??? */
  2880. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2881. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2882. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2883. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2884. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2885. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2886. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2887. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2888. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2889. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2890. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2891. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2892. #endif
  2893. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2894. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2895. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2896. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2897. }
  2898. DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
  2899. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2900. }
  2901. }
  2902. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2903. {
  2904. DRM_ERROR("pitch %d\n", t->pitch);
  2905. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  2906. DRM_ERROR("width %d\n", t->width);
  2907. DRM_ERROR("width_11 %d\n", t->width_11);
  2908. DRM_ERROR("height %d\n", t->height);
  2909. DRM_ERROR("height_11 %d\n", t->height_11);
  2910. DRM_ERROR("num levels %d\n", t->num_levels);
  2911. DRM_ERROR("depth %d\n", t->txdepth);
  2912. DRM_ERROR("bpp %d\n", t->cpp);
  2913. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2914. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2915. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2916. DRM_ERROR("compress format %d\n", t->compress_format);
  2917. }
  2918. static int r100_track_compress_size(int compress_format, int w, int h)
  2919. {
  2920. int block_width, block_height, block_bytes;
  2921. int wblocks, hblocks;
  2922. int min_wblocks;
  2923. int sz;
  2924. block_width = 4;
  2925. block_height = 4;
  2926. switch (compress_format) {
  2927. case R100_TRACK_COMP_DXT1:
  2928. block_bytes = 8;
  2929. min_wblocks = 4;
  2930. break;
  2931. default:
  2932. case R100_TRACK_COMP_DXT35:
  2933. block_bytes = 16;
  2934. min_wblocks = 2;
  2935. break;
  2936. }
  2937. hblocks = (h + block_height - 1) / block_height;
  2938. wblocks = (w + block_width - 1) / block_width;
  2939. if (wblocks < min_wblocks)
  2940. wblocks = min_wblocks;
  2941. sz = wblocks * hblocks * block_bytes;
  2942. return sz;
  2943. }
  2944. static int r100_cs_track_cube(struct radeon_device *rdev,
  2945. struct r100_cs_track *track, unsigned idx)
  2946. {
  2947. unsigned face, w, h;
  2948. struct radeon_bo *cube_robj;
  2949. unsigned long size;
  2950. unsigned compress_format = track->textures[idx].compress_format;
  2951. for (face = 0; face < 5; face++) {
  2952. cube_robj = track->textures[idx].cube_info[face].robj;
  2953. w = track->textures[idx].cube_info[face].width;
  2954. h = track->textures[idx].cube_info[face].height;
  2955. if (compress_format) {
  2956. size = r100_track_compress_size(compress_format, w, h);
  2957. } else
  2958. size = w * h;
  2959. size *= track->textures[idx].cpp;
  2960. size += track->textures[idx].cube_info[face].offset;
  2961. if (size > radeon_bo_size(cube_robj)) {
  2962. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2963. size, radeon_bo_size(cube_robj));
  2964. r100_cs_track_texture_print(&track->textures[idx]);
  2965. return -1;
  2966. }
  2967. }
  2968. return 0;
  2969. }
  2970. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2971. struct r100_cs_track *track)
  2972. {
  2973. struct radeon_bo *robj;
  2974. unsigned long size;
  2975. unsigned u, i, w, h, d;
  2976. int ret;
  2977. for (u = 0; u < track->num_texture; u++) {
  2978. if (!track->textures[u].enabled)
  2979. continue;
  2980. if (track->textures[u].lookup_disable)
  2981. continue;
  2982. robj = track->textures[u].robj;
  2983. if (robj == NULL) {
  2984. DRM_ERROR("No texture bound to unit %u\n", u);
  2985. return -EINVAL;
  2986. }
  2987. size = 0;
  2988. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2989. if (track->textures[u].use_pitch) {
  2990. if (rdev->family < CHIP_R300)
  2991. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2992. else
  2993. w = track->textures[u].pitch / (1 << i);
  2994. } else {
  2995. w = track->textures[u].width;
  2996. if (rdev->family >= CHIP_RV515)
  2997. w |= track->textures[u].width_11;
  2998. w = w / (1 << i);
  2999. if (track->textures[u].roundup_w)
  3000. w = roundup_pow_of_two(w);
  3001. }
  3002. h = track->textures[u].height;
  3003. if (rdev->family >= CHIP_RV515)
  3004. h |= track->textures[u].height_11;
  3005. h = h / (1 << i);
  3006. if (track->textures[u].roundup_h)
  3007. h = roundup_pow_of_two(h);
  3008. if (track->textures[u].tex_coord_type == 1) {
  3009. d = (1 << track->textures[u].txdepth) / (1 << i);
  3010. if (!d)
  3011. d = 1;
  3012. } else {
  3013. d = 1;
  3014. }
  3015. if (track->textures[u].compress_format) {
  3016. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  3017. /* compressed textures are block based */
  3018. } else
  3019. size += w * h * d;
  3020. }
  3021. size *= track->textures[u].cpp;
  3022. switch (track->textures[u].tex_coord_type) {
  3023. case 0:
  3024. case 1:
  3025. break;
  3026. case 2:
  3027. if (track->separate_cube) {
  3028. ret = r100_cs_track_cube(rdev, track, u);
  3029. if (ret)
  3030. return ret;
  3031. } else
  3032. size *= 6;
  3033. break;
  3034. default:
  3035. DRM_ERROR("Invalid texture coordinate type %u for unit "
  3036. "%u\n", track->textures[u].tex_coord_type, u);
  3037. return -EINVAL;
  3038. }
  3039. if (size > radeon_bo_size(robj)) {
  3040. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  3041. "%lu\n", u, size, radeon_bo_size(robj));
  3042. r100_cs_track_texture_print(&track->textures[u]);
  3043. return -EINVAL;
  3044. }
  3045. }
  3046. return 0;
  3047. }
  3048. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  3049. {
  3050. unsigned i;
  3051. unsigned long size;
  3052. unsigned prim_walk;
  3053. unsigned nverts;
  3054. unsigned num_cb = track->num_cb;
  3055. if (!track->zb_cb_clear && !track->color_channel_mask &&
  3056. !track->blend_read_enable)
  3057. num_cb = 0;
  3058. for (i = 0; i < num_cb; i++) {
  3059. if (track->cb[i].robj == NULL) {
  3060. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  3061. return -EINVAL;
  3062. }
  3063. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  3064. size += track->cb[i].offset;
  3065. if (size > radeon_bo_size(track->cb[i].robj)) {
  3066. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  3067. "(need %lu have %lu) !\n", i, size,
  3068. radeon_bo_size(track->cb[i].robj));
  3069. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  3070. i, track->cb[i].pitch, track->cb[i].cpp,
  3071. track->cb[i].offset, track->maxy);
  3072. return -EINVAL;
  3073. }
  3074. }
  3075. if (track->z_enabled) {
  3076. if (track->zb.robj == NULL) {
  3077. DRM_ERROR("[drm] No buffer for z buffer !\n");
  3078. return -EINVAL;
  3079. }
  3080. size = track->zb.pitch * track->zb.cpp * track->maxy;
  3081. size += track->zb.offset;
  3082. if (size > radeon_bo_size(track->zb.robj)) {
  3083. DRM_ERROR("[drm] Buffer too small for z buffer "
  3084. "(need %lu have %lu) !\n", size,
  3085. radeon_bo_size(track->zb.robj));
  3086. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  3087. track->zb.pitch, track->zb.cpp,
  3088. track->zb.offset, track->maxy);
  3089. return -EINVAL;
  3090. }
  3091. }
  3092. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  3093. if (track->vap_vf_cntl & (1 << 14)) {
  3094. nverts = track->vap_alt_nverts;
  3095. } else {
  3096. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  3097. }
  3098. switch (prim_walk) {
  3099. case 1:
  3100. for (i = 0; i < track->num_arrays; i++) {
  3101. size = track->arrays[i].esize * track->max_indx * 4;
  3102. if (track->arrays[i].robj == NULL) {
  3103. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3104. "bound\n", prim_walk, i);
  3105. return -EINVAL;
  3106. }
  3107. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3108. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3109. "need %lu dwords have %lu dwords\n",
  3110. prim_walk, i, size >> 2,
  3111. radeon_bo_size(track->arrays[i].robj)
  3112. >> 2);
  3113. DRM_ERROR("Max indices %u\n", track->max_indx);
  3114. return -EINVAL;
  3115. }
  3116. }
  3117. break;
  3118. case 2:
  3119. for (i = 0; i < track->num_arrays; i++) {
  3120. size = track->arrays[i].esize * (nverts - 1) * 4;
  3121. if (track->arrays[i].robj == NULL) {
  3122. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3123. "bound\n", prim_walk, i);
  3124. return -EINVAL;
  3125. }
  3126. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3127. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3128. "need %lu dwords have %lu dwords\n",
  3129. prim_walk, i, size >> 2,
  3130. radeon_bo_size(track->arrays[i].robj)
  3131. >> 2);
  3132. return -EINVAL;
  3133. }
  3134. }
  3135. break;
  3136. case 3:
  3137. size = track->vtx_size * nverts;
  3138. if (size != track->immd_dwords) {
  3139. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  3140. track->immd_dwords, size);
  3141. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  3142. nverts, track->vtx_size);
  3143. return -EINVAL;
  3144. }
  3145. break;
  3146. default:
  3147. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  3148. prim_walk);
  3149. return -EINVAL;
  3150. }
  3151. return r100_cs_track_texture_check(rdev, track);
  3152. }
  3153. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  3154. {
  3155. unsigned i, face;
  3156. if (rdev->family < CHIP_R300) {
  3157. track->num_cb = 1;
  3158. if (rdev->family <= CHIP_RS200)
  3159. track->num_texture = 3;
  3160. else
  3161. track->num_texture = 6;
  3162. track->maxy = 2048;
  3163. track->separate_cube = 1;
  3164. } else {
  3165. track->num_cb = 4;
  3166. track->num_texture = 16;
  3167. track->maxy = 4096;
  3168. track->separate_cube = 0;
  3169. }
  3170. for (i = 0; i < track->num_cb; i++) {
  3171. track->cb[i].robj = NULL;
  3172. track->cb[i].pitch = 8192;
  3173. track->cb[i].cpp = 16;
  3174. track->cb[i].offset = 0;
  3175. }
  3176. track->z_enabled = true;
  3177. track->zb.robj = NULL;
  3178. track->zb.pitch = 8192;
  3179. track->zb.cpp = 4;
  3180. track->zb.offset = 0;
  3181. track->vtx_size = 0x7F;
  3182. track->immd_dwords = 0xFFFFFFFFUL;
  3183. track->num_arrays = 11;
  3184. track->max_indx = 0x00FFFFFFUL;
  3185. for (i = 0; i < track->num_arrays; i++) {
  3186. track->arrays[i].robj = NULL;
  3187. track->arrays[i].esize = 0x7F;
  3188. }
  3189. for (i = 0; i < track->num_texture; i++) {
  3190. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  3191. track->textures[i].pitch = 16536;
  3192. track->textures[i].width = 16536;
  3193. track->textures[i].height = 16536;
  3194. track->textures[i].width_11 = 1 << 11;
  3195. track->textures[i].height_11 = 1 << 11;
  3196. track->textures[i].num_levels = 12;
  3197. if (rdev->family <= CHIP_RS200) {
  3198. track->textures[i].tex_coord_type = 0;
  3199. track->textures[i].txdepth = 0;
  3200. } else {
  3201. track->textures[i].txdepth = 16;
  3202. track->textures[i].tex_coord_type = 1;
  3203. }
  3204. track->textures[i].cpp = 64;
  3205. track->textures[i].robj = NULL;
  3206. /* CS IB emission code makes sure texture unit are disabled */
  3207. track->textures[i].enabled = false;
  3208. track->textures[i].lookup_disable = false;
  3209. track->textures[i].roundup_w = true;
  3210. track->textures[i].roundup_h = true;
  3211. if (track->separate_cube)
  3212. for (face = 0; face < 5; face++) {
  3213. track->textures[i].cube_info[face].robj = NULL;
  3214. track->textures[i].cube_info[face].width = 16536;
  3215. track->textures[i].cube_info[face].height = 16536;
  3216. track->textures[i].cube_info[face].offset = 0;
  3217. }
  3218. }
  3219. }
  3220. int r100_ring_test(struct radeon_device *rdev)
  3221. {
  3222. uint32_t scratch;
  3223. uint32_t tmp = 0;
  3224. unsigned i;
  3225. int r;
  3226. r = radeon_scratch_get(rdev, &scratch);
  3227. if (r) {
  3228. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3229. return r;
  3230. }
  3231. WREG32(scratch, 0xCAFEDEAD);
  3232. r = radeon_ring_lock(rdev, 2);
  3233. if (r) {
  3234. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3235. radeon_scratch_free(rdev, scratch);
  3236. return r;
  3237. }
  3238. radeon_ring_write(rdev, PACKET0(scratch, 0));
  3239. radeon_ring_write(rdev, 0xDEADBEEF);
  3240. radeon_ring_unlock_commit(rdev);
  3241. for (i = 0; i < rdev->usec_timeout; i++) {
  3242. tmp = RREG32(scratch);
  3243. if (tmp == 0xDEADBEEF) {
  3244. break;
  3245. }
  3246. DRM_UDELAY(1);
  3247. }
  3248. if (i < rdev->usec_timeout) {
  3249. DRM_INFO("ring test succeeded in %d usecs\n", i);
  3250. } else {
  3251. DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
  3252. scratch, tmp);
  3253. r = -EINVAL;
  3254. }
  3255. radeon_scratch_free(rdev, scratch);
  3256. return r;
  3257. }
  3258. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3259. {
  3260. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  3261. radeon_ring_write(rdev, ib->gpu_addr);
  3262. radeon_ring_write(rdev, ib->length_dw);
  3263. }
  3264. int r100_ib_test(struct radeon_device *rdev)
  3265. {
  3266. struct radeon_ib *ib;
  3267. uint32_t scratch;
  3268. uint32_t tmp = 0;
  3269. unsigned i;
  3270. int r;
  3271. r = radeon_scratch_get(rdev, &scratch);
  3272. if (r) {
  3273. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3274. return r;
  3275. }
  3276. WREG32(scratch, 0xCAFEDEAD);
  3277. r = radeon_ib_get(rdev, &ib);
  3278. if (r) {
  3279. return r;
  3280. }
  3281. ib->ptr[0] = PACKET0(scratch, 0);
  3282. ib->ptr[1] = 0xDEADBEEF;
  3283. ib->ptr[2] = PACKET2(0);
  3284. ib->ptr[3] = PACKET2(0);
  3285. ib->ptr[4] = PACKET2(0);
  3286. ib->ptr[5] = PACKET2(0);
  3287. ib->ptr[6] = PACKET2(0);
  3288. ib->ptr[7] = PACKET2(0);
  3289. ib->length_dw = 8;
  3290. r = radeon_ib_schedule(rdev, ib);
  3291. if (r) {
  3292. radeon_scratch_free(rdev, scratch);
  3293. radeon_ib_free(rdev, &ib);
  3294. return r;
  3295. }
  3296. r = radeon_fence_wait(ib->fence, false);
  3297. if (r) {
  3298. return r;
  3299. }
  3300. for (i = 0; i < rdev->usec_timeout; i++) {
  3301. tmp = RREG32(scratch);
  3302. if (tmp == 0xDEADBEEF) {
  3303. break;
  3304. }
  3305. DRM_UDELAY(1);
  3306. }
  3307. if (i < rdev->usec_timeout) {
  3308. DRM_INFO("ib test succeeded in %u usecs\n", i);
  3309. } else {
  3310. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  3311. scratch, tmp);
  3312. r = -EINVAL;
  3313. }
  3314. radeon_scratch_free(rdev, scratch);
  3315. radeon_ib_free(rdev, &ib);
  3316. return r;
  3317. }
  3318. void r100_ib_fini(struct radeon_device *rdev)
  3319. {
  3320. radeon_ib_pool_fini(rdev);
  3321. }
  3322. int r100_ib_init(struct radeon_device *rdev)
  3323. {
  3324. int r;
  3325. r = radeon_ib_pool_init(rdev);
  3326. if (r) {
  3327. dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
  3328. r100_ib_fini(rdev);
  3329. return r;
  3330. }
  3331. r = r100_ib_test(rdev);
  3332. if (r) {
  3333. dev_err(rdev->dev, "failled testing IB (%d).\n", r);
  3334. r100_ib_fini(rdev);
  3335. return r;
  3336. }
  3337. return 0;
  3338. }
  3339. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3340. {
  3341. /* Shutdown CP we shouldn't need to do that but better be safe than
  3342. * sorry
  3343. */
  3344. rdev->cp.ready = false;
  3345. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3346. /* Save few CRTC registers */
  3347. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3348. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3349. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3350. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3351. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3352. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3353. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3354. }
  3355. /* Disable VGA aperture access */
  3356. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3357. /* Disable cursor, overlay, crtc */
  3358. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3359. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3360. S_000054_CRTC_DISPLAY_DIS(1));
  3361. WREG32(R_000050_CRTC_GEN_CNTL,
  3362. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3363. S_000050_CRTC_DISP_REQ_EN_B(1));
  3364. WREG32(R_000420_OV0_SCALE_CNTL,
  3365. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3366. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3367. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3368. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3369. S_000360_CUR2_LOCK(1));
  3370. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3371. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3372. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3373. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3374. WREG32(R_000360_CUR2_OFFSET,
  3375. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3376. }
  3377. }
  3378. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3379. {
  3380. /* Update base address for crtc */
  3381. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3382. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3383. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3384. }
  3385. /* Restore CRTC registers */
  3386. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3387. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3388. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3389. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3390. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3391. }
  3392. }
  3393. void r100_vga_render_disable(struct radeon_device *rdev)
  3394. {
  3395. u32 tmp;
  3396. tmp = RREG8(R_0003C2_GENMO_WT);
  3397. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3398. }
  3399. static void r100_debugfs(struct radeon_device *rdev)
  3400. {
  3401. int r;
  3402. r = r100_debugfs_mc_info_init(rdev);
  3403. if (r)
  3404. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3405. }
  3406. static void r100_mc_program(struct radeon_device *rdev)
  3407. {
  3408. struct r100_mc_save save;
  3409. /* Stops all mc clients */
  3410. r100_mc_stop(rdev, &save);
  3411. if (rdev->flags & RADEON_IS_AGP) {
  3412. WREG32(R_00014C_MC_AGP_LOCATION,
  3413. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3414. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3415. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3416. if (rdev->family > CHIP_RV200)
  3417. WREG32(R_00015C_AGP_BASE_2,
  3418. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3419. } else {
  3420. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3421. WREG32(R_000170_AGP_BASE, 0);
  3422. if (rdev->family > CHIP_RV200)
  3423. WREG32(R_00015C_AGP_BASE_2, 0);
  3424. }
  3425. /* Wait for mc idle */
  3426. if (r100_mc_wait_for_idle(rdev))
  3427. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3428. /* Program MC, should be a 32bits limited address space */
  3429. WREG32(R_000148_MC_FB_LOCATION,
  3430. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3431. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3432. r100_mc_resume(rdev, &save);
  3433. }
  3434. void r100_clock_startup(struct radeon_device *rdev)
  3435. {
  3436. u32 tmp;
  3437. if (radeon_dynclks != -1 && radeon_dynclks)
  3438. radeon_legacy_set_clock_gating(rdev, 1);
  3439. /* We need to force on some of the block */
  3440. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3441. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3442. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3443. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3444. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3445. }
  3446. static int r100_startup(struct radeon_device *rdev)
  3447. {
  3448. int r;
  3449. /* set common regs */
  3450. r100_set_common_regs(rdev);
  3451. /* program mc */
  3452. r100_mc_program(rdev);
  3453. /* Resume clock */
  3454. r100_clock_startup(rdev);
  3455. /* Initialize GPU configuration (# pipes, ...) */
  3456. // r100_gpu_init(rdev);
  3457. /* Initialize GART (initialize after TTM so we can allocate
  3458. * memory through TTM but finalize after TTM) */
  3459. r100_enable_bm(rdev);
  3460. if (rdev->flags & RADEON_IS_PCI) {
  3461. r = r100_pci_gart_enable(rdev);
  3462. if (r)
  3463. return r;
  3464. }
  3465. /* allocate wb buffer */
  3466. r = radeon_wb_init(rdev);
  3467. if (r)
  3468. return r;
  3469. /* Enable IRQ */
  3470. r100_irq_set(rdev);
  3471. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3472. /* 1M ring buffer */
  3473. r = r100_cp_init(rdev, 1024 * 1024);
  3474. if (r) {
  3475. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  3476. return r;
  3477. }
  3478. r = r100_ib_init(rdev);
  3479. if (r) {
  3480. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  3481. return r;
  3482. }
  3483. return 0;
  3484. }
  3485. int r100_resume(struct radeon_device *rdev)
  3486. {
  3487. /* Make sur GART are not working */
  3488. if (rdev->flags & RADEON_IS_PCI)
  3489. r100_pci_gart_disable(rdev);
  3490. /* Resume clock before doing reset */
  3491. r100_clock_startup(rdev);
  3492. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3493. if (radeon_asic_reset(rdev)) {
  3494. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3495. RREG32(R_000E40_RBBM_STATUS),
  3496. RREG32(R_0007C0_CP_STAT));
  3497. }
  3498. /* post */
  3499. radeon_combios_asic_init(rdev->ddev);
  3500. /* Resume clock after posting */
  3501. r100_clock_startup(rdev);
  3502. /* Initialize surface registers */
  3503. radeon_surface_init(rdev);
  3504. return r100_startup(rdev);
  3505. }
  3506. int r100_suspend(struct radeon_device *rdev)
  3507. {
  3508. r100_cp_disable(rdev);
  3509. radeon_wb_disable(rdev);
  3510. r100_irq_disable(rdev);
  3511. if (rdev->flags & RADEON_IS_PCI)
  3512. r100_pci_gart_disable(rdev);
  3513. return 0;
  3514. }
  3515. void r100_fini(struct radeon_device *rdev)
  3516. {
  3517. r100_cp_fini(rdev);
  3518. radeon_wb_fini(rdev);
  3519. r100_ib_fini(rdev);
  3520. radeon_gem_fini(rdev);
  3521. if (rdev->flags & RADEON_IS_PCI)
  3522. r100_pci_gart_fini(rdev);
  3523. radeon_agp_fini(rdev);
  3524. radeon_irq_kms_fini(rdev);
  3525. radeon_fence_driver_fini(rdev);
  3526. radeon_bo_fini(rdev);
  3527. radeon_atombios_fini(rdev);
  3528. kfree(rdev->bios);
  3529. rdev->bios = NULL;
  3530. }
  3531. /*
  3532. * Due to how kexec works, it can leave the hw fully initialised when it
  3533. * boots the new kernel. However doing our init sequence with the CP and
  3534. * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
  3535. * do some quick sanity checks and restore sane values to avoid this
  3536. * problem.
  3537. */
  3538. void r100_restore_sanity(struct radeon_device *rdev)
  3539. {
  3540. u32 tmp;
  3541. tmp = RREG32(RADEON_CP_CSQ_CNTL);
  3542. if (tmp) {
  3543. WREG32(RADEON_CP_CSQ_CNTL, 0);
  3544. }
  3545. tmp = RREG32(RADEON_CP_RB_CNTL);
  3546. if (tmp) {
  3547. WREG32(RADEON_CP_RB_CNTL, 0);
  3548. }
  3549. tmp = RREG32(RADEON_SCRATCH_UMSK);
  3550. if (tmp) {
  3551. WREG32(RADEON_SCRATCH_UMSK, 0);
  3552. }
  3553. }
  3554. int r100_init(struct radeon_device *rdev)
  3555. {
  3556. int r;
  3557. /* Register debugfs file specific to this group of asics */
  3558. r100_debugfs(rdev);
  3559. /* Disable VGA */
  3560. r100_vga_render_disable(rdev);
  3561. /* Initialize scratch registers */
  3562. radeon_scratch_init(rdev);
  3563. /* Initialize surface registers */
  3564. radeon_surface_init(rdev);
  3565. /* sanity check some register to avoid hangs like after kexec */
  3566. r100_restore_sanity(rdev);
  3567. /* TODO: disable VGA need to use VGA request */
  3568. /* BIOS*/
  3569. if (!radeon_get_bios(rdev)) {
  3570. if (ASIC_IS_AVIVO(rdev))
  3571. return -EINVAL;
  3572. }
  3573. if (rdev->is_atom_bios) {
  3574. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3575. return -EINVAL;
  3576. } else {
  3577. r = radeon_combios_init(rdev);
  3578. if (r)
  3579. return r;
  3580. }
  3581. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3582. if (radeon_asic_reset(rdev)) {
  3583. dev_warn(rdev->dev,
  3584. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3585. RREG32(R_000E40_RBBM_STATUS),
  3586. RREG32(R_0007C0_CP_STAT));
  3587. }
  3588. /* check if cards are posted or not */
  3589. if (radeon_boot_test_post_card(rdev) == false)
  3590. return -EINVAL;
  3591. /* Set asic errata */
  3592. r100_errata(rdev);
  3593. /* Initialize clocks */
  3594. radeon_get_clock_info(rdev->ddev);
  3595. /* initialize AGP */
  3596. if (rdev->flags & RADEON_IS_AGP) {
  3597. r = radeon_agp_init(rdev);
  3598. if (r) {
  3599. radeon_agp_disable(rdev);
  3600. }
  3601. }
  3602. /* initialize VRAM */
  3603. r100_mc_init(rdev);
  3604. /* Fence driver */
  3605. r = radeon_fence_driver_init(rdev);
  3606. if (r)
  3607. return r;
  3608. r = radeon_irq_kms_init(rdev);
  3609. if (r)
  3610. return r;
  3611. /* Memory manager */
  3612. r = radeon_bo_init(rdev);
  3613. if (r)
  3614. return r;
  3615. if (rdev->flags & RADEON_IS_PCI) {
  3616. r = r100_pci_gart_init(rdev);
  3617. if (r)
  3618. return r;
  3619. }
  3620. r100_set_safe_registers(rdev);
  3621. rdev->accel_working = true;
  3622. r = r100_startup(rdev);
  3623. if (r) {
  3624. /* Somethings want wront with the accel init stop accel */
  3625. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3626. r100_cp_fini(rdev);
  3627. radeon_wb_fini(rdev);
  3628. r100_ib_fini(rdev);
  3629. radeon_irq_kms_fini(rdev);
  3630. if (rdev->flags & RADEON_IS_PCI)
  3631. r100_pci_gart_fini(rdev);
  3632. rdev->accel_working = false;
  3633. }
  3634. return 0;
  3635. }