evergreen_blit_kms.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Alex Deucher <alexander.deucher@amd.com>
  25. */
  26. #include "drmP.h"
  27. #include "drm.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "evergreend.h"
  31. #include "evergreen_blit_shaders.h"
  32. #define DI_PT_RECTLIST 0x11
  33. #define DI_INDEX_SIZE_16_BIT 0x0
  34. #define DI_SRC_SEL_AUTO_INDEX 0x2
  35. #define FMT_8 0x1
  36. #define FMT_5_6_5 0x8
  37. #define FMT_8_8_8_8 0x1a
  38. #define COLOR_8 0x1
  39. #define COLOR_5_6_5 0x8
  40. #define COLOR_8_8_8_8 0x1a
  41. /* emits 17 */
  42. static void
  43. set_render_target(struct radeon_device *rdev, int format,
  44. int w, int h, u64 gpu_addr)
  45. {
  46. u32 cb_color_info;
  47. int pitch, slice;
  48. h = ALIGN(h, 8);
  49. if (h < 8)
  50. h = 8;
  51. cb_color_info = ((format << 2) | (1 << 24));
  52. pitch = (w / 8) - 1;
  53. slice = ((w * h) / 64) - 1;
  54. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 15));
  55. radeon_ring_write(rdev, (CB_COLOR0_BASE - PACKET3_SET_CONTEXT_REG_START) >> 2);
  56. radeon_ring_write(rdev, gpu_addr >> 8);
  57. radeon_ring_write(rdev, pitch);
  58. radeon_ring_write(rdev, slice);
  59. radeon_ring_write(rdev, 0);
  60. radeon_ring_write(rdev, cb_color_info);
  61. radeon_ring_write(rdev, (1 << 4));
  62. radeon_ring_write(rdev, (w - 1) | ((h - 1) << 16));
  63. radeon_ring_write(rdev, 0);
  64. radeon_ring_write(rdev, 0);
  65. radeon_ring_write(rdev, 0);
  66. radeon_ring_write(rdev, 0);
  67. radeon_ring_write(rdev, 0);
  68. radeon_ring_write(rdev, 0);
  69. radeon_ring_write(rdev, 0);
  70. radeon_ring_write(rdev, 0);
  71. }
  72. /* emits 5dw */
  73. static void
  74. cp_set_surface_sync(struct radeon_device *rdev,
  75. u32 sync_type, u32 size,
  76. u64 mc_addr)
  77. {
  78. u32 cp_coher_size;
  79. if (size == 0xffffffff)
  80. cp_coher_size = 0xffffffff;
  81. else
  82. cp_coher_size = ((size + 255) >> 8);
  83. radeon_ring_write(rdev, PACKET3(PACKET3_SURFACE_SYNC, 3));
  84. radeon_ring_write(rdev, sync_type);
  85. radeon_ring_write(rdev, cp_coher_size);
  86. radeon_ring_write(rdev, mc_addr >> 8);
  87. radeon_ring_write(rdev, 10); /* poll interval */
  88. }
  89. /* emits 11dw + 1 surface sync = 16dw */
  90. static void
  91. set_shaders(struct radeon_device *rdev)
  92. {
  93. u64 gpu_addr;
  94. /* VS */
  95. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
  96. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 3));
  97. radeon_ring_write(rdev, (SQ_PGM_START_VS - PACKET3_SET_CONTEXT_REG_START) >> 2);
  98. radeon_ring_write(rdev, gpu_addr >> 8);
  99. radeon_ring_write(rdev, 2);
  100. radeon_ring_write(rdev, 0);
  101. /* PS */
  102. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.ps_offset;
  103. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 4));
  104. radeon_ring_write(rdev, (SQ_PGM_START_PS - PACKET3_SET_CONTEXT_REG_START) >> 2);
  105. radeon_ring_write(rdev, gpu_addr >> 8);
  106. radeon_ring_write(rdev, 1);
  107. radeon_ring_write(rdev, 0);
  108. radeon_ring_write(rdev, 2);
  109. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
  110. cp_set_surface_sync(rdev, PACKET3_SH_ACTION_ENA, 512, gpu_addr);
  111. }
  112. /* emits 10 + 1 sync (5) = 15 */
  113. static void
  114. set_vtx_resource(struct radeon_device *rdev, u64 gpu_addr)
  115. {
  116. u32 sq_vtx_constant_word2, sq_vtx_constant_word3;
  117. /* high addr, stride */
  118. sq_vtx_constant_word2 = ((upper_32_bits(gpu_addr) & 0xff) | (16 << 8));
  119. /* xyzw swizzles */
  120. sq_vtx_constant_word3 = (0 << 3) | (1 << 6) | (2 << 9) | (3 << 12);
  121. radeon_ring_write(rdev, PACKET3(PACKET3_SET_RESOURCE, 8));
  122. radeon_ring_write(rdev, 0x580);
  123. radeon_ring_write(rdev, gpu_addr & 0xffffffff);
  124. radeon_ring_write(rdev, 48 - 1); /* size */
  125. radeon_ring_write(rdev, sq_vtx_constant_word2);
  126. radeon_ring_write(rdev, sq_vtx_constant_word3);
  127. radeon_ring_write(rdev, 0);
  128. radeon_ring_write(rdev, 0);
  129. radeon_ring_write(rdev, 0);
  130. radeon_ring_write(rdev, SQ_TEX_VTX_VALID_BUFFER << 30);
  131. if ((rdev->family == CHIP_CEDAR) ||
  132. (rdev->family == CHIP_PALM) ||
  133. (rdev->family == CHIP_CAICOS))
  134. cp_set_surface_sync(rdev,
  135. PACKET3_TC_ACTION_ENA, 48, gpu_addr);
  136. else
  137. cp_set_surface_sync(rdev,
  138. PACKET3_VC_ACTION_ENA, 48, gpu_addr);
  139. }
  140. /* emits 10 */
  141. static void
  142. set_tex_resource(struct radeon_device *rdev,
  143. int format, int w, int h, int pitch,
  144. u64 gpu_addr)
  145. {
  146. u32 sq_tex_resource_word0, sq_tex_resource_word1;
  147. u32 sq_tex_resource_word4, sq_tex_resource_word7;
  148. if (h < 1)
  149. h = 1;
  150. sq_tex_resource_word0 = (1 << 0); /* 2D */
  151. sq_tex_resource_word0 |= ((((pitch >> 3) - 1) << 6) |
  152. ((w - 1) << 18));
  153. sq_tex_resource_word1 = ((h - 1) << 0);
  154. /* xyzw swizzles */
  155. sq_tex_resource_word4 = (0 << 16) | (1 << 19) | (2 << 22) | (3 << 25);
  156. sq_tex_resource_word7 = format | (SQ_TEX_VTX_VALID_TEXTURE << 30);
  157. radeon_ring_write(rdev, PACKET3(PACKET3_SET_RESOURCE, 8));
  158. radeon_ring_write(rdev, 0);
  159. radeon_ring_write(rdev, sq_tex_resource_word0);
  160. radeon_ring_write(rdev, sq_tex_resource_word1);
  161. radeon_ring_write(rdev, gpu_addr >> 8);
  162. radeon_ring_write(rdev, gpu_addr >> 8);
  163. radeon_ring_write(rdev, sq_tex_resource_word4);
  164. radeon_ring_write(rdev, 0);
  165. radeon_ring_write(rdev, 0);
  166. radeon_ring_write(rdev, sq_tex_resource_word7);
  167. }
  168. /* emits 12 */
  169. static void
  170. set_scissors(struct radeon_device *rdev, int x1, int y1,
  171. int x2, int y2)
  172. {
  173. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  174. radeon_ring_write(rdev, (PA_SC_SCREEN_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_START) >> 2);
  175. radeon_ring_write(rdev, (x1 << 0) | (y1 << 16));
  176. radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
  177. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  178. radeon_ring_write(rdev, (PA_SC_GENERIC_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_START) >> 2);
  179. radeon_ring_write(rdev, (x1 << 0) | (y1 << 16) | (1 << 31));
  180. radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
  181. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  182. radeon_ring_write(rdev, (PA_SC_WINDOW_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_START) >> 2);
  183. radeon_ring_write(rdev, (x1 << 0) | (y1 << 16) | (1 << 31));
  184. radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
  185. }
  186. /* emits 10 */
  187. static void
  188. draw_auto(struct radeon_device *rdev)
  189. {
  190. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  191. radeon_ring_write(rdev, (VGT_PRIMITIVE_TYPE - PACKET3_SET_CONFIG_REG_START) >> 2);
  192. radeon_ring_write(rdev, DI_PT_RECTLIST);
  193. radeon_ring_write(rdev, PACKET3(PACKET3_INDEX_TYPE, 0));
  194. radeon_ring_write(rdev, DI_INDEX_SIZE_16_BIT);
  195. radeon_ring_write(rdev, PACKET3(PACKET3_NUM_INSTANCES, 0));
  196. radeon_ring_write(rdev, 1);
  197. radeon_ring_write(rdev, PACKET3(PACKET3_DRAW_INDEX_AUTO, 1));
  198. radeon_ring_write(rdev, 3);
  199. radeon_ring_write(rdev, DI_SRC_SEL_AUTO_INDEX);
  200. }
  201. /* emits 30 */
  202. static void
  203. set_default_state(struct radeon_device *rdev)
  204. {
  205. u32 sq_config, sq_gpr_resource_mgmt_1, sq_gpr_resource_mgmt_2, sq_gpr_resource_mgmt_3;
  206. u32 sq_thread_resource_mgmt, sq_thread_resource_mgmt_2;
  207. u32 sq_stack_resource_mgmt_1, sq_stack_resource_mgmt_2, sq_stack_resource_mgmt_3;
  208. int num_ps_gprs, num_vs_gprs, num_temp_gprs;
  209. int num_gs_gprs, num_es_gprs, num_hs_gprs, num_ls_gprs;
  210. int num_ps_threads, num_vs_threads, num_gs_threads, num_es_threads;
  211. int num_hs_threads, num_ls_threads;
  212. int num_ps_stack_entries, num_vs_stack_entries, num_gs_stack_entries, num_es_stack_entries;
  213. int num_hs_stack_entries, num_ls_stack_entries;
  214. switch (rdev->family) {
  215. case CHIP_CEDAR:
  216. default:
  217. num_ps_gprs = 93;
  218. num_vs_gprs = 46;
  219. num_temp_gprs = 4;
  220. num_gs_gprs = 31;
  221. num_es_gprs = 31;
  222. num_hs_gprs = 23;
  223. num_ls_gprs = 23;
  224. num_ps_threads = 96;
  225. num_vs_threads = 16;
  226. num_gs_threads = 16;
  227. num_es_threads = 16;
  228. num_hs_threads = 16;
  229. num_ls_threads = 16;
  230. num_ps_stack_entries = 42;
  231. num_vs_stack_entries = 42;
  232. num_gs_stack_entries = 42;
  233. num_es_stack_entries = 42;
  234. num_hs_stack_entries = 42;
  235. num_ls_stack_entries = 42;
  236. break;
  237. case CHIP_REDWOOD:
  238. num_ps_gprs = 93;
  239. num_vs_gprs = 46;
  240. num_temp_gprs = 4;
  241. num_gs_gprs = 31;
  242. num_es_gprs = 31;
  243. num_hs_gprs = 23;
  244. num_ls_gprs = 23;
  245. num_ps_threads = 128;
  246. num_vs_threads = 20;
  247. num_gs_threads = 20;
  248. num_es_threads = 20;
  249. num_hs_threads = 20;
  250. num_ls_threads = 20;
  251. num_ps_stack_entries = 42;
  252. num_vs_stack_entries = 42;
  253. num_gs_stack_entries = 42;
  254. num_es_stack_entries = 42;
  255. num_hs_stack_entries = 42;
  256. num_ls_stack_entries = 42;
  257. break;
  258. case CHIP_JUNIPER:
  259. num_ps_gprs = 93;
  260. num_vs_gprs = 46;
  261. num_temp_gprs = 4;
  262. num_gs_gprs = 31;
  263. num_es_gprs = 31;
  264. num_hs_gprs = 23;
  265. num_ls_gprs = 23;
  266. num_ps_threads = 128;
  267. num_vs_threads = 20;
  268. num_gs_threads = 20;
  269. num_es_threads = 20;
  270. num_hs_threads = 20;
  271. num_ls_threads = 20;
  272. num_ps_stack_entries = 85;
  273. num_vs_stack_entries = 85;
  274. num_gs_stack_entries = 85;
  275. num_es_stack_entries = 85;
  276. num_hs_stack_entries = 85;
  277. num_ls_stack_entries = 85;
  278. break;
  279. case CHIP_CYPRESS:
  280. case CHIP_HEMLOCK:
  281. num_ps_gprs = 93;
  282. num_vs_gprs = 46;
  283. num_temp_gprs = 4;
  284. num_gs_gprs = 31;
  285. num_es_gprs = 31;
  286. num_hs_gprs = 23;
  287. num_ls_gprs = 23;
  288. num_ps_threads = 128;
  289. num_vs_threads = 20;
  290. num_gs_threads = 20;
  291. num_es_threads = 20;
  292. num_hs_threads = 20;
  293. num_ls_threads = 20;
  294. num_ps_stack_entries = 85;
  295. num_vs_stack_entries = 85;
  296. num_gs_stack_entries = 85;
  297. num_es_stack_entries = 85;
  298. num_hs_stack_entries = 85;
  299. num_ls_stack_entries = 85;
  300. break;
  301. case CHIP_PALM:
  302. num_ps_gprs = 93;
  303. num_vs_gprs = 46;
  304. num_temp_gprs = 4;
  305. num_gs_gprs = 31;
  306. num_es_gprs = 31;
  307. num_hs_gprs = 23;
  308. num_ls_gprs = 23;
  309. num_ps_threads = 96;
  310. num_vs_threads = 16;
  311. num_gs_threads = 16;
  312. num_es_threads = 16;
  313. num_hs_threads = 16;
  314. num_ls_threads = 16;
  315. num_ps_stack_entries = 42;
  316. num_vs_stack_entries = 42;
  317. num_gs_stack_entries = 42;
  318. num_es_stack_entries = 42;
  319. num_hs_stack_entries = 42;
  320. num_ls_stack_entries = 42;
  321. break;
  322. case CHIP_BARTS:
  323. num_ps_gprs = 93;
  324. num_vs_gprs = 46;
  325. num_temp_gprs = 4;
  326. num_gs_gprs = 31;
  327. num_es_gprs = 31;
  328. num_hs_gprs = 23;
  329. num_ls_gprs = 23;
  330. num_ps_threads = 128;
  331. num_vs_threads = 20;
  332. num_gs_threads = 20;
  333. num_es_threads = 20;
  334. num_hs_threads = 20;
  335. num_ls_threads = 20;
  336. num_ps_stack_entries = 85;
  337. num_vs_stack_entries = 85;
  338. num_gs_stack_entries = 85;
  339. num_es_stack_entries = 85;
  340. num_hs_stack_entries = 85;
  341. num_ls_stack_entries = 85;
  342. break;
  343. case CHIP_TURKS:
  344. num_ps_gprs = 93;
  345. num_vs_gprs = 46;
  346. num_temp_gprs = 4;
  347. num_gs_gprs = 31;
  348. num_es_gprs = 31;
  349. num_hs_gprs = 23;
  350. num_ls_gprs = 23;
  351. num_ps_threads = 128;
  352. num_vs_threads = 20;
  353. num_gs_threads = 20;
  354. num_es_threads = 20;
  355. num_hs_threads = 20;
  356. num_ls_threads = 20;
  357. num_ps_stack_entries = 42;
  358. num_vs_stack_entries = 42;
  359. num_gs_stack_entries = 42;
  360. num_es_stack_entries = 42;
  361. num_hs_stack_entries = 42;
  362. num_ls_stack_entries = 42;
  363. break;
  364. case CHIP_CAICOS:
  365. num_ps_gprs = 93;
  366. num_vs_gprs = 46;
  367. num_temp_gprs = 4;
  368. num_gs_gprs = 31;
  369. num_es_gprs = 31;
  370. num_hs_gprs = 23;
  371. num_ls_gprs = 23;
  372. num_ps_threads = 128;
  373. num_vs_threads = 10;
  374. num_gs_threads = 10;
  375. num_es_threads = 10;
  376. num_hs_threads = 10;
  377. num_ls_threads = 10;
  378. num_ps_stack_entries = 42;
  379. num_vs_stack_entries = 42;
  380. num_gs_stack_entries = 42;
  381. num_es_stack_entries = 42;
  382. num_hs_stack_entries = 42;
  383. num_ls_stack_entries = 42;
  384. break;
  385. }
  386. if ((rdev->family == CHIP_CEDAR) ||
  387. (rdev->family == CHIP_PALM) ||
  388. (rdev->family == CHIP_CAICOS))
  389. sq_config = 0;
  390. else
  391. sq_config = VC_ENABLE;
  392. sq_config |= (EXPORT_SRC_C |
  393. CS_PRIO(0) |
  394. LS_PRIO(0) |
  395. HS_PRIO(0) |
  396. PS_PRIO(0) |
  397. VS_PRIO(1) |
  398. GS_PRIO(2) |
  399. ES_PRIO(3));
  400. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(num_ps_gprs) |
  401. NUM_VS_GPRS(num_vs_gprs) |
  402. NUM_CLAUSE_TEMP_GPRS(num_temp_gprs));
  403. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(num_gs_gprs) |
  404. NUM_ES_GPRS(num_es_gprs));
  405. sq_gpr_resource_mgmt_3 = (NUM_HS_GPRS(num_hs_gprs) |
  406. NUM_LS_GPRS(num_ls_gprs));
  407. sq_thread_resource_mgmt = (NUM_PS_THREADS(num_ps_threads) |
  408. NUM_VS_THREADS(num_vs_threads) |
  409. NUM_GS_THREADS(num_gs_threads) |
  410. NUM_ES_THREADS(num_es_threads));
  411. sq_thread_resource_mgmt_2 = (NUM_HS_THREADS(num_hs_threads) |
  412. NUM_LS_THREADS(num_ls_threads));
  413. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(num_ps_stack_entries) |
  414. NUM_VS_STACK_ENTRIES(num_vs_stack_entries));
  415. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(num_gs_stack_entries) |
  416. NUM_ES_STACK_ENTRIES(num_es_stack_entries));
  417. sq_stack_resource_mgmt_3 = (NUM_HS_STACK_ENTRIES(num_hs_stack_entries) |
  418. NUM_LS_STACK_ENTRIES(num_ls_stack_entries));
  419. /* set clear context state */
  420. radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
  421. radeon_ring_write(rdev, 0);
  422. /* disable dyn gprs */
  423. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  424. radeon_ring_write(rdev, (SQ_DYN_GPR_CNTL_PS_FLUSH_REQ - PACKET3_SET_CONFIG_REG_START) >> 2);
  425. radeon_ring_write(rdev, 0);
  426. /* SQ config */
  427. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 11));
  428. radeon_ring_write(rdev, (SQ_CONFIG - PACKET3_SET_CONFIG_REG_START) >> 2);
  429. radeon_ring_write(rdev, sq_config);
  430. radeon_ring_write(rdev, sq_gpr_resource_mgmt_1);
  431. radeon_ring_write(rdev, sq_gpr_resource_mgmt_2);
  432. radeon_ring_write(rdev, sq_gpr_resource_mgmt_3);
  433. radeon_ring_write(rdev, 0);
  434. radeon_ring_write(rdev, 0);
  435. radeon_ring_write(rdev, sq_thread_resource_mgmt);
  436. radeon_ring_write(rdev, sq_thread_resource_mgmt_2);
  437. radeon_ring_write(rdev, sq_stack_resource_mgmt_1);
  438. radeon_ring_write(rdev, sq_stack_resource_mgmt_2);
  439. radeon_ring_write(rdev, sq_stack_resource_mgmt_3);
  440. /* CONTEXT_CONTROL */
  441. radeon_ring_write(rdev, 0xc0012800);
  442. radeon_ring_write(rdev, 0x80000000);
  443. radeon_ring_write(rdev, 0x80000000);
  444. /* SQ_VTX_BASE_VTX_LOC */
  445. radeon_ring_write(rdev, 0xc0026f00);
  446. radeon_ring_write(rdev, 0x00000000);
  447. radeon_ring_write(rdev, 0x00000000);
  448. radeon_ring_write(rdev, 0x00000000);
  449. /* SET_SAMPLER */
  450. radeon_ring_write(rdev, 0xc0036e00);
  451. radeon_ring_write(rdev, 0x00000000);
  452. radeon_ring_write(rdev, 0x00000012);
  453. radeon_ring_write(rdev, 0x00000000);
  454. radeon_ring_write(rdev, 0x00000000);
  455. }
  456. static inline uint32_t i2f(uint32_t input)
  457. {
  458. u32 result, i, exponent, fraction;
  459. if ((input & 0x3fff) == 0)
  460. result = 0; /* 0 is a special case */
  461. else {
  462. exponent = 140; /* exponent biased by 127; */
  463. fraction = (input & 0x3fff) << 10; /* cheat and only
  464. handle numbers below 2^^15 */
  465. for (i = 0; i < 14; i++) {
  466. if (fraction & 0x800000)
  467. break;
  468. else {
  469. fraction = fraction << 1; /* keep
  470. shifting left until top bit = 1 */
  471. exponent = exponent - 1;
  472. }
  473. }
  474. result = exponent << 23 | (fraction & 0x7fffff); /* mask
  475. off top bit; assumed 1 */
  476. }
  477. return result;
  478. }
  479. int evergreen_blit_init(struct radeon_device *rdev)
  480. {
  481. u32 obj_size;
  482. int r;
  483. void *ptr;
  484. /* pin copy shader into vram if already initialized */
  485. if (rdev->r600_blit.shader_obj)
  486. goto done;
  487. mutex_init(&rdev->r600_blit.mutex);
  488. rdev->r600_blit.state_offset = 0;
  489. rdev->r600_blit.state_len = 0;
  490. obj_size = 0;
  491. rdev->r600_blit.vs_offset = obj_size;
  492. obj_size += evergreen_vs_size * 4;
  493. obj_size = ALIGN(obj_size, 256);
  494. rdev->r600_blit.ps_offset = obj_size;
  495. obj_size += evergreen_ps_size * 4;
  496. obj_size = ALIGN(obj_size, 256);
  497. r = radeon_bo_create(rdev, NULL, obj_size, PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  498. &rdev->r600_blit.shader_obj);
  499. if (r) {
  500. DRM_ERROR("evergreen failed to allocate shader\n");
  501. return r;
  502. }
  503. DRM_DEBUG("evergreen blit allocated bo %08x vs %08x ps %08x\n",
  504. obj_size,
  505. rdev->r600_blit.vs_offset, rdev->r600_blit.ps_offset);
  506. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  507. if (unlikely(r != 0))
  508. return r;
  509. r = radeon_bo_kmap(rdev->r600_blit.shader_obj, &ptr);
  510. if (r) {
  511. DRM_ERROR("failed to map blit object %d\n", r);
  512. return r;
  513. }
  514. memcpy(ptr + rdev->r600_blit.vs_offset, evergreen_vs, evergreen_vs_size * 4);
  515. memcpy(ptr + rdev->r600_blit.ps_offset, evergreen_ps, evergreen_ps_size * 4);
  516. radeon_bo_kunmap(rdev->r600_blit.shader_obj);
  517. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  518. done:
  519. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  520. if (unlikely(r != 0))
  521. return r;
  522. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  523. &rdev->r600_blit.shader_gpu_addr);
  524. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  525. if (r) {
  526. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  527. return r;
  528. }
  529. rdev->mc.active_vram_size = rdev->mc.real_vram_size;
  530. return 0;
  531. }
  532. void evergreen_blit_fini(struct radeon_device *rdev)
  533. {
  534. int r;
  535. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  536. if (rdev->r600_blit.shader_obj == NULL)
  537. return;
  538. /* If we can't reserve the bo, unref should be enough to destroy
  539. * it when it becomes idle.
  540. */
  541. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  542. if (!r) {
  543. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  544. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  545. }
  546. radeon_bo_unref(&rdev->r600_blit.shader_obj);
  547. }
  548. static int evergreen_vb_ib_get(struct radeon_device *rdev)
  549. {
  550. int r;
  551. r = radeon_ib_get(rdev, &rdev->r600_blit.vb_ib);
  552. if (r) {
  553. DRM_ERROR("failed to get IB for vertex buffer\n");
  554. return r;
  555. }
  556. rdev->r600_blit.vb_total = 64*1024;
  557. rdev->r600_blit.vb_used = 0;
  558. return 0;
  559. }
  560. static void evergreen_vb_ib_put(struct radeon_device *rdev)
  561. {
  562. radeon_fence_emit(rdev, rdev->r600_blit.vb_ib->fence);
  563. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  564. }
  565. int evergreen_blit_prepare_copy(struct radeon_device *rdev, int size_bytes)
  566. {
  567. int r;
  568. int ring_size, line_size;
  569. int max_size;
  570. /* loops of emits + fence emit possible */
  571. int dwords_per_loop = 74, num_loops;
  572. r = evergreen_vb_ib_get(rdev);
  573. if (r)
  574. return r;
  575. /* 8 bpp vs 32 bpp for xfer unit */
  576. if (size_bytes & 3)
  577. line_size = 8192;
  578. else
  579. line_size = 8192 * 4;
  580. max_size = 8192 * line_size;
  581. /* major loops cover the max size transfer */
  582. num_loops = ((size_bytes + max_size) / max_size);
  583. /* minor loops cover the extra non aligned bits */
  584. num_loops += ((size_bytes % line_size) ? 1 : 0);
  585. /* calculate number of loops correctly */
  586. ring_size = num_loops * dwords_per_loop;
  587. /* set default + shaders */
  588. ring_size += 46; /* shaders + def state */
  589. ring_size += 10; /* fence emit for VB IB */
  590. ring_size += 5; /* done copy */
  591. ring_size += 10; /* fence emit for done copy */
  592. r = radeon_ring_lock(rdev, ring_size);
  593. if (r)
  594. return r;
  595. set_default_state(rdev); /* 30 */
  596. set_shaders(rdev); /* 16 */
  597. return 0;
  598. }
  599. void evergreen_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence)
  600. {
  601. int r;
  602. if (rdev->r600_blit.vb_ib)
  603. evergreen_vb_ib_put(rdev);
  604. if (fence)
  605. r = radeon_fence_emit(rdev, fence);
  606. radeon_ring_unlock_commit(rdev);
  607. }
  608. void evergreen_kms_blit_copy(struct radeon_device *rdev,
  609. u64 src_gpu_addr, u64 dst_gpu_addr,
  610. int size_bytes)
  611. {
  612. int max_bytes;
  613. u64 vb_gpu_addr;
  614. u32 *vb;
  615. DRM_DEBUG("emitting copy %16llx %16llx %d %d\n", src_gpu_addr, dst_gpu_addr,
  616. size_bytes, rdev->r600_blit.vb_used);
  617. vb = (u32 *)(rdev->r600_blit.vb_ib->ptr + rdev->r600_blit.vb_used);
  618. if ((size_bytes & 3) || (src_gpu_addr & 3) || (dst_gpu_addr & 3)) {
  619. max_bytes = 8192;
  620. while (size_bytes) {
  621. int cur_size = size_bytes;
  622. int src_x = src_gpu_addr & 255;
  623. int dst_x = dst_gpu_addr & 255;
  624. int h = 1;
  625. src_gpu_addr = src_gpu_addr & ~255ULL;
  626. dst_gpu_addr = dst_gpu_addr & ~255ULL;
  627. if (!src_x && !dst_x) {
  628. h = (cur_size / max_bytes);
  629. if (h > 8192)
  630. h = 8192;
  631. if (h == 0)
  632. h = 1;
  633. else
  634. cur_size = max_bytes;
  635. } else {
  636. if (cur_size > max_bytes)
  637. cur_size = max_bytes;
  638. if (cur_size > (max_bytes - dst_x))
  639. cur_size = (max_bytes - dst_x);
  640. if (cur_size > (max_bytes - src_x))
  641. cur_size = (max_bytes - src_x);
  642. }
  643. if ((rdev->r600_blit.vb_used + 48) > rdev->r600_blit.vb_total) {
  644. WARN_ON(1);
  645. }
  646. vb[0] = i2f(dst_x);
  647. vb[1] = 0;
  648. vb[2] = i2f(src_x);
  649. vb[3] = 0;
  650. vb[4] = i2f(dst_x);
  651. vb[5] = i2f(h);
  652. vb[6] = i2f(src_x);
  653. vb[7] = i2f(h);
  654. vb[8] = i2f(dst_x + cur_size);
  655. vb[9] = i2f(h);
  656. vb[10] = i2f(src_x + cur_size);
  657. vb[11] = i2f(h);
  658. /* src 10 */
  659. set_tex_resource(rdev, FMT_8,
  660. src_x + cur_size, h, src_x + cur_size,
  661. src_gpu_addr);
  662. /* 5 */
  663. cp_set_surface_sync(rdev,
  664. PACKET3_TC_ACTION_ENA, (src_x + cur_size * h), src_gpu_addr);
  665. /* dst 17 */
  666. set_render_target(rdev, COLOR_8,
  667. dst_x + cur_size, h,
  668. dst_gpu_addr);
  669. /* scissors 12 */
  670. set_scissors(rdev, dst_x, 0, dst_x + cur_size, h);
  671. /* 15 */
  672. vb_gpu_addr = rdev->r600_blit.vb_ib->gpu_addr + rdev->r600_blit.vb_used;
  673. set_vtx_resource(rdev, vb_gpu_addr);
  674. /* draw 10 */
  675. draw_auto(rdev);
  676. /* 5 */
  677. cp_set_surface_sync(rdev,
  678. PACKET3_CB_ACTION_ENA | PACKET3_CB0_DEST_BASE_ENA,
  679. cur_size * h, dst_gpu_addr);
  680. vb += 12;
  681. rdev->r600_blit.vb_used += 12 * 4;
  682. src_gpu_addr += cur_size * h;
  683. dst_gpu_addr += cur_size * h;
  684. size_bytes -= cur_size * h;
  685. }
  686. } else {
  687. max_bytes = 8192 * 4;
  688. while (size_bytes) {
  689. int cur_size = size_bytes;
  690. int src_x = (src_gpu_addr & 255);
  691. int dst_x = (dst_gpu_addr & 255);
  692. int h = 1;
  693. src_gpu_addr = src_gpu_addr & ~255ULL;
  694. dst_gpu_addr = dst_gpu_addr & ~255ULL;
  695. if (!src_x && !dst_x) {
  696. h = (cur_size / max_bytes);
  697. if (h > 8192)
  698. h = 8192;
  699. if (h == 0)
  700. h = 1;
  701. else
  702. cur_size = max_bytes;
  703. } else {
  704. if (cur_size > max_bytes)
  705. cur_size = max_bytes;
  706. if (cur_size > (max_bytes - dst_x))
  707. cur_size = (max_bytes - dst_x);
  708. if (cur_size > (max_bytes - src_x))
  709. cur_size = (max_bytes - src_x);
  710. }
  711. if ((rdev->r600_blit.vb_used + 48) > rdev->r600_blit.vb_total) {
  712. WARN_ON(1);
  713. }
  714. vb[0] = i2f(dst_x / 4);
  715. vb[1] = 0;
  716. vb[2] = i2f(src_x / 4);
  717. vb[3] = 0;
  718. vb[4] = i2f(dst_x / 4);
  719. vb[5] = i2f(h);
  720. vb[6] = i2f(src_x / 4);
  721. vb[7] = i2f(h);
  722. vb[8] = i2f((dst_x + cur_size) / 4);
  723. vb[9] = i2f(h);
  724. vb[10] = i2f((src_x + cur_size) / 4);
  725. vb[11] = i2f(h);
  726. /* src 10 */
  727. set_tex_resource(rdev, FMT_8_8_8_8,
  728. (src_x + cur_size) / 4,
  729. h, (src_x + cur_size) / 4,
  730. src_gpu_addr);
  731. /* 5 */
  732. cp_set_surface_sync(rdev,
  733. PACKET3_TC_ACTION_ENA, (src_x + cur_size * h), src_gpu_addr);
  734. /* dst 17 */
  735. set_render_target(rdev, COLOR_8_8_8_8,
  736. (dst_x + cur_size) / 4, h,
  737. dst_gpu_addr);
  738. /* scissors 12 */
  739. set_scissors(rdev, (dst_x / 4), 0, (dst_x + cur_size / 4), h);
  740. /* Vertex buffer setup 15 */
  741. vb_gpu_addr = rdev->r600_blit.vb_ib->gpu_addr + rdev->r600_blit.vb_used;
  742. set_vtx_resource(rdev, vb_gpu_addr);
  743. /* draw 10 */
  744. draw_auto(rdev);
  745. /* 5 */
  746. cp_set_surface_sync(rdev,
  747. PACKET3_CB_ACTION_ENA | PACKET3_CB0_DEST_BASE_ENA,
  748. cur_size * h, dst_gpu_addr);
  749. /* 74 ring dwords per loop */
  750. vb += 12;
  751. rdev->r600_blit.vb_used += 12 * 4;
  752. src_gpu_addr += cur_size * h;
  753. dst_gpu_addr += cur_size * h;
  754. size_bytes -= cur_size * h;
  755. }
  756. }
  757. }