evergreen.c 99 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #include "evergreen_blit_shaders.h"
  36. #define EVERGREEN_PFP_UCODE_SIZE 1120
  37. #define EVERGREEN_PM4_UCODE_SIZE 1376
  38. static void evergreen_gpu_init(struct radeon_device *rdev);
  39. void evergreen_fini(struct radeon_device *rdev);
  40. static void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  41. void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
  42. {
  43. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc];
  44. u32 tmp;
  45. /* make sure flip is at vb rather than hb */
  46. tmp = RREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  47. tmp &= ~EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  48. WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  49. /* set pageflip to happen anywhere in vblank interval */
  50. WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  51. /* enable the pflip int */
  52. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  53. }
  54. void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
  55. {
  56. /* disable the pflip int */
  57. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  58. }
  59. u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  60. {
  61. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  62. u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
  63. /* Lock the graphics update lock */
  64. tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
  65. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  66. /* update the scanout addresses */
  67. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  68. upper_32_bits(crtc_base));
  69. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  70. (u32)crtc_base);
  71. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  72. upper_32_bits(crtc_base));
  73. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  74. (u32)crtc_base);
  75. /* Wait for update_pending to go high. */
  76. while (!(RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING));
  77. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  78. /* Unlock the lock, so double-buffering can take place inside vblank */
  79. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  80. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  81. /* Return current update_pending status: */
  82. return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
  83. }
  84. /* get temperature in millidegrees */
  85. u32 evergreen_get_temp(struct radeon_device *rdev)
  86. {
  87. u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  88. ASIC_T_SHIFT;
  89. u32 actual_temp = 0;
  90. if ((temp >> 10) & 1)
  91. actual_temp = 0;
  92. else if ((temp >> 9) & 1)
  93. actual_temp = 255;
  94. else
  95. actual_temp = (temp >> 1) & 0xff;
  96. return actual_temp * 1000;
  97. }
  98. u32 sumo_get_temp(struct radeon_device *rdev)
  99. {
  100. u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
  101. u32 actual_temp = (temp >> 1) & 0xff;
  102. return actual_temp * 1000;
  103. }
  104. void evergreen_pm_misc(struct radeon_device *rdev)
  105. {
  106. int req_ps_idx = rdev->pm.requested_power_state_index;
  107. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  108. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  109. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  110. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  111. if (voltage->voltage != rdev->pm.current_vddc) {
  112. radeon_atom_set_voltage(rdev, voltage->voltage);
  113. rdev->pm.current_vddc = voltage->voltage;
  114. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  115. }
  116. }
  117. }
  118. void evergreen_pm_prepare(struct radeon_device *rdev)
  119. {
  120. struct drm_device *ddev = rdev->ddev;
  121. struct drm_crtc *crtc;
  122. struct radeon_crtc *radeon_crtc;
  123. u32 tmp;
  124. /* disable any active CRTCs */
  125. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  126. radeon_crtc = to_radeon_crtc(crtc);
  127. if (radeon_crtc->enabled) {
  128. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  129. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  130. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  131. }
  132. }
  133. }
  134. void evergreen_pm_finish(struct radeon_device *rdev)
  135. {
  136. struct drm_device *ddev = rdev->ddev;
  137. struct drm_crtc *crtc;
  138. struct radeon_crtc *radeon_crtc;
  139. u32 tmp;
  140. /* enable any active CRTCs */
  141. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  142. radeon_crtc = to_radeon_crtc(crtc);
  143. if (radeon_crtc->enabled) {
  144. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  145. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  146. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  147. }
  148. }
  149. }
  150. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  151. {
  152. bool connected = false;
  153. switch (hpd) {
  154. case RADEON_HPD_1:
  155. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  156. connected = true;
  157. break;
  158. case RADEON_HPD_2:
  159. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  160. connected = true;
  161. break;
  162. case RADEON_HPD_3:
  163. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  164. connected = true;
  165. break;
  166. case RADEON_HPD_4:
  167. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  168. connected = true;
  169. break;
  170. case RADEON_HPD_5:
  171. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  172. connected = true;
  173. break;
  174. case RADEON_HPD_6:
  175. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  176. connected = true;
  177. break;
  178. default:
  179. break;
  180. }
  181. return connected;
  182. }
  183. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  184. enum radeon_hpd_id hpd)
  185. {
  186. u32 tmp;
  187. bool connected = evergreen_hpd_sense(rdev, hpd);
  188. switch (hpd) {
  189. case RADEON_HPD_1:
  190. tmp = RREG32(DC_HPD1_INT_CONTROL);
  191. if (connected)
  192. tmp &= ~DC_HPDx_INT_POLARITY;
  193. else
  194. tmp |= DC_HPDx_INT_POLARITY;
  195. WREG32(DC_HPD1_INT_CONTROL, tmp);
  196. break;
  197. case RADEON_HPD_2:
  198. tmp = RREG32(DC_HPD2_INT_CONTROL);
  199. if (connected)
  200. tmp &= ~DC_HPDx_INT_POLARITY;
  201. else
  202. tmp |= DC_HPDx_INT_POLARITY;
  203. WREG32(DC_HPD2_INT_CONTROL, tmp);
  204. break;
  205. case RADEON_HPD_3:
  206. tmp = RREG32(DC_HPD3_INT_CONTROL);
  207. if (connected)
  208. tmp &= ~DC_HPDx_INT_POLARITY;
  209. else
  210. tmp |= DC_HPDx_INT_POLARITY;
  211. WREG32(DC_HPD3_INT_CONTROL, tmp);
  212. break;
  213. case RADEON_HPD_4:
  214. tmp = RREG32(DC_HPD4_INT_CONTROL);
  215. if (connected)
  216. tmp &= ~DC_HPDx_INT_POLARITY;
  217. else
  218. tmp |= DC_HPDx_INT_POLARITY;
  219. WREG32(DC_HPD4_INT_CONTROL, tmp);
  220. break;
  221. case RADEON_HPD_5:
  222. tmp = RREG32(DC_HPD5_INT_CONTROL);
  223. if (connected)
  224. tmp &= ~DC_HPDx_INT_POLARITY;
  225. else
  226. tmp |= DC_HPDx_INT_POLARITY;
  227. WREG32(DC_HPD5_INT_CONTROL, tmp);
  228. break;
  229. case RADEON_HPD_6:
  230. tmp = RREG32(DC_HPD6_INT_CONTROL);
  231. if (connected)
  232. tmp &= ~DC_HPDx_INT_POLARITY;
  233. else
  234. tmp |= DC_HPDx_INT_POLARITY;
  235. WREG32(DC_HPD6_INT_CONTROL, tmp);
  236. break;
  237. default:
  238. break;
  239. }
  240. }
  241. void evergreen_hpd_init(struct radeon_device *rdev)
  242. {
  243. struct drm_device *dev = rdev->ddev;
  244. struct drm_connector *connector;
  245. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  246. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  247. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  248. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  249. switch (radeon_connector->hpd.hpd) {
  250. case RADEON_HPD_1:
  251. WREG32(DC_HPD1_CONTROL, tmp);
  252. rdev->irq.hpd[0] = true;
  253. break;
  254. case RADEON_HPD_2:
  255. WREG32(DC_HPD2_CONTROL, tmp);
  256. rdev->irq.hpd[1] = true;
  257. break;
  258. case RADEON_HPD_3:
  259. WREG32(DC_HPD3_CONTROL, tmp);
  260. rdev->irq.hpd[2] = true;
  261. break;
  262. case RADEON_HPD_4:
  263. WREG32(DC_HPD4_CONTROL, tmp);
  264. rdev->irq.hpd[3] = true;
  265. break;
  266. case RADEON_HPD_5:
  267. WREG32(DC_HPD5_CONTROL, tmp);
  268. rdev->irq.hpd[4] = true;
  269. break;
  270. case RADEON_HPD_6:
  271. WREG32(DC_HPD6_CONTROL, tmp);
  272. rdev->irq.hpd[5] = true;
  273. break;
  274. default:
  275. break;
  276. }
  277. }
  278. if (rdev->irq.installed)
  279. evergreen_irq_set(rdev);
  280. }
  281. void evergreen_hpd_fini(struct radeon_device *rdev)
  282. {
  283. struct drm_device *dev = rdev->ddev;
  284. struct drm_connector *connector;
  285. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  286. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  287. switch (radeon_connector->hpd.hpd) {
  288. case RADEON_HPD_1:
  289. WREG32(DC_HPD1_CONTROL, 0);
  290. rdev->irq.hpd[0] = false;
  291. break;
  292. case RADEON_HPD_2:
  293. WREG32(DC_HPD2_CONTROL, 0);
  294. rdev->irq.hpd[1] = false;
  295. break;
  296. case RADEON_HPD_3:
  297. WREG32(DC_HPD3_CONTROL, 0);
  298. rdev->irq.hpd[2] = false;
  299. break;
  300. case RADEON_HPD_4:
  301. WREG32(DC_HPD4_CONTROL, 0);
  302. rdev->irq.hpd[3] = false;
  303. break;
  304. case RADEON_HPD_5:
  305. WREG32(DC_HPD5_CONTROL, 0);
  306. rdev->irq.hpd[4] = false;
  307. break;
  308. case RADEON_HPD_6:
  309. WREG32(DC_HPD6_CONTROL, 0);
  310. rdev->irq.hpd[5] = false;
  311. break;
  312. default:
  313. break;
  314. }
  315. }
  316. }
  317. /* watermark setup */
  318. static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
  319. struct radeon_crtc *radeon_crtc,
  320. struct drm_display_mode *mode,
  321. struct drm_display_mode *other_mode)
  322. {
  323. u32 tmp = 0;
  324. /*
  325. * Line Buffer Setup
  326. * There are 3 line buffers, each one shared by 2 display controllers.
  327. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  328. * the display controllers. The paritioning is done via one of four
  329. * preset allocations specified in bits 2:0:
  330. * first display controller
  331. * 0 - first half of lb (3840 * 2)
  332. * 1 - first 3/4 of lb (5760 * 2)
  333. * 2 - whole lb (7680 * 2)
  334. * 3 - first 1/4 of lb (1920 * 2)
  335. * second display controller
  336. * 4 - second half of lb (3840 * 2)
  337. * 5 - second 3/4 of lb (5760 * 2)
  338. * 6 - whole lb (7680 * 2)
  339. * 7 - last 1/4 of lb (1920 * 2)
  340. */
  341. if (mode && other_mode) {
  342. if (mode->hdisplay > other_mode->hdisplay) {
  343. if (mode->hdisplay > 2560)
  344. tmp = 1; /* 3/4 */
  345. else
  346. tmp = 0; /* 1/2 */
  347. } else if (other_mode->hdisplay > mode->hdisplay) {
  348. if (other_mode->hdisplay > 2560)
  349. tmp = 3; /* 1/4 */
  350. else
  351. tmp = 0; /* 1/2 */
  352. } else
  353. tmp = 0; /* 1/2 */
  354. } else if (mode)
  355. tmp = 2; /* whole */
  356. else if (other_mode)
  357. tmp = 3; /* 1/4 */
  358. /* second controller of the pair uses second half of the lb */
  359. if (radeon_crtc->crtc_id % 2)
  360. tmp += 4;
  361. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
  362. switch (tmp) {
  363. case 0:
  364. case 4:
  365. default:
  366. if (ASIC_IS_DCE5(rdev))
  367. return 4096 * 2;
  368. else
  369. return 3840 * 2;
  370. case 1:
  371. case 5:
  372. if (ASIC_IS_DCE5(rdev))
  373. return 6144 * 2;
  374. else
  375. return 5760 * 2;
  376. case 2:
  377. case 6:
  378. if (ASIC_IS_DCE5(rdev))
  379. return 8192 * 2;
  380. else
  381. return 7680 * 2;
  382. case 3:
  383. case 7:
  384. if (ASIC_IS_DCE5(rdev))
  385. return 2048 * 2;
  386. else
  387. return 1920 * 2;
  388. }
  389. }
  390. static u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
  391. {
  392. u32 tmp = RREG32(MC_SHARED_CHMAP);
  393. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  394. case 0:
  395. default:
  396. return 1;
  397. case 1:
  398. return 2;
  399. case 2:
  400. return 4;
  401. case 3:
  402. return 8;
  403. }
  404. }
  405. struct evergreen_wm_params {
  406. u32 dram_channels; /* number of dram channels */
  407. u32 yclk; /* bandwidth per dram data pin in kHz */
  408. u32 sclk; /* engine clock in kHz */
  409. u32 disp_clk; /* display clock in kHz */
  410. u32 src_width; /* viewport width */
  411. u32 active_time; /* active display time in ns */
  412. u32 blank_time; /* blank time in ns */
  413. bool interlaced; /* mode is interlaced */
  414. fixed20_12 vsc; /* vertical scale ratio */
  415. u32 num_heads; /* number of active crtcs */
  416. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  417. u32 lb_size; /* line buffer allocated to pipe */
  418. u32 vtaps; /* vertical scaler taps */
  419. };
  420. static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
  421. {
  422. /* Calculate DRAM Bandwidth and the part allocated to display. */
  423. fixed20_12 dram_efficiency; /* 0.7 */
  424. fixed20_12 yclk, dram_channels, bandwidth;
  425. fixed20_12 a;
  426. a.full = dfixed_const(1000);
  427. yclk.full = dfixed_const(wm->yclk);
  428. yclk.full = dfixed_div(yclk, a);
  429. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  430. a.full = dfixed_const(10);
  431. dram_efficiency.full = dfixed_const(7);
  432. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  433. bandwidth.full = dfixed_mul(dram_channels, yclk);
  434. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  435. return dfixed_trunc(bandwidth);
  436. }
  437. static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  438. {
  439. /* Calculate DRAM Bandwidth and the part allocated to display. */
  440. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  441. fixed20_12 yclk, dram_channels, bandwidth;
  442. fixed20_12 a;
  443. a.full = dfixed_const(1000);
  444. yclk.full = dfixed_const(wm->yclk);
  445. yclk.full = dfixed_div(yclk, a);
  446. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  447. a.full = dfixed_const(10);
  448. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  449. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  450. bandwidth.full = dfixed_mul(dram_channels, yclk);
  451. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  452. return dfixed_trunc(bandwidth);
  453. }
  454. static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
  455. {
  456. /* Calculate the display Data return Bandwidth */
  457. fixed20_12 return_efficiency; /* 0.8 */
  458. fixed20_12 sclk, bandwidth;
  459. fixed20_12 a;
  460. a.full = dfixed_const(1000);
  461. sclk.full = dfixed_const(wm->sclk);
  462. sclk.full = dfixed_div(sclk, a);
  463. a.full = dfixed_const(10);
  464. return_efficiency.full = dfixed_const(8);
  465. return_efficiency.full = dfixed_div(return_efficiency, a);
  466. a.full = dfixed_const(32);
  467. bandwidth.full = dfixed_mul(a, sclk);
  468. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  469. return dfixed_trunc(bandwidth);
  470. }
  471. static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
  472. {
  473. /* Calculate the DMIF Request Bandwidth */
  474. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  475. fixed20_12 disp_clk, bandwidth;
  476. fixed20_12 a;
  477. a.full = dfixed_const(1000);
  478. disp_clk.full = dfixed_const(wm->disp_clk);
  479. disp_clk.full = dfixed_div(disp_clk, a);
  480. a.full = dfixed_const(10);
  481. disp_clk_request_efficiency.full = dfixed_const(8);
  482. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  483. a.full = dfixed_const(32);
  484. bandwidth.full = dfixed_mul(a, disp_clk);
  485. bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
  486. return dfixed_trunc(bandwidth);
  487. }
  488. static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
  489. {
  490. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  491. u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
  492. u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
  493. u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
  494. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  495. }
  496. static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
  497. {
  498. /* Calculate the display mode Average Bandwidth
  499. * DisplayMode should contain the source and destination dimensions,
  500. * timing, etc.
  501. */
  502. fixed20_12 bpp;
  503. fixed20_12 line_time;
  504. fixed20_12 src_width;
  505. fixed20_12 bandwidth;
  506. fixed20_12 a;
  507. a.full = dfixed_const(1000);
  508. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  509. line_time.full = dfixed_div(line_time, a);
  510. bpp.full = dfixed_const(wm->bytes_per_pixel);
  511. src_width.full = dfixed_const(wm->src_width);
  512. bandwidth.full = dfixed_mul(src_width, bpp);
  513. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  514. bandwidth.full = dfixed_div(bandwidth, line_time);
  515. return dfixed_trunc(bandwidth);
  516. }
  517. static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
  518. {
  519. /* First calcualte the latency in ns */
  520. u32 mc_latency = 2000; /* 2000 ns. */
  521. u32 available_bandwidth = evergreen_available_bandwidth(wm);
  522. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  523. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  524. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  525. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  526. (wm->num_heads * cursor_line_pair_return_time);
  527. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  528. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  529. fixed20_12 a, b, c;
  530. if (wm->num_heads == 0)
  531. return 0;
  532. a.full = dfixed_const(2);
  533. b.full = dfixed_const(1);
  534. if ((wm->vsc.full > a.full) ||
  535. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  536. (wm->vtaps >= 5) ||
  537. ((wm->vsc.full >= a.full) && wm->interlaced))
  538. max_src_lines_per_dst_line = 4;
  539. else
  540. max_src_lines_per_dst_line = 2;
  541. a.full = dfixed_const(available_bandwidth);
  542. b.full = dfixed_const(wm->num_heads);
  543. a.full = dfixed_div(a, b);
  544. b.full = dfixed_const(1000);
  545. c.full = dfixed_const(wm->disp_clk);
  546. b.full = dfixed_div(c, b);
  547. c.full = dfixed_const(wm->bytes_per_pixel);
  548. b.full = dfixed_mul(b, c);
  549. lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
  550. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  551. b.full = dfixed_const(1000);
  552. c.full = dfixed_const(lb_fill_bw);
  553. b.full = dfixed_div(c, b);
  554. a.full = dfixed_div(a, b);
  555. line_fill_time = dfixed_trunc(a);
  556. if (line_fill_time < wm->active_time)
  557. return latency;
  558. else
  559. return latency + (line_fill_time - wm->active_time);
  560. }
  561. static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  562. {
  563. if (evergreen_average_bandwidth(wm) <=
  564. (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
  565. return true;
  566. else
  567. return false;
  568. };
  569. static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
  570. {
  571. if (evergreen_average_bandwidth(wm) <=
  572. (evergreen_available_bandwidth(wm) / wm->num_heads))
  573. return true;
  574. else
  575. return false;
  576. };
  577. static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
  578. {
  579. u32 lb_partitions = wm->lb_size / wm->src_width;
  580. u32 line_time = wm->active_time + wm->blank_time;
  581. u32 latency_tolerant_lines;
  582. u32 latency_hiding;
  583. fixed20_12 a;
  584. a.full = dfixed_const(1);
  585. if (wm->vsc.full > a.full)
  586. latency_tolerant_lines = 1;
  587. else {
  588. if (lb_partitions <= (wm->vtaps + 1))
  589. latency_tolerant_lines = 1;
  590. else
  591. latency_tolerant_lines = 2;
  592. }
  593. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  594. if (evergreen_latency_watermark(wm) <= latency_hiding)
  595. return true;
  596. else
  597. return false;
  598. }
  599. static void evergreen_program_watermarks(struct radeon_device *rdev,
  600. struct radeon_crtc *radeon_crtc,
  601. u32 lb_size, u32 num_heads)
  602. {
  603. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  604. struct evergreen_wm_params wm;
  605. u32 pixel_period;
  606. u32 line_time = 0;
  607. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  608. u32 priority_a_mark = 0, priority_b_mark = 0;
  609. u32 priority_a_cnt = PRIORITY_OFF;
  610. u32 priority_b_cnt = PRIORITY_OFF;
  611. u32 pipe_offset = radeon_crtc->crtc_id * 16;
  612. u32 tmp, arb_control3;
  613. fixed20_12 a, b, c;
  614. if (radeon_crtc->base.enabled && num_heads && mode) {
  615. pixel_period = 1000000 / (u32)mode->clock;
  616. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  617. priority_a_cnt = 0;
  618. priority_b_cnt = 0;
  619. wm.yclk = rdev->pm.current_mclk * 10;
  620. wm.sclk = rdev->pm.current_sclk * 10;
  621. wm.disp_clk = mode->clock;
  622. wm.src_width = mode->crtc_hdisplay;
  623. wm.active_time = mode->crtc_hdisplay * pixel_period;
  624. wm.blank_time = line_time - wm.active_time;
  625. wm.interlaced = false;
  626. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  627. wm.interlaced = true;
  628. wm.vsc = radeon_crtc->vsc;
  629. wm.vtaps = 1;
  630. if (radeon_crtc->rmx_type != RMX_OFF)
  631. wm.vtaps = 2;
  632. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  633. wm.lb_size = lb_size;
  634. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  635. wm.num_heads = num_heads;
  636. /* set for high clocks */
  637. latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
  638. /* set for low clocks */
  639. /* wm.yclk = low clk; wm.sclk = low clk */
  640. latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
  641. /* possibly force display priority to high */
  642. /* should really do this at mode validation time... */
  643. if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  644. !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
  645. !evergreen_check_latency_hiding(&wm) ||
  646. (rdev->disp_priority == 2)) {
  647. DRM_INFO("force priority to high\n");
  648. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  649. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  650. }
  651. a.full = dfixed_const(1000);
  652. b.full = dfixed_const(mode->clock);
  653. b.full = dfixed_div(b, a);
  654. c.full = dfixed_const(latency_watermark_a);
  655. c.full = dfixed_mul(c, b);
  656. c.full = dfixed_mul(c, radeon_crtc->hsc);
  657. c.full = dfixed_div(c, a);
  658. a.full = dfixed_const(16);
  659. c.full = dfixed_div(c, a);
  660. priority_a_mark = dfixed_trunc(c);
  661. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  662. a.full = dfixed_const(1000);
  663. b.full = dfixed_const(mode->clock);
  664. b.full = dfixed_div(b, a);
  665. c.full = dfixed_const(latency_watermark_b);
  666. c.full = dfixed_mul(c, b);
  667. c.full = dfixed_mul(c, radeon_crtc->hsc);
  668. c.full = dfixed_div(c, a);
  669. a.full = dfixed_const(16);
  670. c.full = dfixed_div(c, a);
  671. priority_b_mark = dfixed_trunc(c);
  672. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  673. }
  674. /* select wm A */
  675. arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  676. tmp = arb_control3;
  677. tmp &= ~LATENCY_WATERMARK_MASK(3);
  678. tmp |= LATENCY_WATERMARK_MASK(1);
  679. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  680. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  681. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  682. LATENCY_HIGH_WATERMARK(line_time)));
  683. /* select wm B */
  684. tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  685. tmp &= ~LATENCY_WATERMARK_MASK(3);
  686. tmp |= LATENCY_WATERMARK_MASK(2);
  687. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  688. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  689. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  690. LATENCY_HIGH_WATERMARK(line_time)));
  691. /* restore original selection */
  692. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
  693. /* write the priority marks */
  694. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  695. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  696. }
  697. void evergreen_bandwidth_update(struct radeon_device *rdev)
  698. {
  699. struct drm_display_mode *mode0 = NULL;
  700. struct drm_display_mode *mode1 = NULL;
  701. u32 num_heads = 0, lb_size;
  702. int i;
  703. radeon_update_display_priority(rdev);
  704. for (i = 0; i < rdev->num_crtc; i++) {
  705. if (rdev->mode_info.crtcs[i]->base.enabled)
  706. num_heads++;
  707. }
  708. for (i = 0; i < rdev->num_crtc; i += 2) {
  709. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  710. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  711. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  712. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  713. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  714. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  715. }
  716. }
  717. static int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  718. {
  719. unsigned i;
  720. u32 tmp;
  721. for (i = 0; i < rdev->usec_timeout; i++) {
  722. /* read MC_STATUS */
  723. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  724. if (!tmp)
  725. return 0;
  726. udelay(1);
  727. }
  728. return -1;
  729. }
  730. /*
  731. * GART
  732. */
  733. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  734. {
  735. unsigned i;
  736. u32 tmp;
  737. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  738. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  739. for (i = 0; i < rdev->usec_timeout; i++) {
  740. /* read MC_STATUS */
  741. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  742. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  743. if (tmp == 2) {
  744. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  745. return;
  746. }
  747. if (tmp) {
  748. return;
  749. }
  750. udelay(1);
  751. }
  752. }
  753. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  754. {
  755. u32 tmp;
  756. int r;
  757. if (rdev->gart.table.vram.robj == NULL) {
  758. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  759. return -EINVAL;
  760. }
  761. r = radeon_gart_table_vram_pin(rdev);
  762. if (r)
  763. return r;
  764. radeon_gart_restore(rdev);
  765. /* Setup L2 cache */
  766. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  767. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  768. EFFECTIVE_L2_QUEUE_SIZE(7));
  769. WREG32(VM_L2_CNTL2, 0);
  770. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  771. /* Setup TLB control */
  772. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  773. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  774. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  775. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  776. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  777. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  778. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  779. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  780. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  781. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  782. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  783. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  784. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  785. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  786. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  787. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  788. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  789. (u32)(rdev->dummy_page.addr >> 12));
  790. WREG32(VM_CONTEXT1_CNTL, 0);
  791. evergreen_pcie_gart_tlb_flush(rdev);
  792. rdev->gart.ready = true;
  793. return 0;
  794. }
  795. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  796. {
  797. u32 tmp;
  798. int r;
  799. /* Disable all tables */
  800. WREG32(VM_CONTEXT0_CNTL, 0);
  801. WREG32(VM_CONTEXT1_CNTL, 0);
  802. /* Setup L2 cache */
  803. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  804. EFFECTIVE_L2_QUEUE_SIZE(7));
  805. WREG32(VM_L2_CNTL2, 0);
  806. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  807. /* Setup TLB control */
  808. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  809. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  810. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  811. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  812. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  813. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  814. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  815. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  816. if (rdev->gart.table.vram.robj) {
  817. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  818. if (likely(r == 0)) {
  819. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  820. radeon_bo_unpin(rdev->gart.table.vram.robj);
  821. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  822. }
  823. }
  824. }
  825. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  826. {
  827. evergreen_pcie_gart_disable(rdev);
  828. radeon_gart_table_vram_free(rdev);
  829. radeon_gart_fini(rdev);
  830. }
  831. void evergreen_agp_enable(struct radeon_device *rdev)
  832. {
  833. u32 tmp;
  834. /* Setup L2 cache */
  835. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  836. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  837. EFFECTIVE_L2_QUEUE_SIZE(7));
  838. WREG32(VM_L2_CNTL2, 0);
  839. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  840. /* Setup TLB control */
  841. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  842. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  843. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  844. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  845. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  846. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  847. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  848. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  849. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  850. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  851. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  852. WREG32(VM_CONTEXT0_CNTL, 0);
  853. WREG32(VM_CONTEXT1_CNTL, 0);
  854. }
  855. static void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  856. {
  857. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  858. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  859. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  860. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  861. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  862. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  863. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  864. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  865. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  866. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  867. if (!(rdev->flags & RADEON_IS_IGP)) {
  868. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  869. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  870. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  871. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  872. }
  873. /* Stop all video */
  874. WREG32(VGA_RENDER_CONTROL, 0);
  875. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  876. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  877. if (!(rdev->flags & RADEON_IS_IGP)) {
  878. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  879. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  880. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  881. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  882. }
  883. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  884. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  885. if (!(rdev->flags & RADEON_IS_IGP)) {
  886. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  887. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  888. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  889. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  890. }
  891. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  892. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  893. if (!(rdev->flags & RADEON_IS_IGP)) {
  894. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  895. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  896. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  897. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  898. }
  899. WREG32(D1VGA_CONTROL, 0);
  900. WREG32(D2VGA_CONTROL, 0);
  901. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  902. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  903. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  904. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  905. }
  906. static void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  907. {
  908. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  909. upper_32_bits(rdev->mc.vram_start));
  910. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  911. upper_32_bits(rdev->mc.vram_start));
  912. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  913. (u32)rdev->mc.vram_start);
  914. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  915. (u32)rdev->mc.vram_start);
  916. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  917. upper_32_bits(rdev->mc.vram_start));
  918. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  919. upper_32_bits(rdev->mc.vram_start));
  920. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  921. (u32)rdev->mc.vram_start);
  922. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  923. (u32)rdev->mc.vram_start);
  924. if (!(rdev->flags & RADEON_IS_IGP)) {
  925. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  926. upper_32_bits(rdev->mc.vram_start));
  927. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  928. upper_32_bits(rdev->mc.vram_start));
  929. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  930. (u32)rdev->mc.vram_start);
  931. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  932. (u32)rdev->mc.vram_start);
  933. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  934. upper_32_bits(rdev->mc.vram_start));
  935. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  936. upper_32_bits(rdev->mc.vram_start));
  937. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  938. (u32)rdev->mc.vram_start);
  939. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  940. (u32)rdev->mc.vram_start);
  941. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  942. upper_32_bits(rdev->mc.vram_start));
  943. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  944. upper_32_bits(rdev->mc.vram_start));
  945. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  946. (u32)rdev->mc.vram_start);
  947. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  948. (u32)rdev->mc.vram_start);
  949. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  950. upper_32_bits(rdev->mc.vram_start));
  951. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  952. upper_32_bits(rdev->mc.vram_start));
  953. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  954. (u32)rdev->mc.vram_start);
  955. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  956. (u32)rdev->mc.vram_start);
  957. }
  958. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  959. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  960. /* Unlock host access */
  961. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  962. mdelay(1);
  963. /* Restore video state */
  964. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  965. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  966. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  967. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  968. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  969. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  970. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  971. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  972. if (!(rdev->flags & RADEON_IS_IGP)) {
  973. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  974. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  975. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  976. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  977. }
  978. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  979. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  980. if (!(rdev->flags & RADEON_IS_IGP)) {
  981. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  982. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  983. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  984. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  985. }
  986. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  987. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  988. if (!(rdev->flags & RADEON_IS_IGP)) {
  989. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  990. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  991. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  992. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  993. }
  994. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  995. }
  996. static void evergreen_mc_program(struct radeon_device *rdev)
  997. {
  998. struct evergreen_mc_save save;
  999. u32 tmp;
  1000. int i, j;
  1001. /* Initialize HDP */
  1002. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1003. WREG32((0x2c14 + j), 0x00000000);
  1004. WREG32((0x2c18 + j), 0x00000000);
  1005. WREG32((0x2c1c + j), 0x00000000);
  1006. WREG32((0x2c20 + j), 0x00000000);
  1007. WREG32((0x2c24 + j), 0x00000000);
  1008. }
  1009. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1010. evergreen_mc_stop(rdev, &save);
  1011. if (evergreen_mc_wait_for_idle(rdev)) {
  1012. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1013. }
  1014. /* Lockout access through VGA aperture*/
  1015. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1016. /* Update configuration */
  1017. if (rdev->flags & RADEON_IS_AGP) {
  1018. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1019. /* VRAM before AGP */
  1020. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1021. rdev->mc.vram_start >> 12);
  1022. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1023. rdev->mc.gtt_end >> 12);
  1024. } else {
  1025. /* VRAM after AGP */
  1026. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1027. rdev->mc.gtt_start >> 12);
  1028. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1029. rdev->mc.vram_end >> 12);
  1030. }
  1031. } else {
  1032. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1033. rdev->mc.vram_start >> 12);
  1034. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1035. rdev->mc.vram_end >> 12);
  1036. }
  1037. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  1038. if (rdev->flags & RADEON_IS_IGP) {
  1039. tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
  1040. tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
  1041. tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
  1042. WREG32(MC_FUS_VM_FB_OFFSET, tmp);
  1043. }
  1044. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1045. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1046. WREG32(MC_VM_FB_LOCATION, tmp);
  1047. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1048. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  1049. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1050. if (rdev->flags & RADEON_IS_AGP) {
  1051. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  1052. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  1053. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1054. } else {
  1055. WREG32(MC_VM_AGP_BASE, 0);
  1056. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1057. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1058. }
  1059. if (evergreen_mc_wait_for_idle(rdev)) {
  1060. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1061. }
  1062. evergreen_mc_resume(rdev, &save);
  1063. /* we need to own VRAM, so turn off the VGA renderer here
  1064. * to stop it overwriting our objects */
  1065. rv515_vga_render_disable(rdev);
  1066. }
  1067. /*
  1068. * CP.
  1069. */
  1070. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  1071. {
  1072. const __be32 *fw_data;
  1073. int i;
  1074. if (!rdev->me_fw || !rdev->pfp_fw)
  1075. return -EINVAL;
  1076. r700_cp_stop(rdev);
  1077. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  1078. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1079. WREG32(CP_PFP_UCODE_ADDR, 0);
  1080. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  1081. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1082. WREG32(CP_PFP_UCODE_ADDR, 0);
  1083. fw_data = (const __be32 *)rdev->me_fw->data;
  1084. WREG32(CP_ME_RAM_WADDR, 0);
  1085. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  1086. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1087. WREG32(CP_PFP_UCODE_ADDR, 0);
  1088. WREG32(CP_ME_RAM_WADDR, 0);
  1089. WREG32(CP_ME_RAM_RADDR, 0);
  1090. return 0;
  1091. }
  1092. static int evergreen_cp_start(struct radeon_device *rdev)
  1093. {
  1094. int r, i;
  1095. uint32_t cp_me;
  1096. r = radeon_ring_lock(rdev, 7);
  1097. if (r) {
  1098. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1099. return r;
  1100. }
  1101. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1102. radeon_ring_write(rdev, 0x1);
  1103. radeon_ring_write(rdev, 0x0);
  1104. radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
  1105. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1106. radeon_ring_write(rdev, 0);
  1107. radeon_ring_write(rdev, 0);
  1108. radeon_ring_unlock_commit(rdev);
  1109. cp_me = 0xff;
  1110. WREG32(CP_ME_CNTL, cp_me);
  1111. r = radeon_ring_lock(rdev, evergreen_default_size + 15);
  1112. if (r) {
  1113. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1114. return r;
  1115. }
  1116. /* setup clear context state */
  1117. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1118. radeon_ring_write(rdev, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1119. for (i = 0; i < evergreen_default_size; i++)
  1120. radeon_ring_write(rdev, evergreen_default_state[i]);
  1121. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1122. radeon_ring_write(rdev, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1123. /* set clear context state */
  1124. radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
  1125. radeon_ring_write(rdev, 0);
  1126. /* SQ_VTX_BASE_VTX_LOC */
  1127. radeon_ring_write(rdev, 0xc0026f00);
  1128. radeon_ring_write(rdev, 0x00000000);
  1129. radeon_ring_write(rdev, 0x00000000);
  1130. radeon_ring_write(rdev, 0x00000000);
  1131. /* Clear consts */
  1132. radeon_ring_write(rdev, 0xc0036f00);
  1133. radeon_ring_write(rdev, 0x00000bc4);
  1134. radeon_ring_write(rdev, 0xffffffff);
  1135. radeon_ring_write(rdev, 0xffffffff);
  1136. radeon_ring_write(rdev, 0xffffffff);
  1137. radeon_ring_unlock_commit(rdev);
  1138. return 0;
  1139. }
  1140. int evergreen_cp_resume(struct radeon_device *rdev)
  1141. {
  1142. u32 tmp;
  1143. u32 rb_bufsz;
  1144. int r;
  1145. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1146. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1147. SOFT_RESET_PA |
  1148. SOFT_RESET_SH |
  1149. SOFT_RESET_VGT |
  1150. SOFT_RESET_SX));
  1151. RREG32(GRBM_SOFT_RESET);
  1152. mdelay(15);
  1153. WREG32(GRBM_SOFT_RESET, 0);
  1154. RREG32(GRBM_SOFT_RESET);
  1155. /* Set ring buffer size */
  1156. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1157. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1158. #ifdef __BIG_ENDIAN
  1159. tmp |= BUF_SWAP_32BIT;
  1160. #endif
  1161. WREG32(CP_RB_CNTL, tmp);
  1162. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1163. /* Set the write pointer delay */
  1164. WREG32(CP_RB_WPTR_DELAY, 0);
  1165. /* Initialize the ring buffer's read and write pointers */
  1166. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1167. WREG32(CP_RB_RPTR_WR, 0);
  1168. WREG32(CP_RB_WPTR, 0);
  1169. /* set the wb address wether it's enabled or not */
  1170. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  1171. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1172. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1173. if (rdev->wb.enabled)
  1174. WREG32(SCRATCH_UMSK, 0xff);
  1175. else {
  1176. tmp |= RB_NO_UPDATE;
  1177. WREG32(SCRATCH_UMSK, 0);
  1178. }
  1179. mdelay(1);
  1180. WREG32(CP_RB_CNTL, tmp);
  1181. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1182. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1183. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1184. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1185. evergreen_cp_start(rdev);
  1186. rdev->cp.ready = true;
  1187. r = radeon_ring_test(rdev);
  1188. if (r) {
  1189. rdev->cp.ready = false;
  1190. return r;
  1191. }
  1192. return 0;
  1193. }
  1194. /*
  1195. * Core functions
  1196. */
  1197. static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  1198. u32 num_tile_pipes,
  1199. u32 num_backends,
  1200. u32 backend_disable_mask)
  1201. {
  1202. u32 backend_map = 0;
  1203. u32 enabled_backends_mask = 0;
  1204. u32 enabled_backends_count = 0;
  1205. u32 cur_pipe;
  1206. u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
  1207. u32 cur_backend = 0;
  1208. u32 i;
  1209. bool force_no_swizzle;
  1210. if (num_tile_pipes > EVERGREEN_MAX_PIPES)
  1211. num_tile_pipes = EVERGREEN_MAX_PIPES;
  1212. if (num_tile_pipes < 1)
  1213. num_tile_pipes = 1;
  1214. if (num_backends > EVERGREEN_MAX_BACKENDS)
  1215. num_backends = EVERGREEN_MAX_BACKENDS;
  1216. if (num_backends < 1)
  1217. num_backends = 1;
  1218. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1219. if (((backend_disable_mask >> i) & 1) == 0) {
  1220. enabled_backends_mask |= (1 << i);
  1221. ++enabled_backends_count;
  1222. }
  1223. if (enabled_backends_count == num_backends)
  1224. break;
  1225. }
  1226. if (enabled_backends_count == 0) {
  1227. enabled_backends_mask = 1;
  1228. enabled_backends_count = 1;
  1229. }
  1230. if (enabled_backends_count != num_backends)
  1231. num_backends = enabled_backends_count;
  1232. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
  1233. switch (rdev->family) {
  1234. case CHIP_CEDAR:
  1235. case CHIP_REDWOOD:
  1236. case CHIP_PALM:
  1237. case CHIP_TURKS:
  1238. case CHIP_CAICOS:
  1239. force_no_swizzle = false;
  1240. break;
  1241. case CHIP_CYPRESS:
  1242. case CHIP_HEMLOCK:
  1243. case CHIP_JUNIPER:
  1244. case CHIP_BARTS:
  1245. default:
  1246. force_no_swizzle = true;
  1247. break;
  1248. }
  1249. if (force_no_swizzle) {
  1250. bool last_backend_enabled = false;
  1251. force_no_swizzle = false;
  1252. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1253. if (((enabled_backends_mask >> i) & 1) == 1) {
  1254. if (last_backend_enabled)
  1255. force_no_swizzle = true;
  1256. last_backend_enabled = true;
  1257. } else
  1258. last_backend_enabled = false;
  1259. }
  1260. }
  1261. switch (num_tile_pipes) {
  1262. case 1:
  1263. case 3:
  1264. case 5:
  1265. case 7:
  1266. DRM_ERROR("odd number of pipes!\n");
  1267. break;
  1268. case 2:
  1269. swizzle_pipe[0] = 0;
  1270. swizzle_pipe[1] = 1;
  1271. break;
  1272. case 4:
  1273. if (force_no_swizzle) {
  1274. swizzle_pipe[0] = 0;
  1275. swizzle_pipe[1] = 1;
  1276. swizzle_pipe[2] = 2;
  1277. swizzle_pipe[3] = 3;
  1278. } else {
  1279. swizzle_pipe[0] = 0;
  1280. swizzle_pipe[1] = 2;
  1281. swizzle_pipe[2] = 1;
  1282. swizzle_pipe[3] = 3;
  1283. }
  1284. break;
  1285. case 6:
  1286. if (force_no_swizzle) {
  1287. swizzle_pipe[0] = 0;
  1288. swizzle_pipe[1] = 1;
  1289. swizzle_pipe[2] = 2;
  1290. swizzle_pipe[3] = 3;
  1291. swizzle_pipe[4] = 4;
  1292. swizzle_pipe[5] = 5;
  1293. } else {
  1294. swizzle_pipe[0] = 0;
  1295. swizzle_pipe[1] = 2;
  1296. swizzle_pipe[2] = 4;
  1297. swizzle_pipe[3] = 1;
  1298. swizzle_pipe[4] = 3;
  1299. swizzle_pipe[5] = 5;
  1300. }
  1301. break;
  1302. case 8:
  1303. if (force_no_swizzle) {
  1304. swizzle_pipe[0] = 0;
  1305. swizzle_pipe[1] = 1;
  1306. swizzle_pipe[2] = 2;
  1307. swizzle_pipe[3] = 3;
  1308. swizzle_pipe[4] = 4;
  1309. swizzle_pipe[5] = 5;
  1310. swizzle_pipe[6] = 6;
  1311. swizzle_pipe[7] = 7;
  1312. } else {
  1313. swizzle_pipe[0] = 0;
  1314. swizzle_pipe[1] = 2;
  1315. swizzle_pipe[2] = 4;
  1316. swizzle_pipe[3] = 6;
  1317. swizzle_pipe[4] = 1;
  1318. swizzle_pipe[5] = 3;
  1319. swizzle_pipe[6] = 5;
  1320. swizzle_pipe[7] = 7;
  1321. }
  1322. break;
  1323. }
  1324. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1325. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1326. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1327. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  1328. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1329. }
  1330. return backend_map;
  1331. }
  1332. static void evergreen_program_channel_remap(struct radeon_device *rdev)
  1333. {
  1334. u32 tcp_chan_steer_lo, tcp_chan_steer_hi, mc_shared_chremap, tmp;
  1335. tmp = RREG32(MC_SHARED_CHMAP);
  1336. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1337. case 0:
  1338. case 1:
  1339. case 2:
  1340. case 3:
  1341. default:
  1342. /* default mapping */
  1343. mc_shared_chremap = 0x00fac688;
  1344. break;
  1345. }
  1346. switch (rdev->family) {
  1347. case CHIP_HEMLOCK:
  1348. case CHIP_CYPRESS:
  1349. case CHIP_BARTS:
  1350. tcp_chan_steer_lo = 0x54763210;
  1351. tcp_chan_steer_hi = 0x0000ba98;
  1352. break;
  1353. case CHIP_JUNIPER:
  1354. case CHIP_REDWOOD:
  1355. case CHIP_CEDAR:
  1356. case CHIP_PALM:
  1357. case CHIP_TURKS:
  1358. case CHIP_CAICOS:
  1359. default:
  1360. tcp_chan_steer_lo = 0x76543210;
  1361. tcp_chan_steer_hi = 0x0000ba98;
  1362. break;
  1363. }
  1364. WREG32(TCP_CHAN_STEER_LO, tcp_chan_steer_lo);
  1365. WREG32(TCP_CHAN_STEER_HI, tcp_chan_steer_hi);
  1366. WREG32(MC_SHARED_CHREMAP, mc_shared_chremap);
  1367. }
  1368. static void evergreen_gpu_init(struct radeon_device *rdev)
  1369. {
  1370. u32 cc_rb_backend_disable = 0;
  1371. u32 cc_gc_shader_pipe_config;
  1372. u32 gb_addr_config = 0;
  1373. u32 mc_shared_chmap, mc_arb_ramcfg;
  1374. u32 gb_backend_map;
  1375. u32 grbm_gfx_index;
  1376. u32 sx_debug_1;
  1377. u32 smx_dc_ctl0;
  1378. u32 sq_config;
  1379. u32 sq_lds_resource_mgmt;
  1380. u32 sq_gpr_resource_mgmt_1;
  1381. u32 sq_gpr_resource_mgmt_2;
  1382. u32 sq_gpr_resource_mgmt_3;
  1383. u32 sq_thread_resource_mgmt;
  1384. u32 sq_thread_resource_mgmt_2;
  1385. u32 sq_stack_resource_mgmt_1;
  1386. u32 sq_stack_resource_mgmt_2;
  1387. u32 sq_stack_resource_mgmt_3;
  1388. u32 vgt_cache_invalidation;
  1389. u32 hdp_host_path_cntl;
  1390. int i, j, num_shader_engines, ps_thread_count;
  1391. switch (rdev->family) {
  1392. case CHIP_CYPRESS:
  1393. case CHIP_HEMLOCK:
  1394. rdev->config.evergreen.num_ses = 2;
  1395. rdev->config.evergreen.max_pipes = 4;
  1396. rdev->config.evergreen.max_tile_pipes = 8;
  1397. rdev->config.evergreen.max_simds = 10;
  1398. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1399. rdev->config.evergreen.max_gprs = 256;
  1400. rdev->config.evergreen.max_threads = 248;
  1401. rdev->config.evergreen.max_gs_threads = 32;
  1402. rdev->config.evergreen.max_stack_entries = 512;
  1403. rdev->config.evergreen.sx_num_of_sets = 4;
  1404. rdev->config.evergreen.sx_max_export_size = 256;
  1405. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1406. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1407. rdev->config.evergreen.max_hw_contexts = 8;
  1408. rdev->config.evergreen.sq_num_cf_insts = 2;
  1409. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1410. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1411. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1412. break;
  1413. case CHIP_JUNIPER:
  1414. rdev->config.evergreen.num_ses = 1;
  1415. rdev->config.evergreen.max_pipes = 4;
  1416. rdev->config.evergreen.max_tile_pipes = 4;
  1417. rdev->config.evergreen.max_simds = 10;
  1418. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1419. rdev->config.evergreen.max_gprs = 256;
  1420. rdev->config.evergreen.max_threads = 248;
  1421. rdev->config.evergreen.max_gs_threads = 32;
  1422. rdev->config.evergreen.max_stack_entries = 512;
  1423. rdev->config.evergreen.sx_num_of_sets = 4;
  1424. rdev->config.evergreen.sx_max_export_size = 256;
  1425. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1426. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1427. rdev->config.evergreen.max_hw_contexts = 8;
  1428. rdev->config.evergreen.sq_num_cf_insts = 2;
  1429. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1430. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1431. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1432. break;
  1433. case CHIP_REDWOOD:
  1434. rdev->config.evergreen.num_ses = 1;
  1435. rdev->config.evergreen.max_pipes = 4;
  1436. rdev->config.evergreen.max_tile_pipes = 4;
  1437. rdev->config.evergreen.max_simds = 5;
  1438. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1439. rdev->config.evergreen.max_gprs = 256;
  1440. rdev->config.evergreen.max_threads = 248;
  1441. rdev->config.evergreen.max_gs_threads = 32;
  1442. rdev->config.evergreen.max_stack_entries = 256;
  1443. rdev->config.evergreen.sx_num_of_sets = 4;
  1444. rdev->config.evergreen.sx_max_export_size = 256;
  1445. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1446. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1447. rdev->config.evergreen.max_hw_contexts = 8;
  1448. rdev->config.evergreen.sq_num_cf_insts = 2;
  1449. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1450. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1451. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1452. break;
  1453. case CHIP_CEDAR:
  1454. default:
  1455. rdev->config.evergreen.num_ses = 1;
  1456. rdev->config.evergreen.max_pipes = 2;
  1457. rdev->config.evergreen.max_tile_pipes = 2;
  1458. rdev->config.evergreen.max_simds = 2;
  1459. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1460. rdev->config.evergreen.max_gprs = 256;
  1461. rdev->config.evergreen.max_threads = 192;
  1462. rdev->config.evergreen.max_gs_threads = 16;
  1463. rdev->config.evergreen.max_stack_entries = 256;
  1464. rdev->config.evergreen.sx_num_of_sets = 4;
  1465. rdev->config.evergreen.sx_max_export_size = 128;
  1466. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1467. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1468. rdev->config.evergreen.max_hw_contexts = 4;
  1469. rdev->config.evergreen.sq_num_cf_insts = 1;
  1470. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1471. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1472. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1473. break;
  1474. case CHIP_PALM:
  1475. rdev->config.evergreen.num_ses = 1;
  1476. rdev->config.evergreen.max_pipes = 2;
  1477. rdev->config.evergreen.max_tile_pipes = 2;
  1478. rdev->config.evergreen.max_simds = 2;
  1479. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1480. rdev->config.evergreen.max_gprs = 256;
  1481. rdev->config.evergreen.max_threads = 192;
  1482. rdev->config.evergreen.max_gs_threads = 16;
  1483. rdev->config.evergreen.max_stack_entries = 256;
  1484. rdev->config.evergreen.sx_num_of_sets = 4;
  1485. rdev->config.evergreen.sx_max_export_size = 128;
  1486. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1487. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1488. rdev->config.evergreen.max_hw_contexts = 4;
  1489. rdev->config.evergreen.sq_num_cf_insts = 1;
  1490. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1491. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1492. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1493. break;
  1494. case CHIP_BARTS:
  1495. rdev->config.evergreen.num_ses = 2;
  1496. rdev->config.evergreen.max_pipes = 4;
  1497. rdev->config.evergreen.max_tile_pipes = 8;
  1498. rdev->config.evergreen.max_simds = 7;
  1499. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1500. rdev->config.evergreen.max_gprs = 256;
  1501. rdev->config.evergreen.max_threads = 248;
  1502. rdev->config.evergreen.max_gs_threads = 32;
  1503. rdev->config.evergreen.max_stack_entries = 512;
  1504. rdev->config.evergreen.sx_num_of_sets = 4;
  1505. rdev->config.evergreen.sx_max_export_size = 256;
  1506. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1507. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1508. rdev->config.evergreen.max_hw_contexts = 8;
  1509. rdev->config.evergreen.sq_num_cf_insts = 2;
  1510. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1511. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1512. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1513. break;
  1514. case CHIP_TURKS:
  1515. rdev->config.evergreen.num_ses = 1;
  1516. rdev->config.evergreen.max_pipes = 4;
  1517. rdev->config.evergreen.max_tile_pipes = 4;
  1518. rdev->config.evergreen.max_simds = 6;
  1519. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1520. rdev->config.evergreen.max_gprs = 256;
  1521. rdev->config.evergreen.max_threads = 248;
  1522. rdev->config.evergreen.max_gs_threads = 32;
  1523. rdev->config.evergreen.max_stack_entries = 256;
  1524. rdev->config.evergreen.sx_num_of_sets = 4;
  1525. rdev->config.evergreen.sx_max_export_size = 256;
  1526. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1527. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1528. rdev->config.evergreen.max_hw_contexts = 8;
  1529. rdev->config.evergreen.sq_num_cf_insts = 2;
  1530. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1531. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1532. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1533. break;
  1534. case CHIP_CAICOS:
  1535. rdev->config.evergreen.num_ses = 1;
  1536. rdev->config.evergreen.max_pipes = 4;
  1537. rdev->config.evergreen.max_tile_pipes = 2;
  1538. rdev->config.evergreen.max_simds = 2;
  1539. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1540. rdev->config.evergreen.max_gprs = 256;
  1541. rdev->config.evergreen.max_threads = 192;
  1542. rdev->config.evergreen.max_gs_threads = 16;
  1543. rdev->config.evergreen.max_stack_entries = 256;
  1544. rdev->config.evergreen.sx_num_of_sets = 4;
  1545. rdev->config.evergreen.sx_max_export_size = 128;
  1546. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1547. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1548. rdev->config.evergreen.max_hw_contexts = 4;
  1549. rdev->config.evergreen.sq_num_cf_insts = 1;
  1550. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1551. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1552. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1553. break;
  1554. }
  1555. /* Initialize HDP */
  1556. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1557. WREG32((0x2c14 + j), 0x00000000);
  1558. WREG32((0x2c18 + j), 0x00000000);
  1559. WREG32((0x2c1c + j), 0x00000000);
  1560. WREG32((0x2c20 + j), 0x00000000);
  1561. WREG32((0x2c24 + j), 0x00000000);
  1562. }
  1563. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1564. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
  1565. cc_gc_shader_pipe_config |=
  1566. INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
  1567. & EVERGREEN_MAX_PIPES_MASK);
  1568. cc_gc_shader_pipe_config |=
  1569. INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
  1570. & EVERGREEN_MAX_SIMDS_MASK);
  1571. cc_rb_backend_disable =
  1572. BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
  1573. & EVERGREEN_MAX_BACKENDS_MASK);
  1574. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1575. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1576. switch (rdev->config.evergreen.max_tile_pipes) {
  1577. case 1:
  1578. default:
  1579. gb_addr_config |= NUM_PIPES(0);
  1580. break;
  1581. case 2:
  1582. gb_addr_config |= NUM_PIPES(1);
  1583. break;
  1584. case 4:
  1585. gb_addr_config |= NUM_PIPES(2);
  1586. break;
  1587. case 8:
  1588. gb_addr_config |= NUM_PIPES(3);
  1589. break;
  1590. }
  1591. gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1592. gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
  1593. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
  1594. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
  1595. gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
  1596. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  1597. if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
  1598. gb_addr_config |= ROW_SIZE(2);
  1599. else
  1600. gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
  1601. if (rdev->ddev->pdev->device == 0x689e) {
  1602. u32 efuse_straps_4;
  1603. u32 efuse_straps_3;
  1604. u8 efuse_box_bit_131_124;
  1605. WREG32(RCU_IND_INDEX, 0x204);
  1606. efuse_straps_4 = RREG32(RCU_IND_DATA);
  1607. WREG32(RCU_IND_INDEX, 0x203);
  1608. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1609. efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
  1610. switch(efuse_box_bit_131_124) {
  1611. case 0x00:
  1612. gb_backend_map = 0x76543210;
  1613. break;
  1614. case 0x55:
  1615. gb_backend_map = 0x77553311;
  1616. break;
  1617. case 0x56:
  1618. gb_backend_map = 0x77553300;
  1619. break;
  1620. case 0x59:
  1621. gb_backend_map = 0x77552211;
  1622. break;
  1623. case 0x66:
  1624. gb_backend_map = 0x77443300;
  1625. break;
  1626. case 0x99:
  1627. gb_backend_map = 0x66552211;
  1628. break;
  1629. case 0x5a:
  1630. gb_backend_map = 0x77552200;
  1631. break;
  1632. case 0xaa:
  1633. gb_backend_map = 0x66442200;
  1634. break;
  1635. case 0x95:
  1636. gb_backend_map = 0x66553311;
  1637. break;
  1638. default:
  1639. DRM_ERROR("bad backend map, using default\n");
  1640. gb_backend_map =
  1641. evergreen_get_tile_pipe_to_backend_map(rdev,
  1642. rdev->config.evergreen.max_tile_pipes,
  1643. rdev->config.evergreen.max_backends,
  1644. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1645. rdev->config.evergreen.max_backends) &
  1646. EVERGREEN_MAX_BACKENDS_MASK));
  1647. break;
  1648. }
  1649. } else if (rdev->ddev->pdev->device == 0x68b9) {
  1650. u32 efuse_straps_3;
  1651. u8 efuse_box_bit_127_124;
  1652. WREG32(RCU_IND_INDEX, 0x203);
  1653. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1654. efuse_box_bit_127_124 = (u8)((efuse_straps_3 & 0xF0000000) >> 28);
  1655. switch(efuse_box_bit_127_124) {
  1656. case 0x0:
  1657. gb_backend_map = 0x00003210;
  1658. break;
  1659. case 0x5:
  1660. case 0x6:
  1661. case 0x9:
  1662. case 0xa:
  1663. gb_backend_map = 0x00003311;
  1664. break;
  1665. default:
  1666. DRM_ERROR("bad backend map, using default\n");
  1667. gb_backend_map =
  1668. evergreen_get_tile_pipe_to_backend_map(rdev,
  1669. rdev->config.evergreen.max_tile_pipes,
  1670. rdev->config.evergreen.max_backends,
  1671. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1672. rdev->config.evergreen.max_backends) &
  1673. EVERGREEN_MAX_BACKENDS_MASK));
  1674. break;
  1675. }
  1676. } else {
  1677. switch (rdev->family) {
  1678. case CHIP_CYPRESS:
  1679. case CHIP_HEMLOCK:
  1680. case CHIP_BARTS:
  1681. gb_backend_map = 0x66442200;
  1682. break;
  1683. case CHIP_JUNIPER:
  1684. gb_backend_map = 0x00006420;
  1685. break;
  1686. default:
  1687. gb_backend_map =
  1688. evergreen_get_tile_pipe_to_backend_map(rdev,
  1689. rdev->config.evergreen.max_tile_pipes,
  1690. rdev->config.evergreen.max_backends,
  1691. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1692. rdev->config.evergreen.max_backends) &
  1693. EVERGREEN_MAX_BACKENDS_MASK));
  1694. }
  1695. }
  1696. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1697. * not have bank info, so create a custom tiling dword.
  1698. * bits 3:0 num_pipes
  1699. * bits 7:4 num_banks
  1700. * bits 11:8 group_size
  1701. * bits 15:12 row_size
  1702. */
  1703. rdev->config.evergreen.tile_config = 0;
  1704. switch (rdev->config.evergreen.max_tile_pipes) {
  1705. case 1:
  1706. default:
  1707. rdev->config.evergreen.tile_config |= (0 << 0);
  1708. break;
  1709. case 2:
  1710. rdev->config.evergreen.tile_config |= (1 << 0);
  1711. break;
  1712. case 4:
  1713. rdev->config.evergreen.tile_config |= (2 << 0);
  1714. break;
  1715. case 8:
  1716. rdev->config.evergreen.tile_config |= (3 << 0);
  1717. break;
  1718. }
  1719. rdev->config.evergreen.tile_config |=
  1720. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  1721. rdev->config.evergreen.tile_config |=
  1722. ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT) << 8;
  1723. rdev->config.evergreen.tile_config |=
  1724. ((gb_addr_config & 0x30000000) >> 28) << 12;
  1725. WREG32(GB_BACKEND_MAP, gb_backend_map);
  1726. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1727. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1728. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1729. evergreen_program_channel_remap(rdev);
  1730. num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
  1731. grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
  1732. for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
  1733. u32 rb = cc_rb_backend_disable | (0xf0 << 16);
  1734. u32 sp = cc_gc_shader_pipe_config;
  1735. u32 gfx = grbm_gfx_index | SE_INDEX(i);
  1736. if (i == num_shader_engines) {
  1737. rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
  1738. sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
  1739. }
  1740. WREG32(GRBM_GFX_INDEX, gfx);
  1741. WREG32(RLC_GFX_INDEX, gfx);
  1742. WREG32(CC_RB_BACKEND_DISABLE, rb);
  1743. WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
  1744. WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
  1745. WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
  1746. }
  1747. grbm_gfx_index |= SE_BROADCAST_WRITES;
  1748. WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
  1749. WREG32(RLC_GFX_INDEX, grbm_gfx_index);
  1750. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1751. WREG32(CGTS_TCC_DISABLE, 0);
  1752. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1753. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1754. /* set HW defaults for 3D engine */
  1755. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1756. ROQ_IB2_START(0x2b)));
  1757. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1758. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1759. SYNC_GRADIENT |
  1760. SYNC_WALKER |
  1761. SYNC_ALIGNER));
  1762. sx_debug_1 = RREG32(SX_DEBUG_1);
  1763. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1764. WREG32(SX_DEBUG_1, sx_debug_1);
  1765. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1766. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1767. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1768. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1769. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1770. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1771. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1772. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1773. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1774. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1775. WREG32(VGT_NUM_INSTANCES, 1);
  1776. WREG32(SPI_CONFIG_CNTL, 0);
  1777. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1778. WREG32(CP_PERFMON_CNTL, 0);
  1779. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1780. FETCH_FIFO_HIWATER(0x4) |
  1781. DONE_FIFO_HIWATER(0xe0) |
  1782. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1783. sq_config = RREG32(SQ_CONFIG);
  1784. sq_config &= ~(PS_PRIO(3) |
  1785. VS_PRIO(3) |
  1786. GS_PRIO(3) |
  1787. ES_PRIO(3));
  1788. sq_config |= (VC_ENABLE |
  1789. EXPORT_SRC_C |
  1790. PS_PRIO(0) |
  1791. VS_PRIO(1) |
  1792. GS_PRIO(2) |
  1793. ES_PRIO(3));
  1794. switch (rdev->family) {
  1795. case CHIP_CEDAR:
  1796. case CHIP_PALM:
  1797. case CHIP_CAICOS:
  1798. /* no vertex cache */
  1799. sq_config &= ~VC_ENABLE;
  1800. break;
  1801. default:
  1802. break;
  1803. }
  1804. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1805. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1806. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1807. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1808. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1809. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1810. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1811. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1812. switch (rdev->family) {
  1813. case CHIP_CEDAR:
  1814. case CHIP_PALM:
  1815. ps_thread_count = 96;
  1816. break;
  1817. default:
  1818. ps_thread_count = 128;
  1819. break;
  1820. }
  1821. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1822. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1823. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1824. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1825. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1826. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1827. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1828. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1829. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1830. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1831. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1832. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1833. WREG32(SQ_CONFIG, sq_config);
  1834. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1835. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1836. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1837. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1838. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1839. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1840. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1841. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1842. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1843. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  1844. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1845. FORCE_EOV_MAX_REZ_CNT(255)));
  1846. switch (rdev->family) {
  1847. case CHIP_CEDAR:
  1848. case CHIP_PALM:
  1849. case CHIP_CAICOS:
  1850. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  1851. break;
  1852. default:
  1853. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  1854. break;
  1855. }
  1856. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  1857. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  1858. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1859. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1860. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  1861. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  1862. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1863. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1864. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1865. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1866. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1867. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1868. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1869. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1870. /* clear render buffer base addresses */
  1871. WREG32(CB_COLOR0_BASE, 0);
  1872. WREG32(CB_COLOR1_BASE, 0);
  1873. WREG32(CB_COLOR2_BASE, 0);
  1874. WREG32(CB_COLOR3_BASE, 0);
  1875. WREG32(CB_COLOR4_BASE, 0);
  1876. WREG32(CB_COLOR5_BASE, 0);
  1877. WREG32(CB_COLOR6_BASE, 0);
  1878. WREG32(CB_COLOR7_BASE, 0);
  1879. WREG32(CB_COLOR8_BASE, 0);
  1880. WREG32(CB_COLOR9_BASE, 0);
  1881. WREG32(CB_COLOR10_BASE, 0);
  1882. WREG32(CB_COLOR11_BASE, 0);
  1883. /* set the shader const cache sizes to 0 */
  1884. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  1885. WREG32(i, 0);
  1886. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  1887. WREG32(i, 0);
  1888. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1889. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1890. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1891. udelay(50);
  1892. }
  1893. int evergreen_mc_init(struct radeon_device *rdev)
  1894. {
  1895. u32 tmp;
  1896. int chansize, numchan;
  1897. /* Get VRAM informations */
  1898. rdev->mc.vram_is_ddr = true;
  1899. tmp = RREG32(MC_ARB_RAMCFG);
  1900. if (tmp & CHANSIZE_OVERRIDE) {
  1901. chansize = 16;
  1902. } else if (tmp & CHANSIZE_MASK) {
  1903. chansize = 64;
  1904. } else {
  1905. chansize = 32;
  1906. }
  1907. tmp = RREG32(MC_SHARED_CHMAP);
  1908. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1909. case 0:
  1910. default:
  1911. numchan = 1;
  1912. break;
  1913. case 1:
  1914. numchan = 2;
  1915. break;
  1916. case 2:
  1917. numchan = 4;
  1918. break;
  1919. case 3:
  1920. numchan = 8;
  1921. break;
  1922. }
  1923. rdev->mc.vram_width = numchan * chansize;
  1924. /* Could aper size report 0 ? */
  1925. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1926. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1927. /* Setup GPU memory space */
  1928. if (rdev->flags & RADEON_IS_IGP) {
  1929. /* size in bytes on fusion */
  1930. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1931. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1932. } else {
  1933. /* size in MB on evergreen */
  1934. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1935. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1936. }
  1937. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1938. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  1939. r700_vram_gtt_location(rdev, &rdev->mc);
  1940. radeon_update_bandwidth_info(rdev);
  1941. return 0;
  1942. }
  1943. bool evergreen_gpu_is_lockup(struct radeon_device *rdev)
  1944. {
  1945. u32 srbm_status;
  1946. u32 grbm_status;
  1947. u32 grbm_status_se0, grbm_status_se1;
  1948. struct r100_gpu_lockup *lockup = &rdev->config.evergreen.lockup;
  1949. int r;
  1950. srbm_status = RREG32(SRBM_STATUS);
  1951. grbm_status = RREG32(GRBM_STATUS);
  1952. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  1953. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  1954. if (!(grbm_status & GUI_ACTIVE)) {
  1955. r100_gpu_lockup_update(lockup, &rdev->cp);
  1956. return false;
  1957. }
  1958. /* force CP activities */
  1959. r = radeon_ring_lock(rdev, 2);
  1960. if (!r) {
  1961. /* PACKET2 NOP */
  1962. radeon_ring_write(rdev, 0x80000000);
  1963. radeon_ring_write(rdev, 0x80000000);
  1964. radeon_ring_unlock_commit(rdev);
  1965. }
  1966. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1967. return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
  1968. }
  1969. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  1970. {
  1971. struct evergreen_mc_save save;
  1972. u32 grbm_reset = 0;
  1973. dev_info(rdev->dev, "GPU softreset \n");
  1974. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1975. RREG32(GRBM_STATUS));
  1976. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1977. RREG32(GRBM_STATUS_SE0));
  1978. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1979. RREG32(GRBM_STATUS_SE1));
  1980. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1981. RREG32(SRBM_STATUS));
  1982. evergreen_mc_stop(rdev, &save);
  1983. if (evergreen_mc_wait_for_idle(rdev)) {
  1984. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1985. }
  1986. /* Disable CP parsing/prefetching */
  1987. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1988. /* reset all the gfx blocks */
  1989. grbm_reset = (SOFT_RESET_CP |
  1990. SOFT_RESET_CB |
  1991. SOFT_RESET_DB |
  1992. SOFT_RESET_PA |
  1993. SOFT_RESET_SC |
  1994. SOFT_RESET_SPI |
  1995. SOFT_RESET_SH |
  1996. SOFT_RESET_SX |
  1997. SOFT_RESET_TC |
  1998. SOFT_RESET_TA |
  1999. SOFT_RESET_VC |
  2000. SOFT_RESET_VGT);
  2001. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  2002. WREG32(GRBM_SOFT_RESET, grbm_reset);
  2003. (void)RREG32(GRBM_SOFT_RESET);
  2004. udelay(50);
  2005. WREG32(GRBM_SOFT_RESET, 0);
  2006. (void)RREG32(GRBM_SOFT_RESET);
  2007. /* Wait a little for things to settle down */
  2008. udelay(50);
  2009. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2010. RREG32(GRBM_STATUS));
  2011. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2012. RREG32(GRBM_STATUS_SE0));
  2013. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2014. RREG32(GRBM_STATUS_SE1));
  2015. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2016. RREG32(SRBM_STATUS));
  2017. evergreen_mc_resume(rdev, &save);
  2018. return 0;
  2019. }
  2020. int evergreen_asic_reset(struct radeon_device *rdev)
  2021. {
  2022. return evergreen_gpu_soft_reset(rdev);
  2023. }
  2024. /* Interrupts */
  2025. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  2026. {
  2027. switch (crtc) {
  2028. case 0:
  2029. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2030. case 1:
  2031. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2032. case 2:
  2033. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2034. case 3:
  2035. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2036. case 4:
  2037. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2038. case 5:
  2039. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2040. default:
  2041. return 0;
  2042. }
  2043. }
  2044. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  2045. {
  2046. u32 tmp;
  2047. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2048. WREG32(GRBM_INT_CNTL, 0);
  2049. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2050. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2051. if (!(rdev->flags & RADEON_IS_IGP)) {
  2052. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2053. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2054. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2055. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2056. }
  2057. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2058. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2059. if (!(rdev->flags & RADEON_IS_IGP)) {
  2060. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2061. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2062. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2063. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2064. }
  2065. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2066. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2067. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2068. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2069. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2070. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2071. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2072. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2073. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2074. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2075. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2076. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2077. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2078. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2079. }
  2080. int evergreen_irq_set(struct radeon_device *rdev)
  2081. {
  2082. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2083. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  2084. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  2085. u32 grbm_int_cntl = 0;
  2086. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  2087. if (!rdev->irq.installed) {
  2088. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2089. return -EINVAL;
  2090. }
  2091. /* don't enable anything if the ih is disabled */
  2092. if (!rdev->ih.enabled) {
  2093. r600_disable_interrupts(rdev);
  2094. /* force the active interrupt state to all disabled */
  2095. evergreen_disable_interrupt_state(rdev);
  2096. return 0;
  2097. }
  2098. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2099. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2100. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2101. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2102. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2103. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2104. if (rdev->irq.sw_int) {
  2105. DRM_DEBUG("evergreen_irq_set: sw int\n");
  2106. cp_int_cntl |= RB_INT_ENABLE;
  2107. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2108. }
  2109. if (rdev->irq.crtc_vblank_int[0] ||
  2110. rdev->irq.pflip[0]) {
  2111. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  2112. crtc1 |= VBLANK_INT_MASK;
  2113. }
  2114. if (rdev->irq.crtc_vblank_int[1] ||
  2115. rdev->irq.pflip[1]) {
  2116. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  2117. crtc2 |= VBLANK_INT_MASK;
  2118. }
  2119. if (rdev->irq.crtc_vblank_int[2] ||
  2120. rdev->irq.pflip[2]) {
  2121. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  2122. crtc3 |= VBLANK_INT_MASK;
  2123. }
  2124. if (rdev->irq.crtc_vblank_int[3] ||
  2125. rdev->irq.pflip[3]) {
  2126. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  2127. crtc4 |= VBLANK_INT_MASK;
  2128. }
  2129. if (rdev->irq.crtc_vblank_int[4] ||
  2130. rdev->irq.pflip[4]) {
  2131. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  2132. crtc5 |= VBLANK_INT_MASK;
  2133. }
  2134. if (rdev->irq.crtc_vblank_int[5] ||
  2135. rdev->irq.pflip[5]) {
  2136. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  2137. crtc6 |= VBLANK_INT_MASK;
  2138. }
  2139. if (rdev->irq.hpd[0]) {
  2140. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  2141. hpd1 |= DC_HPDx_INT_EN;
  2142. }
  2143. if (rdev->irq.hpd[1]) {
  2144. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  2145. hpd2 |= DC_HPDx_INT_EN;
  2146. }
  2147. if (rdev->irq.hpd[2]) {
  2148. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  2149. hpd3 |= DC_HPDx_INT_EN;
  2150. }
  2151. if (rdev->irq.hpd[3]) {
  2152. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  2153. hpd4 |= DC_HPDx_INT_EN;
  2154. }
  2155. if (rdev->irq.hpd[4]) {
  2156. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  2157. hpd5 |= DC_HPDx_INT_EN;
  2158. }
  2159. if (rdev->irq.hpd[5]) {
  2160. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  2161. hpd6 |= DC_HPDx_INT_EN;
  2162. }
  2163. if (rdev->irq.gui_idle) {
  2164. DRM_DEBUG("gui idle\n");
  2165. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2166. }
  2167. WREG32(CP_INT_CNTL, cp_int_cntl);
  2168. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2169. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  2170. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  2171. if (!(rdev->flags & RADEON_IS_IGP)) {
  2172. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  2173. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  2174. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  2175. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  2176. }
  2177. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  2178. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  2179. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  2180. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  2181. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  2182. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  2183. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2184. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2185. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2186. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2187. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2188. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2189. return 0;
  2190. }
  2191. static inline void evergreen_irq_ack(struct radeon_device *rdev)
  2192. {
  2193. u32 tmp;
  2194. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2195. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2196. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  2197. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  2198. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  2199. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  2200. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2201. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2202. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2203. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2204. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2205. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2206. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  2207. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2208. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  2209. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2210. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  2211. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2212. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  2213. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2214. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  2215. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2216. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  2217. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2218. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  2219. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  2220. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  2221. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  2222. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  2223. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  2224. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  2225. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  2226. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  2227. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  2228. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  2229. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  2230. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  2231. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  2232. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  2233. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  2234. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  2235. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  2236. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  2237. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  2238. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  2239. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  2240. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  2241. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  2242. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2243. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2244. tmp |= DC_HPDx_INT_ACK;
  2245. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2246. }
  2247. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2248. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2249. tmp |= DC_HPDx_INT_ACK;
  2250. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2251. }
  2252. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2253. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2254. tmp |= DC_HPDx_INT_ACK;
  2255. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2256. }
  2257. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2258. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2259. tmp |= DC_HPDx_INT_ACK;
  2260. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2261. }
  2262. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2263. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2264. tmp |= DC_HPDx_INT_ACK;
  2265. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2266. }
  2267. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2268. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2269. tmp |= DC_HPDx_INT_ACK;
  2270. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2271. }
  2272. }
  2273. void evergreen_irq_disable(struct radeon_device *rdev)
  2274. {
  2275. r600_disable_interrupts(rdev);
  2276. /* Wait and acknowledge irq */
  2277. mdelay(1);
  2278. evergreen_irq_ack(rdev);
  2279. evergreen_disable_interrupt_state(rdev);
  2280. }
  2281. static void evergreen_irq_suspend(struct radeon_device *rdev)
  2282. {
  2283. evergreen_irq_disable(rdev);
  2284. r600_rlc_stop(rdev);
  2285. }
  2286. static inline u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  2287. {
  2288. u32 wptr, tmp;
  2289. if (rdev->wb.enabled)
  2290. wptr = rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4];
  2291. else
  2292. wptr = RREG32(IH_RB_WPTR);
  2293. if (wptr & RB_OVERFLOW) {
  2294. /* When a ring buffer overflow happen start parsing interrupt
  2295. * from the last not overwritten vector (wptr + 16). Hopefully
  2296. * this should allow us to catchup.
  2297. */
  2298. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2299. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2300. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2301. tmp = RREG32(IH_RB_CNTL);
  2302. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2303. WREG32(IH_RB_CNTL, tmp);
  2304. }
  2305. return (wptr & rdev->ih.ptr_mask);
  2306. }
  2307. int evergreen_irq_process(struct radeon_device *rdev)
  2308. {
  2309. u32 wptr = evergreen_get_ih_wptr(rdev);
  2310. u32 rptr = rdev->ih.rptr;
  2311. u32 src_id, src_data;
  2312. u32 ring_index;
  2313. unsigned long flags;
  2314. bool queue_hotplug = false;
  2315. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2316. if (!rdev->ih.enabled)
  2317. return IRQ_NONE;
  2318. spin_lock_irqsave(&rdev->ih.lock, flags);
  2319. if (rptr == wptr) {
  2320. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2321. return IRQ_NONE;
  2322. }
  2323. if (rdev->shutdown) {
  2324. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2325. return IRQ_NONE;
  2326. }
  2327. restart_ih:
  2328. /* display interrupts */
  2329. evergreen_irq_ack(rdev);
  2330. rdev->ih.wptr = wptr;
  2331. while (rptr != wptr) {
  2332. /* wptr/rptr are in bytes! */
  2333. ring_index = rptr / 4;
  2334. src_id = rdev->ih.ring[ring_index] & 0xff;
  2335. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  2336. switch (src_id) {
  2337. case 1: /* D1 vblank/vline */
  2338. switch (src_data) {
  2339. case 0: /* D1 vblank */
  2340. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  2341. if (rdev->irq.crtc_vblank_int[0]) {
  2342. drm_handle_vblank(rdev->ddev, 0);
  2343. rdev->pm.vblank_sync = true;
  2344. wake_up(&rdev->irq.vblank_queue);
  2345. }
  2346. if (rdev->irq.pflip[0])
  2347. radeon_crtc_handle_flip(rdev, 0);
  2348. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2349. DRM_DEBUG("IH: D1 vblank\n");
  2350. }
  2351. break;
  2352. case 1: /* D1 vline */
  2353. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  2354. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2355. DRM_DEBUG("IH: D1 vline\n");
  2356. }
  2357. break;
  2358. default:
  2359. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2360. break;
  2361. }
  2362. break;
  2363. case 2: /* D2 vblank/vline */
  2364. switch (src_data) {
  2365. case 0: /* D2 vblank */
  2366. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  2367. if (rdev->irq.crtc_vblank_int[1]) {
  2368. drm_handle_vblank(rdev->ddev, 1);
  2369. rdev->pm.vblank_sync = true;
  2370. wake_up(&rdev->irq.vblank_queue);
  2371. }
  2372. if (rdev->irq.pflip[1])
  2373. radeon_crtc_handle_flip(rdev, 1);
  2374. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  2375. DRM_DEBUG("IH: D2 vblank\n");
  2376. }
  2377. break;
  2378. case 1: /* D2 vline */
  2379. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  2380. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  2381. DRM_DEBUG("IH: D2 vline\n");
  2382. }
  2383. break;
  2384. default:
  2385. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2386. break;
  2387. }
  2388. break;
  2389. case 3: /* D3 vblank/vline */
  2390. switch (src_data) {
  2391. case 0: /* D3 vblank */
  2392. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  2393. if (rdev->irq.crtc_vblank_int[2]) {
  2394. drm_handle_vblank(rdev->ddev, 2);
  2395. rdev->pm.vblank_sync = true;
  2396. wake_up(&rdev->irq.vblank_queue);
  2397. }
  2398. if (rdev->irq.pflip[2])
  2399. radeon_crtc_handle_flip(rdev, 2);
  2400. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  2401. DRM_DEBUG("IH: D3 vblank\n");
  2402. }
  2403. break;
  2404. case 1: /* D3 vline */
  2405. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  2406. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  2407. DRM_DEBUG("IH: D3 vline\n");
  2408. }
  2409. break;
  2410. default:
  2411. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2412. break;
  2413. }
  2414. break;
  2415. case 4: /* D4 vblank/vline */
  2416. switch (src_data) {
  2417. case 0: /* D4 vblank */
  2418. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  2419. if (rdev->irq.crtc_vblank_int[3]) {
  2420. drm_handle_vblank(rdev->ddev, 3);
  2421. rdev->pm.vblank_sync = true;
  2422. wake_up(&rdev->irq.vblank_queue);
  2423. }
  2424. if (rdev->irq.pflip[3])
  2425. radeon_crtc_handle_flip(rdev, 3);
  2426. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  2427. DRM_DEBUG("IH: D4 vblank\n");
  2428. }
  2429. break;
  2430. case 1: /* D4 vline */
  2431. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  2432. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  2433. DRM_DEBUG("IH: D4 vline\n");
  2434. }
  2435. break;
  2436. default:
  2437. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2438. break;
  2439. }
  2440. break;
  2441. case 5: /* D5 vblank/vline */
  2442. switch (src_data) {
  2443. case 0: /* D5 vblank */
  2444. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  2445. if (rdev->irq.crtc_vblank_int[4]) {
  2446. drm_handle_vblank(rdev->ddev, 4);
  2447. rdev->pm.vblank_sync = true;
  2448. wake_up(&rdev->irq.vblank_queue);
  2449. }
  2450. if (rdev->irq.pflip[4])
  2451. radeon_crtc_handle_flip(rdev, 4);
  2452. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  2453. DRM_DEBUG("IH: D5 vblank\n");
  2454. }
  2455. break;
  2456. case 1: /* D5 vline */
  2457. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  2458. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  2459. DRM_DEBUG("IH: D5 vline\n");
  2460. }
  2461. break;
  2462. default:
  2463. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2464. break;
  2465. }
  2466. break;
  2467. case 6: /* D6 vblank/vline */
  2468. switch (src_data) {
  2469. case 0: /* D6 vblank */
  2470. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  2471. if (rdev->irq.crtc_vblank_int[5]) {
  2472. drm_handle_vblank(rdev->ddev, 5);
  2473. rdev->pm.vblank_sync = true;
  2474. wake_up(&rdev->irq.vblank_queue);
  2475. }
  2476. if (rdev->irq.pflip[5])
  2477. radeon_crtc_handle_flip(rdev, 5);
  2478. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  2479. DRM_DEBUG("IH: D6 vblank\n");
  2480. }
  2481. break;
  2482. case 1: /* D6 vline */
  2483. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  2484. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  2485. DRM_DEBUG("IH: D6 vline\n");
  2486. }
  2487. break;
  2488. default:
  2489. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2490. break;
  2491. }
  2492. break;
  2493. case 42: /* HPD hotplug */
  2494. switch (src_data) {
  2495. case 0:
  2496. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2497. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  2498. queue_hotplug = true;
  2499. DRM_DEBUG("IH: HPD1\n");
  2500. }
  2501. break;
  2502. case 1:
  2503. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2504. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  2505. queue_hotplug = true;
  2506. DRM_DEBUG("IH: HPD2\n");
  2507. }
  2508. break;
  2509. case 2:
  2510. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2511. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  2512. queue_hotplug = true;
  2513. DRM_DEBUG("IH: HPD3\n");
  2514. }
  2515. break;
  2516. case 3:
  2517. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2518. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  2519. queue_hotplug = true;
  2520. DRM_DEBUG("IH: HPD4\n");
  2521. }
  2522. break;
  2523. case 4:
  2524. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2525. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  2526. queue_hotplug = true;
  2527. DRM_DEBUG("IH: HPD5\n");
  2528. }
  2529. break;
  2530. case 5:
  2531. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2532. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  2533. queue_hotplug = true;
  2534. DRM_DEBUG("IH: HPD6\n");
  2535. }
  2536. break;
  2537. default:
  2538. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2539. break;
  2540. }
  2541. break;
  2542. case 176: /* CP_INT in ring buffer */
  2543. case 177: /* CP_INT in IB1 */
  2544. case 178: /* CP_INT in IB2 */
  2545. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2546. radeon_fence_process(rdev);
  2547. break;
  2548. case 181: /* CP EOP event */
  2549. DRM_DEBUG("IH: CP EOP\n");
  2550. radeon_fence_process(rdev);
  2551. break;
  2552. case 233: /* GUI IDLE */
  2553. DRM_DEBUG("IH: CP EOP\n");
  2554. rdev->pm.gui_idle = true;
  2555. wake_up(&rdev->irq.idle_queue);
  2556. break;
  2557. default:
  2558. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2559. break;
  2560. }
  2561. /* wptr/rptr are in bytes! */
  2562. rptr += 16;
  2563. rptr &= rdev->ih.ptr_mask;
  2564. }
  2565. /* make sure wptr hasn't changed while processing */
  2566. wptr = evergreen_get_ih_wptr(rdev);
  2567. if (wptr != rdev->ih.wptr)
  2568. goto restart_ih;
  2569. if (queue_hotplug)
  2570. schedule_work(&rdev->hotplug_work);
  2571. rdev->ih.rptr = rptr;
  2572. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2573. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2574. return IRQ_HANDLED;
  2575. }
  2576. static int evergreen_startup(struct radeon_device *rdev)
  2577. {
  2578. int r;
  2579. /* enable pcie gen2 link */
  2580. if (!ASIC_IS_DCE5(rdev))
  2581. evergreen_pcie_gen2_enable(rdev);
  2582. if (ASIC_IS_DCE5(rdev)) {
  2583. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  2584. r = ni_init_microcode(rdev);
  2585. if (r) {
  2586. DRM_ERROR("Failed to load firmware!\n");
  2587. return r;
  2588. }
  2589. }
  2590. r = btc_mc_load_microcode(rdev);
  2591. if (r) {
  2592. DRM_ERROR("Failed to load MC firmware!\n");
  2593. return r;
  2594. }
  2595. } else {
  2596. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2597. r = r600_init_microcode(rdev);
  2598. if (r) {
  2599. DRM_ERROR("Failed to load firmware!\n");
  2600. return r;
  2601. }
  2602. }
  2603. }
  2604. evergreen_mc_program(rdev);
  2605. if (rdev->flags & RADEON_IS_AGP) {
  2606. evergreen_agp_enable(rdev);
  2607. } else {
  2608. r = evergreen_pcie_gart_enable(rdev);
  2609. if (r)
  2610. return r;
  2611. }
  2612. evergreen_gpu_init(rdev);
  2613. r = evergreen_blit_init(rdev);
  2614. if (r) {
  2615. evergreen_blit_fini(rdev);
  2616. rdev->asic->copy = NULL;
  2617. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2618. }
  2619. /* XXX: ontario has problems blitting to gart at the moment */
  2620. if (rdev->family == CHIP_PALM) {
  2621. rdev->asic->copy = NULL;
  2622. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  2623. }
  2624. /* allocate wb buffer */
  2625. r = radeon_wb_init(rdev);
  2626. if (r)
  2627. return r;
  2628. /* Enable IRQ */
  2629. r = r600_irq_init(rdev);
  2630. if (r) {
  2631. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2632. radeon_irq_kms_fini(rdev);
  2633. return r;
  2634. }
  2635. evergreen_irq_set(rdev);
  2636. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2637. if (r)
  2638. return r;
  2639. r = evergreen_cp_load_microcode(rdev);
  2640. if (r)
  2641. return r;
  2642. r = evergreen_cp_resume(rdev);
  2643. if (r)
  2644. return r;
  2645. return 0;
  2646. }
  2647. int evergreen_resume(struct radeon_device *rdev)
  2648. {
  2649. int r;
  2650. /* reset the asic, the gfx blocks are often in a bad state
  2651. * after the driver is unloaded or after a resume
  2652. */
  2653. if (radeon_asic_reset(rdev))
  2654. dev_warn(rdev->dev, "GPU reset failed !\n");
  2655. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  2656. * posting will perform necessary task to bring back GPU into good
  2657. * shape.
  2658. */
  2659. /* post card */
  2660. atom_asic_init(rdev->mode_info.atom_context);
  2661. r = evergreen_startup(rdev);
  2662. if (r) {
  2663. DRM_ERROR("r600 startup failed on resume\n");
  2664. return r;
  2665. }
  2666. r = r600_ib_test(rdev);
  2667. if (r) {
  2668. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  2669. return r;
  2670. }
  2671. return r;
  2672. }
  2673. int evergreen_suspend(struct radeon_device *rdev)
  2674. {
  2675. int r;
  2676. /* FIXME: we should wait for ring to be empty */
  2677. r700_cp_stop(rdev);
  2678. rdev->cp.ready = false;
  2679. evergreen_irq_suspend(rdev);
  2680. radeon_wb_disable(rdev);
  2681. evergreen_pcie_gart_disable(rdev);
  2682. /* unpin shaders bo */
  2683. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2684. if (likely(r == 0)) {
  2685. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2686. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2687. }
  2688. return 0;
  2689. }
  2690. int evergreen_copy_blit(struct radeon_device *rdev,
  2691. uint64_t src_offset, uint64_t dst_offset,
  2692. unsigned num_pages, struct radeon_fence *fence)
  2693. {
  2694. int r;
  2695. mutex_lock(&rdev->r600_blit.mutex);
  2696. rdev->r600_blit.vb_ib = NULL;
  2697. r = evergreen_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  2698. if (r) {
  2699. if (rdev->r600_blit.vb_ib)
  2700. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2701. mutex_unlock(&rdev->r600_blit.mutex);
  2702. return r;
  2703. }
  2704. evergreen_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  2705. evergreen_blit_done_copy(rdev, fence);
  2706. mutex_unlock(&rdev->r600_blit.mutex);
  2707. return 0;
  2708. }
  2709. static bool evergreen_card_posted(struct radeon_device *rdev)
  2710. {
  2711. u32 reg;
  2712. /* first check CRTCs */
  2713. if (rdev->flags & RADEON_IS_IGP)
  2714. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  2715. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2716. else
  2717. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  2718. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
  2719. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
  2720. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
  2721. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
  2722. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2723. if (reg & EVERGREEN_CRTC_MASTER_EN)
  2724. return true;
  2725. /* then check MEM_SIZE, in case the crtcs are off */
  2726. if (RREG32(CONFIG_MEMSIZE))
  2727. return true;
  2728. return false;
  2729. }
  2730. /* Plan is to move initialization in that function and use
  2731. * helper function so that radeon_device_init pretty much
  2732. * do nothing more than calling asic specific function. This
  2733. * should also allow to remove a bunch of callback function
  2734. * like vram_info.
  2735. */
  2736. int evergreen_init(struct radeon_device *rdev)
  2737. {
  2738. int r;
  2739. r = radeon_dummy_page_init(rdev);
  2740. if (r)
  2741. return r;
  2742. /* This don't do much */
  2743. r = radeon_gem_init(rdev);
  2744. if (r)
  2745. return r;
  2746. /* Read BIOS */
  2747. if (!radeon_get_bios(rdev)) {
  2748. if (ASIC_IS_AVIVO(rdev))
  2749. return -EINVAL;
  2750. }
  2751. /* Must be an ATOMBIOS */
  2752. if (!rdev->is_atom_bios) {
  2753. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2754. return -EINVAL;
  2755. }
  2756. r = radeon_atombios_init(rdev);
  2757. if (r)
  2758. return r;
  2759. /* reset the asic, the gfx blocks are often in a bad state
  2760. * after the driver is unloaded or after a resume
  2761. */
  2762. if (radeon_asic_reset(rdev))
  2763. dev_warn(rdev->dev, "GPU reset failed !\n");
  2764. /* Post card if necessary */
  2765. if (!evergreen_card_posted(rdev)) {
  2766. if (!rdev->bios) {
  2767. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2768. return -EINVAL;
  2769. }
  2770. DRM_INFO("GPU not posted. posting now...\n");
  2771. atom_asic_init(rdev->mode_info.atom_context);
  2772. }
  2773. /* Initialize scratch registers */
  2774. r600_scratch_init(rdev);
  2775. /* Initialize surface registers */
  2776. radeon_surface_init(rdev);
  2777. /* Initialize clocks */
  2778. radeon_get_clock_info(rdev->ddev);
  2779. /* Fence driver */
  2780. r = radeon_fence_driver_init(rdev);
  2781. if (r)
  2782. return r;
  2783. /* initialize AGP */
  2784. if (rdev->flags & RADEON_IS_AGP) {
  2785. r = radeon_agp_init(rdev);
  2786. if (r)
  2787. radeon_agp_disable(rdev);
  2788. }
  2789. /* initialize memory controller */
  2790. r = evergreen_mc_init(rdev);
  2791. if (r)
  2792. return r;
  2793. /* Memory manager */
  2794. r = radeon_bo_init(rdev);
  2795. if (r)
  2796. return r;
  2797. r = radeon_irq_kms_init(rdev);
  2798. if (r)
  2799. return r;
  2800. rdev->cp.ring_obj = NULL;
  2801. r600_ring_init(rdev, 1024 * 1024);
  2802. rdev->ih.ring_obj = NULL;
  2803. r600_ih_ring_init(rdev, 64 * 1024);
  2804. r = r600_pcie_gart_init(rdev);
  2805. if (r)
  2806. return r;
  2807. rdev->accel_working = true;
  2808. r = evergreen_startup(rdev);
  2809. if (r) {
  2810. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2811. r700_cp_fini(rdev);
  2812. r600_irq_fini(rdev);
  2813. radeon_wb_fini(rdev);
  2814. radeon_irq_kms_fini(rdev);
  2815. evergreen_pcie_gart_fini(rdev);
  2816. rdev->accel_working = false;
  2817. }
  2818. if (rdev->accel_working) {
  2819. r = radeon_ib_pool_init(rdev);
  2820. if (r) {
  2821. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  2822. rdev->accel_working = false;
  2823. }
  2824. r = r600_ib_test(rdev);
  2825. if (r) {
  2826. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2827. rdev->accel_working = false;
  2828. }
  2829. }
  2830. return 0;
  2831. }
  2832. void evergreen_fini(struct radeon_device *rdev)
  2833. {
  2834. evergreen_blit_fini(rdev);
  2835. r700_cp_fini(rdev);
  2836. r600_irq_fini(rdev);
  2837. radeon_wb_fini(rdev);
  2838. radeon_irq_kms_fini(rdev);
  2839. evergreen_pcie_gart_fini(rdev);
  2840. radeon_gem_fini(rdev);
  2841. radeon_fence_driver_fini(rdev);
  2842. radeon_agp_fini(rdev);
  2843. radeon_bo_fini(rdev);
  2844. radeon_atombios_fini(rdev);
  2845. kfree(rdev->bios);
  2846. rdev->bios = NULL;
  2847. radeon_dummy_page_fini(rdev);
  2848. }
  2849. static void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
  2850. {
  2851. u32 link_width_cntl, speed_cntl;
  2852. if (rdev->flags & RADEON_IS_IGP)
  2853. return;
  2854. if (!(rdev->flags & RADEON_IS_PCIE))
  2855. return;
  2856. /* x2 cards have a special sequence */
  2857. if (ASIC_IS_X2(rdev))
  2858. return;
  2859. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2860. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  2861. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  2862. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  2863. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  2864. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  2865. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2866. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  2867. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2868. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2869. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  2870. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2871. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2872. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  2873. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2874. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2875. speed_cntl |= LC_GEN2_EN_STRAP;
  2876. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2877. } else {
  2878. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  2879. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  2880. if (1)
  2881. link_width_cntl |= LC_UPCONFIGURE_DIS;
  2882. else
  2883. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  2884. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  2885. }
  2886. }