atombios_crtc.c 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include <drm/drm_fixed.h>
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.ucCRTC = radeon_crtc->crtc_id;
  45. switch (radeon_crtc->rmx_type) {
  46. case RMX_CENTER:
  47. args.usOverscanTop = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  48. args.usOverscanBottom = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  49. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  50. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  51. break;
  52. case RMX_ASPECT:
  53. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  54. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  55. if (a1 > a2) {
  56. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  57. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  58. } else if (a2 > a1) {
  59. args.usOverscanLeft = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  60. args.usOverscanRight = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  61. }
  62. break;
  63. case RMX_FULL:
  64. default:
  65. args.usOverscanRight = radeon_crtc->h_border;
  66. args.usOverscanLeft = radeon_crtc->h_border;
  67. args.usOverscanBottom = radeon_crtc->v_border;
  68. args.usOverscanTop = radeon_crtc->v_border;
  69. break;
  70. }
  71. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  72. }
  73. static void atombios_scaler_setup(struct drm_crtc *crtc)
  74. {
  75. struct drm_device *dev = crtc->dev;
  76. struct radeon_device *rdev = dev->dev_private;
  77. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  78. ENABLE_SCALER_PS_ALLOCATION args;
  79. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  80. /* fixme - fill in enc_priv for atom dac */
  81. enum radeon_tv_std tv_std = TV_STD_NTSC;
  82. bool is_tv = false, is_cv = false;
  83. struct drm_encoder *encoder;
  84. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  85. return;
  86. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  87. /* find tv std */
  88. if (encoder->crtc == crtc) {
  89. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  90. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  91. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  92. tv_std = tv_dac->tv_std;
  93. is_tv = true;
  94. }
  95. }
  96. }
  97. memset(&args, 0, sizeof(args));
  98. args.ucScaler = radeon_crtc->crtc_id;
  99. if (is_tv) {
  100. switch (tv_std) {
  101. case TV_STD_NTSC:
  102. default:
  103. args.ucTVStandard = ATOM_TV_NTSC;
  104. break;
  105. case TV_STD_PAL:
  106. args.ucTVStandard = ATOM_TV_PAL;
  107. break;
  108. case TV_STD_PAL_M:
  109. args.ucTVStandard = ATOM_TV_PALM;
  110. break;
  111. case TV_STD_PAL_60:
  112. args.ucTVStandard = ATOM_TV_PAL60;
  113. break;
  114. case TV_STD_NTSC_J:
  115. args.ucTVStandard = ATOM_TV_NTSCJ;
  116. break;
  117. case TV_STD_SCART_PAL:
  118. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  119. break;
  120. case TV_STD_SECAM:
  121. args.ucTVStandard = ATOM_TV_SECAM;
  122. break;
  123. case TV_STD_PAL_CN:
  124. args.ucTVStandard = ATOM_TV_PALCN;
  125. break;
  126. }
  127. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  128. } else if (is_cv) {
  129. args.ucTVStandard = ATOM_TV_CV;
  130. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  131. } else {
  132. switch (radeon_crtc->rmx_type) {
  133. case RMX_FULL:
  134. args.ucEnable = ATOM_SCALER_EXPANSION;
  135. break;
  136. case RMX_CENTER:
  137. args.ucEnable = ATOM_SCALER_CENTER;
  138. break;
  139. case RMX_ASPECT:
  140. args.ucEnable = ATOM_SCALER_EXPANSION;
  141. break;
  142. default:
  143. if (ASIC_IS_AVIVO(rdev))
  144. args.ucEnable = ATOM_SCALER_DISABLE;
  145. else
  146. args.ucEnable = ATOM_SCALER_CENTER;
  147. break;
  148. }
  149. }
  150. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  151. if ((is_tv || is_cv)
  152. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  153. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  154. }
  155. }
  156. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  157. {
  158. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  159. struct drm_device *dev = crtc->dev;
  160. struct radeon_device *rdev = dev->dev_private;
  161. int index =
  162. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  163. ENABLE_CRTC_PS_ALLOCATION args;
  164. memset(&args, 0, sizeof(args));
  165. args.ucCRTC = radeon_crtc->crtc_id;
  166. args.ucEnable = lock;
  167. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  168. }
  169. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  170. {
  171. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  172. struct drm_device *dev = crtc->dev;
  173. struct radeon_device *rdev = dev->dev_private;
  174. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  175. ENABLE_CRTC_PS_ALLOCATION args;
  176. memset(&args, 0, sizeof(args));
  177. args.ucCRTC = radeon_crtc->crtc_id;
  178. args.ucEnable = state;
  179. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  180. }
  181. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  182. {
  183. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  184. struct drm_device *dev = crtc->dev;
  185. struct radeon_device *rdev = dev->dev_private;
  186. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  187. ENABLE_CRTC_PS_ALLOCATION args;
  188. memset(&args, 0, sizeof(args));
  189. args.ucCRTC = radeon_crtc->crtc_id;
  190. args.ucEnable = state;
  191. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  192. }
  193. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  194. {
  195. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  196. struct drm_device *dev = crtc->dev;
  197. struct radeon_device *rdev = dev->dev_private;
  198. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  199. BLANK_CRTC_PS_ALLOCATION args;
  200. memset(&args, 0, sizeof(args));
  201. args.ucCRTC = radeon_crtc->crtc_id;
  202. args.ucBlanking = state;
  203. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  204. }
  205. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  206. {
  207. struct drm_device *dev = crtc->dev;
  208. struct radeon_device *rdev = dev->dev_private;
  209. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  210. switch (mode) {
  211. case DRM_MODE_DPMS_ON:
  212. radeon_crtc->enabled = true;
  213. /* adjust pm to dpms changes BEFORE enabling crtcs */
  214. radeon_pm_compute_clocks(rdev);
  215. atombios_enable_crtc(crtc, ATOM_ENABLE);
  216. if (ASIC_IS_DCE3(rdev))
  217. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  218. atombios_blank_crtc(crtc, ATOM_DISABLE);
  219. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  220. radeon_crtc_load_lut(crtc);
  221. break;
  222. case DRM_MODE_DPMS_STANDBY:
  223. case DRM_MODE_DPMS_SUSPEND:
  224. case DRM_MODE_DPMS_OFF:
  225. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  226. if (radeon_crtc->enabled)
  227. atombios_blank_crtc(crtc, ATOM_ENABLE);
  228. if (ASIC_IS_DCE3(rdev))
  229. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  230. atombios_enable_crtc(crtc, ATOM_DISABLE);
  231. radeon_crtc->enabled = false;
  232. /* adjust pm to dpms changes AFTER disabling crtcs */
  233. radeon_pm_compute_clocks(rdev);
  234. break;
  235. }
  236. }
  237. static void
  238. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  239. struct drm_display_mode *mode)
  240. {
  241. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  242. struct drm_device *dev = crtc->dev;
  243. struct radeon_device *rdev = dev->dev_private;
  244. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  245. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  246. u16 misc = 0;
  247. memset(&args, 0, sizeof(args));
  248. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
  249. args.usH_Blanking_Time =
  250. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
  251. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
  252. args.usV_Blanking_Time =
  253. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
  254. args.usH_SyncOffset =
  255. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
  256. args.usH_SyncWidth =
  257. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  258. args.usV_SyncOffset =
  259. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
  260. args.usV_SyncWidth =
  261. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  262. args.ucH_Border = radeon_crtc->h_border;
  263. args.ucV_Border = radeon_crtc->v_border;
  264. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  265. misc |= ATOM_VSYNC_POLARITY;
  266. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  267. misc |= ATOM_HSYNC_POLARITY;
  268. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  269. misc |= ATOM_COMPOSITESYNC;
  270. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  271. misc |= ATOM_INTERLACE;
  272. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  273. misc |= ATOM_DOUBLE_CLOCK_MODE;
  274. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  275. args.ucCRTC = radeon_crtc->crtc_id;
  276. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  277. }
  278. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  279. struct drm_display_mode *mode)
  280. {
  281. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  282. struct drm_device *dev = crtc->dev;
  283. struct radeon_device *rdev = dev->dev_private;
  284. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  285. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  286. u16 misc = 0;
  287. memset(&args, 0, sizeof(args));
  288. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  289. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  290. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  291. args.usH_SyncWidth =
  292. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  293. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  294. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  295. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  296. args.usV_SyncWidth =
  297. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  298. args.ucOverscanRight = radeon_crtc->h_border;
  299. args.ucOverscanLeft = radeon_crtc->h_border;
  300. args.ucOverscanBottom = radeon_crtc->v_border;
  301. args.ucOverscanTop = radeon_crtc->v_border;
  302. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  303. misc |= ATOM_VSYNC_POLARITY;
  304. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  305. misc |= ATOM_HSYNC_POLARITY;
  306. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  307. misc |= ATOM_COMPOSITESYNC;
  308. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  309. misc |= ATOM_INTERLACE;
  310. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  311. misc |= ATOM_DOUBLE_CLOCK_MODE;
  312. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  313. args.ucCRTC = radeon_crtc->crtc_id;
  314. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  315. }
  316. static void atombios_disable_ss(struct drm_crtc *crtc)
  317. {
  318. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  319. struct drm_device *dev = crtc->dev;
  320. struct radeon_device *rdev = dev->dev_private;
  321. u32 ss_cntl;
  322. if (ASIC_IS_DCE4(rdev)) {
  323. switch (radeon_crtc->pll_id) {
  324. case ATOM_PPLL1:
  325. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  326. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  327. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  328. break;
  329. case ATOM_PPLL2:
  330. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  331. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  332. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  333. break;
  334. case ATOM_DCPLL:
  335. case ATOM_PPLL_INVALID:
  336. return;
  337. }
  338. } else if (ASIC_IS_AVIVO(rdev)) {
  339. switch (radeon_crtc->pll_id) {
  340. case ATOM_PPLL1:
  341. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  342. ss_cntl &= ~1;
  343. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  344. break;
  345. case ATOM_PPLL2:
  346. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  347. ss_cntl &= ~1;
  348. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  349. break;
  350. case ATOM_DCPLL:
  351. case ATOM_PPLL_INVALID:
  352. return;
  353. }
  354. }
  355. }
  356. union atom_enable_ss {
  357. ENABLE_LVDS_SS_PARAMETERS lvds_ss;
  358. ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
  359. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  360. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
  361. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
  362. };
  363. static void atombios_crtc_program_ss(struct drm_crtc *crtc,
  364. int enable,
  365. int pll_id,
  366. struct radeon_atom_ss *ss)
  367. {
  368. struct drm_device *dev = crtc->dev;
  369. struct radeon_device *rdev = dev->dev_private;
  370. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  371. union atom_enable_ss args;
  372. memset(&args, 0, sizeof(args));
  373. if (ASIC_IS_DCE5(rdev)) {
  374. args.v3.usSpreadSpectrumAmountFrac = 0;
  375. args.v3.ucSpreadSpectrumType = ss->type;
  376. switch (pll_id) {
  377. case ATOM_PPLL1:
  378. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
  379. args.v3.usSpreadSpectrumAmount = ss->amount;
  380. args.v3.usSpreadSpectrumStep = ss->step;
  381. break;
  382. case ATOM_PPLL2:
  383. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
  384. args.v3.usSpreadSpectrumAmount = ss->amount;
  385. args.v3.usSpreadSpectrumStep = ss->step;
  386. break;
  387. case ATOM_DCPLL:
  388. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
  389. args.v3.usSpreadSpectrumAmount = 0;
  390. args.v3.usSpreadSpectrumStep = 0;
  391. break;
  392. case ATOM_PPLL_INVALID:
  393. return;
  394. }
  395. args.v2.ucEnable = enable;
  396. } else if (ASIC_IS_DCE4(rdev)) {
  397. args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  398. args.v2.ucSpreadSpectrumType = ss->type;
  399. switch (pll_id) {
  400. case ATOM_PPLL1:
  401. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
  402. args.v2.usSpreadSpectrumAmount = ss->amount;
  403. args.v2.usSpreadSpectrumStep = ss->step;
  404. break;
  405. case ATOM_PPLL2:
  406. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
  407. args.v2.usSpreadSpectrumAmount = ss->amount;
  408. args.v2.usSpreadSpectrumStep = ss->step;
  409. break;
  410. case ATOM_DCPLL:
  411. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
  412. args.v2.usSpreadSpectrumAmount = 0;
  413. args.v2.usSpreadSpectrumStep = 0;
  414. break;
  415. case ATOM_PPLL_INVALID:
  416. return;
  417. }
  418. args.v2.ucEnable = enable;
  419. } else if (ASIC_IS_DCE3(rdev)) {
  420. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  421. args.v1.ucSpreadSpectrumType = ss->type;
  422. args.v1.ucSpreadSpectrumStep = ss->step;
  423. args.v1.ucSpreadSpectrumDelay = ss->delay;
  424. args.v1.ucSpreadSpectrumRange = ss->range;
  425. args.v1.ucPpll = pll_id;
  426. args.v1.ucEnable = enable;
  427. } else if (ASIC_IS_AVIVO(rdev)) {
  428. if (enable == ATOM_DISABLE) {
  429. atombios_disable_ss(crtc);
  430. return;
  431. }
  432. args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  433. args.lvds_ss_2.ucSpreadSpectrumType = ss->type;
  434. args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
  435. args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
  436. args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
  437. args.lvds_ss_2.ucEnable = enable;
  438. } else {
  439. if (enable == ATOM_DISABLE) {
  440. atombios_disable_ss(crtc);
  441. return;
  442. }
  443. args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  444. args.lvds_ss.ucSpreadSpectrumType = ss->type;
  445. args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
  446. args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
  447. args.lvds_ss.ucEnable = enable;
  448. }
  449. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  450. }
  451. union adjust_pixel_clock {
  452. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  453. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  454. };
  455. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  456. struct drm_display_mode *mode,
  457. struct radeon_pll *pll,
  458. bool ss_enabled,
  459. struct radeon_atom_ss *ss)
  460. {
  461. struct drm_device *dev = crtc->dev;
  462. struct radeon_device *rdev = dev->dev_private;
  463. struct drm_encoder *encoder = NULL;
  464. struct radeon_encoder *radeon_encoder = NULL;
  465. u32 adjusted_clock = mode->clock;
  466. int encoder_mode = 0;
  467. u32 dp_clock = mode->clock;
  468. int bpc = 8;
  469. /* reset the pll flags */
  470. pll->flags = 0;
  471. if (ASIC_IS_AVIVO(rdev)) {
  472. if ((rdev->family == CHIP_RS600) ||
  473. (rdev->family == CHIP_RS690) ||
  474. (rdev->family == CHIP_RS740))
  475. pll->flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
  476. RADEON_PLL_PREFER_CLOSEST_LOWER);
  477. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  478. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  479. else
  480. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  481. } else {
  482. pll->flags |= RADEON_PLL_LEGACY;
  483. if (mode->clock > 200000) /* range limits??? */
  484. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  485. else
  486. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  487. }
  488. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  489. if (encoder->crtc == crtc) {
  490. radeon_encoder = to_radeon_encoder(encoder);
  491. encoder_mode = atombios_get_encoder_mode(encoder);
  492. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
  493. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  494. if (connector) {
  495. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  496. struct radeon_connector_atom_dig *dig_connector =
  497. radeon_connector->con_priv;
  498. dp_clock = dig_connector->dp_clock;
  499. }
  500. }
  501. #if 0 /* doesn't work properly on some laptops */
  502. /* use recommended ref_div for ss */
  503. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  504. if (ss_enabled) {
  505. if (ss->refdiv) {
  506. pll->flags |= RADEON_PLL_USE_REF_DIV;
  507. pll->reference_div = ss->refdiv;
  508. }
  509. }
  510. }
  511. #endif
  512. if (ASIC_IS_AVIVO(rdev)) {
  513. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  514. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  515. adjusted_clock = mode->clock * 2;
  516. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  517. pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  518. } else {
  519. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  520. pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
  521. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  522. pll->flags |= RADEON_PLL_USE_REF_DIV;
  523. }
  524. break;
  525. }
  526. }
  527. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  528. * accordingly based on the encoder/transmitter to work around
  529. * special hw requirements.
  530. */
  531. if (ASIC_IS_DCE3(rdev)) {
  532. union adjust_pixel_clock args;
  533. u8 frev, crev;
  534. int index;
  535. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  536. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  537. &crev))
  538. return adjusted_clock;
  539. memset(&args, 0, sizeof(args));
  540. switch (frev) {
  541. case 1:
  542. switch (crev) {
  543. case 1:
  544. case 2:
  545. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  546. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  547. args.v1.ucEncodeMode = encoder_mode;
  548. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  549. if (ss_enabled)
  550. args.v1.ucConfig |=
  551. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  552. } else if (encoder_mode == ATOM_ENCODER_MODE_LVDS) {
  553. args.v1.ucConfig |=
  554. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  555. }
  556. atom_execute_table(rdev->mode_info.atom_context,
  557. index, (uint32_t *)&args);
  558. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  559. break;
  560. case 3:
  561. args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
  562. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  563. args.v3.sInput.ucEncodeMode = encoder_mode;
  564. args.v3.sInput.ucDispPllConfig = 0;
  565. if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  566. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  567. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  568. if (ss_enabled)
  569. args.v3.sInput.ucDispPllConfig |=
  570. DISPPLL_CONFIG_SS_ENABLE;
  571. args.v3.sInput.ucDispPllConfig |=
  572. DISPPLL_CONFIG_COHERENT_MODE;
  573. /* 16200 or 27000 */
  574. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  575. } else {
  576. if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
  577. /* deep color support */
  578. args.v3.sInput.usPixelClock =
  579. cpu_to_le16((mode->clock * bpc / 8) / 10);
  580. }
  581. if (dig->coherent_mode)
  582. args.v3.sInput.ucDispPllConfig |=
  583. DISPPLL_CONFIG_COHERENT_MODE;
  584. if (mode->clock > 165000)
  585. args.v3.sInput.ucDispPllConfig |=
  586. DISPPLL_CONFIG_DUAL_LINK;
  587. }
  588. } else if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  589. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  590. if (ss_enabled)
  591. args.v3.sInput.ucDispPllConfig |=
  592. DISPPLL_CONFIG_SS_ENABLE;
  593. args.v3.sInput.ucDispPllConfig |=
  594. DISPPLL_CONFIG_COHERENT_MODE;
  595. /* 16200 or 27000 */
  596. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  597. } else if (encoder_mode == ATOM_ENCODER_MODE_LVDS) {
  598. if (ss_enabled)
  599. args.v3.sInput.ucDispPllConfig |=
  600. DISPPLL_CONFIG_SS_ENABLE;
  601. } else {
  602. if (mode->clock > 165000)
  603. args.v3.sInput.ucDispPllConfig |=
  604. DISPPLL_CONFIG_DUAL_LINK;
  605. }
  606. }
  607. atom_execute_table(rdev->mode_info.atom_context,
  608. index, (uint32_t *)&args);
  609. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  610. if (args.v3.sOutput.ucRefDiv) {
  611. pll->flags |= RADEON_PLL_USE_REF_DIV;
  612. pll->reference_div = args.v3.sOutput.ucRefDiv;
  613. }
  614. if (args.v3.sOutput.ucPostDiv) {
  615. pll->flags |= RADEON_PLL_USE_POST_DIV;
  616. pll->post_div = args.v3.sOutput.ucPostDiv;
  617. }
  618. break;
  619. default:
  620. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  621. return adjusted_clock;
  622. }
  623. break;
  624. default:
  625. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  626. return adjusted_clock;
  627. }
  628. }
  629. return adjusted_clock;
  630. }
  631. union set_pixel_clock {
  632. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  633. PIXEL_CLOCK_PARAMETERS v1;
  634. PIXEL_CLOCK_PARAMETERS_V2 v2;
  635. PIXEL_CLOCK_PARAMETERS_V3 v3;
  636. PIXEL_CLOCK_PARAMETERS_V5 v5;
  637. PIXEL_CLOCK_PARAMETERS_V6 v6;
  638. };
  639. /* on DCE5, make sure the voltage is high enough to support the
  640. * required disp clk.
  641. */
  642. static void atombios_crtc_set_dcpll(struct drm_crtc *crtc,
  643. u32 dispclk)
  644. {
  645. struct drm_device *dev = crtc->dev;
  646. struct radeon_device *rdev = dev->dev_private;
  647. u8 frev, crev;
  648. int index;
  649. union set_pixel_clock args;
  650. memset(&args, 0, sizeof(args));
  651. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  652. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  653. &crev))
  654. return;
  655. switch (frev) {
  656. case 1:
  657. switch (crev) {
  658. case 5:
  659. /* if the default dcpll clock is specified,
  660. * SetPixelClock provides the dividers
  661. */
  662. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  663. args.v5.usPixelClock = dispclk;
  664. args.v5.ucPpll = ATOM_DCPLL;
  665. break;
  666. case 6:
  667. /* if the default dcpll clock is specified,
  668. * SetPixelClock provides the dividers
  669. */
  670. args.v6.ulDispEngClkFreq = dispclk;
  671. args.v6.ucPpll = ATOM_DCPLL;
  672. break;
  673. default:
  674. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  675. return;
  676. }
  677. break;
  678. default:
  679. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  680. return;
  681. }
  682. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  683. }
  684. static void atombios_crtc_program_pll(struct drm_crtc *crtc,
  685. int crtc_id,
  686. int pll_id,
  687. u32 encoder_mode,
  688. u32 encoder_id,
  689. u32 clock,
  690. u32 ref_div,
  691. u32 fb_div,
  692. u32 frac_fb_div,
  693. u32 post_div)
  694. {
  695. struct drm_device *dev = crtc->dev;
  696. struct radeon_device *rdev = dev->dev_private;
  697. u8 frev, crev;
  698. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  699. union set_pixel_clock args;
  700. memset(&args, 0, sizeof(args));
  701. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  702. &crev))
  703. return;
  704. switch (frev) {
  705. case 1:
  706. switch (crev) {
  707. case 1:
  708. if (clock == ATOM_DISABLE)
  709. return;
  710. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  711. args.v1.usRefDiv = cpu_to_le16(ref_div);
  712. args.v1.usFbDiv = cpu_to_le16(fb_div);
  713. args.v1.ucFracFbDiv = frac_fb_div;
  714. args.v1.ucPostDiv = post_div;
  715. args.v1.ucPpll = pll_id;
  716. args.v1.ucCRTC = crtc_id;
  717. args.v1.ucRefDivSrc = 1;
  718. break;
  719. case 2:
  720. args.v2.usPixelClock = cpu_to_le16(clock / 10);
  721. args.v2.usRefDiv = cpu_to_le16(ref_div);
  722. args.v2.usFbDiv = cpu_to_le16(fb_div);
  723. args.v2.ucFracFbDiv = frac_fb_div;
  724. args.v2.ucPostDiv = post_div;
  725. args.v2.ucPpll = pll_id;
  726. args.v2.ucCRTC = crtc_id;
  727. args.v2.ucRefDivSrc = 1;
  728. break;
  729. case 3:
  730. args.v3.usPixelClock = cpu_to_le16(clock / 10);
  731. args.v3.usRefDiv = cpu_to_le16(ref_div);
  732. args.v3.usFbDiv = cpu_to_le16(fb_div);
  733. args.v3.ucFracFbDiv = frac_fb_div;
  734. args.v3.ucPostDiv = post_div;
  735. args.v3.ucPpll = pll_id;
  736. args.v3.ucMiscInfo = (pll_id << 2);
  737. args.v3.ucTransmitterId = encoder_id;
  738. args.v3.ucEncoderMode = encoder_mode;
  739. break;
  740. case 5:
  741. args.v5.ucCRTC = crtc_id;
  742. args.v5.usPixelClock = cpu_to_le16(clock / 10);
  743. args.v5.ucRefDiv = ref_div;
  744. args.v5.usFbDiv = cpu_to_le16(fb_div);
  745. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  746. args.v5.ucPostDiv = post_div;
  747. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  748. args.v5.ucTransmitterID = encoder_id;
  749. args.v5.ucEncoderMode = encoder_mode;
  750. args.v5.ucPpll = pll_id;
  751. break;
  752. case 6:
  753. args.v6.ulCrtcPclkFreq.ucCRTC = crtc_id;
  754. args.v6.ulCrtcPclkFreq.ulPixelClock = cpu_to_le32(clock / 10);
  755. args.v6.ucRefDiv = ref_div;
  756. args.v6.usFbDiv = cpu_to_le16(fb_div);
  757. args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  758. args.v6.ucPostDiv = post_div;
  759. args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
  760. args.v6.ucTransmitterID = encoder_id;
  761. args.v6.ucEncoderMode = encoder_mode;
  762. args.v6.ucPpll = pll_id;
  763. break;
  764. default:
  765. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  766. return;
  767. }
  768. break;
  769. default:
  770. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  771. return;
  772. }
  773. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  774. }
  775. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  776. {
  777. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  778. struct drm_device *dev = crtc->dev;
  779. struct radeon_device *rdev = dev->dev_private;
  780. struct drm_encoder *encoder = NULL;
  781. struct radeon_encoder *radeon_encoder = NULL;
  782. u32 pll_clock = mode->clock;
  783. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  784. struct radeon_pll *pll;
  785. u32 adjusted_clock;
  786. int encoder_mode = 0;
  787. struct radeon_atom_ss ss;
  788. bool ss_enabled = false;
  789. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  790. if (encoder->crtc == crtc) {
  791. radeon_encoder = to_radeon_encoder(encoder);
  792. encoder_mode = atombios_get_encoder_mode(encoder);
  793. break;
  794. }
  795. }
  796. if (!radeon_encoder)
  797. return;
  798. switch (radeon_crtc->pll_id) {
  799. case ATOM_PPLL1:
  800. pll = &rdev->clock.p1pll;
  801. break;
  802. case ATOM_PPLL2:
  803. pll = &rdev->clock.p2pll;
  804. break;
  805. case ATOM_DCPLL:
  806. case ATOM_PPLL_INVALID:
  807. default:
  808. pll = &rdev->clock.dcpll;
  809. break;
  810. }
  811. if (radeon_encoder->active_device &
  812. (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
  813. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  814. struct drm_connector *connector =
  815. radeon_get_connector_for_encoder(encoder);
  816. struct radeon_connector *radeon_connector =
  817. to_radeon_connector(connector);
  818. struct radeon_connector_atom_dig *dig_connector =
  819. radeon_connector->con_priv;
  820. int dp_clock;
  821. switch (encoder_mode) {
  822. case ATOM_ENCODER_MODE_DP:
  823. /* DP/eDP */
  824. dp_clock = dig_connector->dp_clock / 10;
  825. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
  826. if (ASIC_IS_DCE4(rdev))
  827. ss_enabled =
  828. radeon_atombios_get_asic_ss_info(rdev, &ss,
  829. dig->lcd_ss_id,
  830. dp_clock);
  831. else
  832. ss_enabled =
  833. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  834. dig->lcd_ss_id);
  835. } else {
  836. if (ASIC_IS_DCE4(rdev))
  837. ss_enabled =
  838. radeon_atombios_get_asic_ss_info(rdev, &ss,
  839. ASIC_INTERNAL_SS_ON_DP,
  840. dp_clock);
  841. else {
  842. if (dp_clock == 16200) {
  843. ss_enabled =
  844. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  845. ATOM_DP_SS_ID2);
  846. if (!ss_enabled)
  847. ss_enabled =
  848. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  849. ATOM_DP_SS_ID1);
  850. } else
  851. ss_enabled =
  852. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  853. ATOM_DP_SS_ID1);
  854. }
  855. }
  856. break;
  857. case ATOM_ENCODER_MODE_LVDS:
  858. if (ASIC_IS_DCE4(rdev))
  859. ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  860. dig->lcd_ss_id,
  861. mode->clock / 10);
  862. else
  863. ss_enabled = radeon_atombios_get_ppll_ss_info(rdev, &ss,
  864. dig->lcd_ss_id);
  865. break;
  866. case ATOM_ENCODER_MODE_DVI:
  867. if (ASIC_IS_DCE4(rdev))
  868. ss_enabled =
  869. radeon_atombios_get_asic_ss_info(rdev, &ss,
  870. ASIC_INTERNAL_SS_ON_TMDS,
  871. mode->clock / 10);
  872. break;
  873. case ATOM_ENCODER_MODE_HDMI:
  874. if (ASIC_IS_DCE4(rdev))
  875. ss_enabled =
  876. radeon_atombios_get_asic_ss_info(rdev, &ss,
  877. ASIC_INTERNAL_SS_ON_HDMI,
  878. mode->clock / 10);
  879. break;
  880. default:
  881. break;
  882. }
  883. }
  884. /* adjust pixel clock as needed */
  885. adjusted_clock = atombios_adjust_pll(crtc, mode, pll, ss_enabled, &ss);
  886. radeon_compute_pll(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  887. &ref_div, &post_div);
  888. atombios_crtc_program_ss(crtc, ATOM_DISABLE, radeon_crtc->pll_id, &ss);
  889. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  890. encoder_mode, radeon_encoder->encoder_id, mode->clock,
  891. ref_div, fb_div, frac_fb_div, post_div);
  892. if (ss_enabled) {
  893. /* calculate ss amount and step size */
  894. if (ASIC_IS_DCE4(rdev)) {
  895. u32 step_size;
  896. u32 amount = (((fb_div * 10) + frac_fb_div) * ss.percentage) / 10000;
  897. ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
  898. ss.amount |= ((amount - (ss.amount * 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
  899. ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
  900. if (ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
  901. step_size = (4 * amount * ref_div * (ss.rate * 2048)) /
  902. (125 * 25 * pll->reference_freq / 100);
  903. else
  904. step_size = (2 * amount * ref_div * (ss.rate * 2048)) /
  905. (125 * 25 * pll->reference_freq / 100);
  906. ss.step = step_size;
  907. }
  908. atombios_crtc_program_ss(crtc, ATOM_ENABLE, radeon_crtc->pll_id, &ss);
  909. }
  910. }
  911. static int evergreen_crtc_do_set_base(struct drm_crtc *crtc,
  912. struct drm_framebuffer *fb,
  913. int x, int y, int atomic)
  914. {
  915. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  916. struct drm_device *dev = crtc->dev;
  917. struct radeon_device *rdev = dev->dev_private;
  918. struct radeon_framebuffer *radeon_fb;
  919. struct drm_framebuffer *target_fb;
  920. struct drm_gem_object *obj;
  921. struct radeon_bo *rbo;
  922. uint64_t fb_location;
  923. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  924. int r;
  925. /* no fb bound */
  926. if (!atomic && !crtc->fb) {
  927. DRM_DEBUG_KMS("No FB bound\n");
  928. return 0;
  929. }
  930. if (atomic) {
  931. radeon_fb = to_radeon_framebuffer(fb);
  932. target_fb = fb;
  933. }
  934. else {
  935. radeon_fb = to_radeon_framebuffer(crtc->fb);
  936. target_fb = crtc->fb;
  937. }
  938. /* If atomic, assume fb object is pinned & idle & fenced and
  939. * just update base pointers
  940. */
  941. obj = radeon_fb->obj;
  942. rbo = obj->driver_private;
  943. r = radeon_bo_reserve(rbo, false);
  944. if (unlikely(r != 0))
  945. return r;
  946. if (atomic)
  947. fb_location = radeon_bo_gpu_offset(rbo);
  948. else {
  949. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  950. if (unlikely(r != 0)) {
  951. radeon_bo_unreserve(rbo);
  952. return -EINVAL;
  953. }
  954. }
  955. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  956. radeon_bo_unreserve(rbo);
  957. switch (target_fb->bits_per_pixel) {
  958. case 8:
  959. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  960. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  961. break;
  962. case 15:
  963. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  964. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  965. break;
  966. case 16:
  967. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  968. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  969. break;
  970. case 24:
  971. case 32:
  972. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  973. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  974. break;
  975. default:
  976. DRM_ERROR("Unsupported screen depth %d\n",
  977. target_fb->bits_per_pixel);
  978. return -EINVAL;
  979. }
  980. if (tiling_flags & RADEON_TILING_MACRO)
  981. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
  982. else if (tiling_flags & RADEON_TILING_MICRO)
  983. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
  984. switch (radeon_crtc->crtc_id) {
  985. case 0:
  986. WREG32(AVIVO_D1VGA_CONTROL, 0);
  987. break;
  988. case 1:
  989. WREG32(AVIVO_D2VGA_CONTROL, 0);
  990. break;
  991. case 2:
  992. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  993. break;
  994. case 3:
  995. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  996. break;
  997. case 4:
  998. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  999. break;
  1000. case 5:
  1001. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  1002. break;
  1003. default:
  1004. break;
  1005. }
  1006. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1007. upper_32_bits(fb_location));
  1008. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1009. upper_32_bits(fb_location));
  1010. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1011. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1012. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1013. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1014. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1015. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1016. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1017. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1018. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1019. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1020. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1021. fb_pitch_pixels = target_fb->pitch / (target_fb->bits_per_pixel / 8);
  1022. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1023. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1024. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1025. crtc->mode.vdisplay);
  1026. x &= ~3;
  1027. y &= ~1;
  1028. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  1029. (x << 16) | y);
  1030. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1031. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  1032. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  1033. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  1034. EVERGREEN_INTERLEAVE_EN);
  1035. else
  1036. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1037. if (!atomic && fb && fb != crtc->fb) {
  1038. radeon_fb = to_radeon_framebuffer(fb);
  1039. rbo = radeon_fb->obj->driver_private;
  1040. r = radeon_bo_reserve(rbo, false);
  1041. if (unlikely(r != 0))
  1042. return r;
  1043. radeon_bo_unpin(rbo);
  1044. radeon_bo_unreserve(rbo);
  1045. }
  1046. /* Bytes per pixel may have changed */
  1047. radeon_bandwidth_update(rdev);
  1048. return 0;
  1049. }
  1050. static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
  1051. struct drm_framebuffer *fb,
  1052. int x, int y, int atomic)
  1053. {
  1054. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1055. struct drm_device *dev = crtc->dev;
  1056. struct radeon_device *rdev = dev->dev_private;
  1057. struct radeon_framebuffer *radeon_fb;
  1058. struct drm_gem_object *obj;
  1059. struct radeon_bo *rbo;
  1060. struct drm_framebuffer *target_fb;
  1061. uint64_t fb_location;
  1062. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  1063. int r;
  1064. /* no fb bound */
  1065. if (!atomic && !crtc->fb) {
  1066. DRM_DEBUG_KMS("No FB bound\n");
  1067. return 0;
  1068. }
  1069. if (atomic) {
  1070. radeon_fb = to_radeon_framebuffer(fb);
  1071. target_fb = fb;
  1072. }
  1073. else {
  1074. radeon_fb = to_radeon_framebuffer(crtc->fb);
  1075. target_fb = crtc->fb;
  1076. }
  1077. obj = radeon_fb->obj;
  1078. rbo = obj->driver_private;
  1079. r = radeon_bo_reserve(rbo, false);
  1080. if (unlikely(r != 0))
  1081. return r;
  1082. /* If atomic, assume fb object is pinned & idle & fenced and
  1083. * just update base pointers
  1084. */
  1085. if (atomic)
  1086. fb_location = radeon_bo_gpu_offset(rbo);
  1087. else {
  1088. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1089. if (unlikely(r != 0)) {
  1090. radeon_bo_unreserve(rbo);
  1091. return -EINVAL;
  1092. }
  1093. }
  1094. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1095. radeon_bo_unreserve(rbo);
  1096. switch (target_fb->bits_per_pixel) {
  1097. case 8:
  1098. fb_format =
  1099. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  1100. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  1101. break;
  1102. case 15:
  1103. fb_format =
  1104. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1105. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  1106. break;
  1107. case 16:
  1108. fb_format =
  1109. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1110. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  1111. break;
  1112. case 24:
  1113. case 32:
  1114. fb_format =
  1115. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  1116. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  1117. break;
  1118. default:
  1119. DRM_ERROR("Unsupported screen depth %d\n",
  1120. target_fb->bits_per_pixel);
  1121. return -EINVAL;
  1122. }
  1123. if (rdev->family >= CHIP_R600) {
  1124. if (tiling_flags & RADEON_TILING_MACRO)
  1125. fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
  1126. else if (tiling_flags & RADEON_TILING_MICRO)
  1127. fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
  1128. } else {
  1129. if (tiling_flags & RADEON_TILING_MACRO)
  1130. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  1131. if (tiling_flags & RADEON_TILING_MICRO)
  1132. fb_format |= AVIVO_D1GRPH_TILED;
  1133. }
  1134. if (radeon_crtc->crtc_id == 0)
  1135. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1136. else
  1137. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1138. if (rdev->family >= CHIP_RV770) {
  1139. if (radeon_crtc->crtc_id) {
  1140. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1141. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1142. } else {
  1143. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1144. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1145. }
  1146. }
  1147. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1148. (u32) fb_location);
  1149. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  1150. radeon_crtc->crtc_offset, (u32) fb_location);
  1151. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1152. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1153. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1154. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1155. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1156. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1157. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1158. fb_pitch_pixels = target_fb->pitch / (target_fb->bits_per_pixel / 8);
  1159. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1160. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1161. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1162. crtc->mode.vdisplay);
  1163. x &= ~3;
  1164. y &= ~1;
  1165. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  1166. (x << 16) | y);
  1167. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1168. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  1169. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  1170. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1171. AVIVO_D1MODE_INTERLEAVE_EN);
  1172. else
  1173. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1174. if (!atomic && fb && fb != crtc->fb) {
  1175. radeon_fb = to_radeon_framebuffer(fb);
  1176. rbo = radeon_fb->obj->driver_private;
  1177. r = radeon_bo_reserve(rbo, false);
  1178. if (unlikely(r != 0))
  1179. return r;
  1180. radeon_bo_unpin(rbo);
  1181. radeon_bo_unreserve(rbo);
  1182. }
  1183. /* Bytes per pixel may have changed */
  1184. radeon_bandwidth_update(rdev);
  1185. return 0;
  1186. }
  1187. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  1188. struct drm_framebuffer *old_fb)
  1189. {
  1190. struct drm_device *dev = crtc->dev;
  1191. struct radeon_device *rdev = dev->dev_private;
  1192. if (ASIC_IS_DCE4(rdev))
  1193. return evergreen_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1194. else if (ASIC_IS_AVIVO(rdev))
  1195. return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1196. else
  1197. return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1198. }
  1199. int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
  1200. struct drm_framebuffer *fb,
  1201. int x, int y, enum mode_set_atomic state)
  1202. {
  1203. struct drm_device *dev = crtc->dev;
  1204. struct radeon_device *rdev = dev->dev_private;
  1205. if (ASIC_IS_DCE4(rdev))
  1206. return evergreen_crtc_do_set_base(crtc, fb, x, y, 1);
  1207. else if (ASIC_IS_AVIVO(rdev))
  1208. return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
  1209. else
  1210. return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
  1211. }
  1212. /* properly set additional regs when using atombios */
  1213. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  1214. {
  1215. struct drm_device *dev = crtc->dev;
  1216. struct radeon_device *rdev = dev->dev_private;
  1217. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1218. u32 disp_merge_cntl;
  1219. switch (radeon_crtc->crtc_id) {
  1220. case 0:
  1221. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  1222. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  1223. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  1224. break;
  1225. case 1:
  1226. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  1227. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  1228. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  1229. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  1230. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  1231. break;
  1232. }
  1233. }
  1234. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  1235. {
  1236. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1237. struct drm_device *dev = crtc->dev;
  1238. struct radeon_device *rdev = dev->dev_private;
  1239. struct drm_encoder *test_encoder;
  1240. struct drm_crtc *test_crtc;
  1241. uint32_t pll_in_use = 0;
  1242. if (ASIC_IS_DCE4(rdev)) {
  1243. /* if crtc is driving DP and we have an ext clock, use that */
  1244. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1245. if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
  1246. if (atombios_get_encoder_mode(test_encoder) == ATOM_ENCODER_MODE_DP) {
  1247. if (rdev->clock.dp_extclk)
  1248. return ATOM_PPLL_INVALID;
  1249. }
  1250. }
  1251. }
  1252. /* otherwise, pick one of the plls */
  1253. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1254. struct radeon_crtc *radeon_test_crtc;
  1255. if (crtc == test_crtc)
  1256. continue;
  1257. radeon_test_crtc = to_radeon_crtc(test_crtc);
  1258. if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
  1259. (radeon_test_crtc->pll_id <= ATOM_PPLL2))
  1260. pll_in_use |= (1 << radeon_test_crtc->pll_id);
  1261. }
  1262. if (!(pll_in_use & 1))
  1263. return ATOM_PPLL1;
  1264. return ATOM_PPLL2;
  1265. } else
  1266. return radeon_crtc->crtc_id;
  1267. }
  1268. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1269. struct drm_display_mode *mode,
  1270. struct drm_display_mode *adjusted_mode,
  1271. int x, int y, struct drm_framebuffer *old_fb)
  1272. {
  1273. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1274. struct drm_device *dev = crtc->dev;
  1275. struct radeon_device *rdev = dev->dev_private;
  1276. struct drm_encoder *encoder;
  1277. bool is_tvcv = false;
  1278. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1279. /* find tv std */
  1280. if (encoder->crtc == crtc) {
  1281. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1282. if (radeon_encoder->active_device &
  1283. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1284. is_tvcv = true;
  1285. }
  1286. }
  1287. /* always set DCPLL */
  1288. if (ASIC_IS_DCE4(rdev)) {
  1289. struct radeon_atom_ss ss;
  1290. bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  1291. ASIC_INTERNAL_SS_ON_DCPLL,
  1292. rdev->clock.default_dispclk);
  1293. if (ss_enabled)
  1294. atombios_crtc_program_ss(crtc, ATOM_DISABLE, ATOM_DCPLL, &ss);
  1295. /* XXX: DCE5, make sure voltage, dispclk is high enough */
  1296. atombios_crtc_set_dcpll(crtc, rdev->clock.default_dispclk);
  1297. if (ss_enabled)
  1298. atombios_crtc_program_ss(crtc, ATOM_ENABLE, ATOM_DCPLL, &ss);
  1299. }
  1300. atombios_crtc_set_pll(crtc, adjusted_mode);
  1301. if (ASIC_IS_DCE4(rdev))
  1302. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1303. else if (ASIC_IS_AVIVO(rdev)) {
  1304. if (is_tvcv)
  1305. atombios_crtc_set_timing(crtc, adjusted_mode);
  1306. else
  1307. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1308. } else {
  1309. atombios_crtc_set_timing(crtc, adjusted_mode);
  1310. if (radeon_crtc->crtc_id == 0)
  1311. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1312. radeon_legacy_atom_fixup(crtc);
  1313. }
  1314. atombios_crtc_set_base(crtc, x, y, old_fb);
  1315. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1316. atombios_scaler_setup(crtc);
  1317. return 0;
  1318. }
  1319. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1320. struct drm_display_mode *mode,
  1321. struct drm_display_mode *adjusted_mode)
  1322. {
  1323. struct drm_device *dev = crtc->dev;
  1324. struct radeon_device *rdev = dev->dev_private;
  1325. /* adjust pm to upcoming mode change */
  1326. radeon_pm_compute_clocks(rdev);
  1327. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1328. return false;
  1329. return true;
  1330. }
  1331. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1332. {
  1333. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1334. /* pick pll */
  1335. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1336. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1337. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1338. }
  1339. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1340. {
  1341. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1342. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1343. }
  1344. static void atombios_crtc_disable(struct drm_crtc *crtc)
  1345. {
  1346. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1347. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1348. switch (radeon_crtc->pll_id) {
  1349. case ATOM_PPLL1:
  1350. case ATOM_PPLL2:
  1351. /* disable the ppll */
  1352. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1353. 0, 0, ATOM_DISABLE, 0, 0, 0, 0);
  1354. break;
  1355. default:
  1356. break;
  1357. }
  1358. radeon_crtc->pll_id = -1;
  1359. }
  1360. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  1361. .dpms = atombios_crtc_dpms,
  1362. .mode_fixup = atombios_crtc_mode_fixup,
  1363. .mode_set = atombios_crtc_mode_set,
  1364. .mode_set_base = atombios_crtc_set_base,
  1365. .mode_set_base_atomic = atombios_crtc_set_base_atomic,
  1366. .prepare = atombios_crtc_prepare,
  1367. .commit = atombios_crtc_commit,
  1368. .load_lut = radeon_crtc_load_lut,
  1369. .disable = atombios_crtc_disable,
  1370. };
  1371. void radeon_atombios_init_crtc(struct drm_device *dev,
  1372. struct radeon_crtc *radeon_crtc)
  1373. {
  1374. struct radeon_device *rdev = dev->dev_private;
  1375. if (ASIC_IS_DCE4(rdev)) {
  1376. switch (radeon_crtc->crtc_id) {
  1377. case 0:
  1378. default:
  1379. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  1380. break;
  1381. case 1:
  1382. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  1383. break;
  1384. case 2:
  1385. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  1386. break;
  1387. case 3:
  1388. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  1389. break;
  1390. case 4:
  1391. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  1392. break;
  1393. case 5:
  1394. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  1395. break;
  1396. }
  1397. } else {
  1398. if (radeon_crtc->crtc_id == 1)
  1399. radeon_crtc->crtc_offset =
  1400. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  1401. else
  1402. radeon_crtc->crtc_offset = 0;
  1403. }
  1404. radeon_crtc->pll_id = -1;
  1405. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  1406. }