nv50_pm.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131
  1. /*
  2. * Copyright 2010 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #include "drmP.h"
  25. #include "nouveau_drv.h"
  26. #include "nouveau_bios.h"
  27. #include "nouveau_pm.h"
  28. struct nv50_pm_state {
  29. struct nouveau_pm_level *perflvl;
  30. struct pll_lims pll;
  31. enum pll_types type;
  32. int N, M, P;
  33. };
  34. int
  35. nv50_pm_clock_get(struct drm_device *dev, u32 id)
  36. {
  37. struct pll_lims pll;
  38. int P, N, M, ret;
  39. u32 reg0, reg1;
  40. ret = get_pll_limits(dev, id, &pll);
  41. if (ret)
  42. return ret;
  43. reg0 = nv_rd32(dev, pll.reg + 0);
  44. reg1 = nv_rd32(dev, pll.reg + 4);
  45. P = (reg0 & 0x00070000) >> 16;
  46. N = (reg1 & 0x0000ff00) >> 8;
  47. M = (reg1 & 0x000000ff);
  48. return ((pll.refclk * N / M) >> P);
  49. }
  50. void *
  51. nv50_pm_clock_pre(struct drm_device *dev, struct nouveau_pm_level *perflvl,
  52. u32 id, int khz)
  53. {
  54. struct nv50_pm_state *state;
  55. int dummy, ret;
  56. state = kzalloc(sizeof(*state), GFP_KERNEL);
  57. if (!state)
  58. return ERR_PTR(-ENOMEM);
  59. state->type = id;
  60. state->perflvl = perflvl;
  61. ret = get_pll_limits(dev, id, &state->pll);
  62. if (ret < 0) {
  63. kfree(state);
  64. return (ret == -ENOENT) ? NULL : ERR_PTR(ret);
  65. }
  66. ret = nv50_calc_pll(dev, &state->pll, khz, &state->N, &state->M,
  67. &dummy, &dummy, &state->P);
  68. if (ret < 0) {
  69. kfree(state);
  70. return ERR_PTR(ret);
  71. }
  72. return state;
  73. }
  74. void
  75. nv50_pm_clock_set(struct drm_device *dev, void *pre_state)
  76. {
  77. struct nv50_pm_state *state = pre_state;
  78. struct nouveau_pm_level *perflvl = state->perflvl;
  79. u32 reg = state->pll.reg, tmp;
  80. struct bit_entry BIT_M;
  81. u16 script;
  82. int N = state->N;
  83. int M = state->M;
  84. int P = state->P;
  85. if (state->type == PLL_MEMORY && perflvl->memscript &&
  86. bit_table(dev, 'M', &BIT_M) == 0 &&
  87. BIT_M.version == 1 && BIT_M.length >= 0x0b) {
  88. script = ROM16(BIT_M.data[0x05]);
  89. if (script)
  90. nouveau_bios_run_init_table(dev, script, NULL);
  91. script = ROM16(BIT_M.data[0x07]);
  92. if (script)
  93. nouveau_bios_run_init_table(dev, script, NULL);
  94. script = ROM16(BIT_M.data[0x09]);
  95. if (script)
  96. nouveau_bios_run_init_table(dev, script, NULL);
  97. nouveau_bios_run_init_table(dev, perflvl->memscript, NULL);
  98. }
  99. if (state->type == PLL_MEMORY) {
  100. nv_wr32(dev, 0x100210, 0);
  101. nv_wr32(dev, 0x1002dc, 1);
  102. }
  103. tmp = nv_rd32(dev, reg + 0) & 0xfff8ffff;
  104. tmp |= 0x80000000 | (P << 16);
  105. nv_wr32(dev, reg + 0, tmp);
  106. nv_wr32(dev, reg + 4, (N << 8) | M);
  107. if (state->type == PLL_MEMORY) {
  108. nv_wr32(dev, 0x1002dc, 0);
  109. nv_wr32(dev, 0x100210, 0x80000000);
  110. }
  111. kfree(state);
  112. }