nouveau_state.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_pm.h"
  38. #include "nv50_display.h"
  39. static void nouveau_stub_takedown(struct drm_device *dev) {}
  40. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  41. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  42. {
  43. struct drm_nouveau_private *dev_priv = dev->dev_private;
  44. struct nouveau_engine *engine = &dev_priv->engine;
  45. switch (dev_priv->chipset & 0xf0) {
  46. case 0x00:
  47. engine->instmem.init = nv04_instmem_init;
  48. engine->instmem.takedown = nv04_instmem_takedown;
  49. engine->instmem.suspend = nv04_instmem_suspend;
  50. engine->instmem.resume = nv04_instmem_resume;
  51. engine->instmem.get = nv04_instmem_get;
  52. engine->instmem.put = nv04_instmem_put;
  53. engine->instmem.map = nv04_instmem_map;
  54. engine->instmem.unmap = nv04_instmem_unmap;
  55. engine->instmem.flush = nv04_instmem_flush;
  56. engine->mc.init = nv04_mc_init;
  57. engine->mc.takedown = nv04_mc_takedown;
  58. engine->timer.init = nv04_timer_init;
  59. engine->timer.read = nv04_timer_read;
  60. engine->timer.takedown = nv04_timer_takedown;
  61. engine->fb.init = nv04_fb_init;
  62. engine->fb.takedown = nv04_fb_takedown;
  63. engine->graph.init = nv04_graph_init;
  64. engine->graph.takedown = nv04_graph_takedown;
  65. engine->graph.fifo_access = nv04_graph_fifo_access;
  66. engine->graph.channel = nv04_graph_channel;
  67. engine->graph.create_context = nv04_graph_create_context;
  68. engine->graph.destroy_context = nv04_graph_destroy_context;
  69. engine->graph.load_context = nv04_graph_load_context;
  70. engine->graph.unload_context = nv04_graph_unload_context;
  71. engine->fifo.channels = 16;
  72. engine->fifo.init = nv04_fifo_init;
  73. engine->fifo.takedown = nv04_fifo_fini;
  74. engine->fifo.disable = nv04_fifo_disable;
  75. engine->fifo.enable = nv04_fifo_enable;
  76. engine->fifo.reassign = nv04_fifo_reassign;
  77. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  78. engine->fifo.channel_id = nv04_fifo_channel_id;
  79. engine->fifo.create_context = nv04_fifo_create_context;
  80. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  81. engine->fifo.load_context = nv04_fifo_load_context;
  82. engine->fifo.unload_context = nv04_fifo_unload_context;
  83. engine->display.early_init = nv04_display_early_init;
  84. engine->display.late_takedown = nv04_display_late_takedown;
  85. engine->display.create = nv04_display_create;
  86. engine->display.init = nv04_display_init;
  87. engine->display.destroy = nv04_display_destroy;
  88. engine->gpio.init = nouveau_stub_init;
  89. engine->gpio.takedown = nouveau_stub_takedown;
  90. engine->gpio.get = NULL;
  91. engine->gpio.set = NULL;
  92. engine->gpio.irq_enable = NULL;
  93. engine->pm.clock_get = nv04_pm_clock_get;
  94. engine->pm.clock_pre = nv04_pm_clock_pre;
  95. engine->pm.clock_set = nv04_pm_clock_set;
  96. engine->crypt.init = nouveau_stub_init;
  97. engine->crypt.takedown = nouveau_stub_takedown;
  98. engine->vram.init = nouveau_mem_detect;
  99. engine->vram.flags_valid = nouveau_mem_flags_valid;
  100. break;
  101. case 0x10:
  102. engine->instmem.init = nv04_instmem_init;
  103. engine->instmem.takedown = nv04_instmem_takedown;
  104. engine->instmem.suspend = nv04_instmem_suspend;
  105. engine->instmem.resume = nv04_instmem_resume;
  106. engine->instmem.get = nv04_instmem_get;
  107. engine->instmem.put = nv04_instmem_put;
  108. engine->instmem.map = nv04_instmem_map;
  109. engine->instmem.unmap = nv04_instmem_unmap;
  110. engine->instmem.flush = nv04_instmem_flush;
  111. engine->mc.init = nv04_mc_init;
  112. engine->mc.takedown = nv04_mc_takedown;
  113. engine->timer.init = nv04_timer_init;
  114. engine->timer.read = nv04_timer_read;
  115. engine->timer.takedown = nv04_timer_takedown;
  116. engine->fb.init = nv10_fb_init;
  117. engine->fb.takedown = nv10_fb_takedown;
  118. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  119. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  120. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  121. engine->graph.init = nv10_graph_init;
  122. engine->graph.takedown = nv10_graph_takedown;
  123. engine->graph.channel = nv10_graph_channel;
  124. engine->graph.create_context = nv10_graph_create_context;
  125. engine->graph.destroy_context = nv10_graph_destroy_context;
  126. engine->graph.fifo_access = nv04_graph_fifo_access;
  127. engine->graph.load_context = nv10_graph_load_context;
  128. engine->graph.unload_context = nv10_graph_unload_context;
  129. engine->graph.set_tile_region = nv10_graph_set_tile_region;
  130. engine->fifo.channels = 32;
  131. engine->fifo.init = nv10_fifo_init;
  132. engine->fifo.takedown = nv04_fifo_fini;
  133. engine->fifo.disable = nv04_fifo_disable;
  134. engine->fifo.enable = nv04_fifo_enable;
  135. engine->fifo.reassign = nv04_fifo_reassign;
  136. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  137. engine->fifo.channel_id = nv10_fifo_channel_id;
  138. engine->fifo.create_context = nv10_fifo_create_context;
  139. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  140. engine->fifo.load_context = nv10_fifo_load_context;
  141. engine->fifo.unload_context = nv10_fifo_unload_context;
  142. engine->display.early_init = nv04_display_early_init;
  143. engine->display.late_takedown = nv04_display_late_takedown;
  144. engine->display.create = nv04_display_create;
  145. engine->display.init = nv04_display_init;
  146. engine->display.destroy = nv04_display_destroy;
  147. engine->gpio.init = nouveau_stub_init;
  148. engine->gpio.takedown = nouveau_stub_takedown;
  149. engine->gpio.get = nv10_gpio_get;
  150. engine->gpio.set = nv10_gpio_set;
  151. engine->gpio.irq_enable = NULL;
  152. engine->pm.clock_get = nv04_pm_clock_get;
  153. engine->pm.clock_pre = nv04_pm_clock_pre;
  154. engine->pm.clock_set = nv04_pm_clock_set;
  155. engine->crypt.init = nouveau_stub_init;
  156. engine->crypt.takedown = nouveau_stub_takedown;
  157. engine->vram.init = nouveau_mem_detect;
  158. engine->vram.flags_valid = nouveau_mem_flags_valid;
  159. break;
  160. case 0x20:
  161. engine->instmem.init = nv04_instmem_init;
  162. engine->instmem.takedown = nv04_instmem_takedown;
  163. engine->instmem.suspend = nv04_instmem_suspend;
  164. engine->instmem.resume = nv04_instmem_resume;
  165. engine->instmem.get = nv04_instmem_get;
  166. engine->instmem.put = nv04_instmem_put;
  167. engine->instmem.map = nv04_instmem_map;
  168. engine->instmem.unmap = nv04_instmem_unmap;
  169. engine->instmem.flush = nv04_instmem_flush;
  170. engine->mc.init = nv04_mc_init;
  171. engine->mc.takedown = nv04_mc_takedown;
  172. engine->timer.init = nv04_timer_init;
  173. engine->timer.read = nv04_timer_read;
  174. engine->timer.takedown = nv04_timer_takedown;
  175. engine->fb.init = nv10_fb_init;
  176. engine->fb.takedown = nv10_fb_takedown;
  177. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  178. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  179. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  180. engine->graph.init = nv20_graph_init;
  181. engine->graph.takedown = nv20_graph_takedown;
  182. engine->graph.channel = nv10_graph_channel;
  183. engine->graph.create_context = nv20_graph_create_context;
  184. engine->graph.destroy_context = nv20_graph_destroy_context;
  185. engine->graph.fifo_access = nv04_graph_fifo_access;
  186. engine->graph.load_context = nv20_graph_load_context;
  187. engine->graph.unload_context = nv20_graph_unload_context;
  188. engine->graph.set_tile_region = nv20_graph_set_tile_region;
  189. engine->fifo.channels = 32;
  190. engine->fifo.init = nv10_fifo_init;
  191. engine->fifo.takedown = nv04_fifo_fini;
  192. engine->fifo.disable = nv04_fifo_disable;
  193. engine->fifo.enable = nv04_fifo_enable;
  194. engine->fifo.reassign = nv04_fifo_reassign;
  195. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  196. engine->fifo.channel_id = nv10_fifo_channel_id;
  197. engine->fifo.create_context = nv10_fifo_create_context;
  198. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  199. engine->fifo.load_context = nv10_fifo_load_context;
  200. engine->fifo.unload_context = nv10_fifo_unload_context;
  201. engine->display.early_init = nv04_display_early_init;
  202. engine->display.late_takedown = nv04_display_late_takedown;
  203. engine->display.create = nv04_display_create;
  204. engine->display.init = nv04_display_init;
  205. engine->display.destroy = nv04_display_destroy;
  206. engine->gpio.init = nouveau_stub_init;
  207. engine->gpio.takedown = nouveau_stub_takedown;
  208. engine->gpio.get = nv10_gpio_get;
  209. engine->gpio.set = nv10_gpio_set;
  210. engine->gpio.irq_enable = NULL;
  211. engine->pm.clock_get = nv04_pm_clock_get;
  212. engine->pm.clock_pre = nv04_pm_clock_pre;
  213. engine->pm.clock_set = nv04_pm_clock_set;
  214. engine->crypt.init = nouveau_stub_init;
  215. engine->crypt.takedown = nouveau_stub_takedown;
  216. engine->vram.init = nouveau_mem_detect;
  217. engine->vram.flags_valid = nouveau_mem_flags_valid;
  218. break;
  219. case 0x30:
  220. engine->instmem.init = nv04_instmem_init;
  221. engine->instmem.takedown = nv04_instmem_takedown;
  222. engine->instmem.suspend = nv04_instmem_suspend;
  223. engine->instmem.resume = nv04_instmem_resume;
  224. engine->instmem.get = nv04_instmem_get;
  225. engine->instmem.put = nv04_instmem_put;
  226. engine->instmem.map = nv04_instmem_map;
  227. engine->instmem.unmap = nv04_instmem_unmap;
  228. engine->instmem.flush = nv04_instmem_flush;
  229. engine->mc.init = nv04_mc_init;
  230. engine->mc.takedown = nv04_mc_takedown;
  231. engine->timer.init = nv04_timer_init;
  232. engine->timer.read = nv04_timer_read;
  233. engine->timer.takedown = nv04_timer_takedown;
  234. engine->fb.init = nv30_fb_init;
  235. engine->fb.takedown = nv30_fb_takedown;
  236. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  237. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  238. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  239. engine->graph.init = nv30_graph_init;
  240. engine->graph.takedown = nv20_graph_takedown;
  241. engine->graph.fifo_access = nv04_graph_fifo_access;
  242. engine->graph.channel = nv10_graph_channel;
  243. engine->graph.create_context = nv20_graph_create_context;
  244. engine->graph.destroy_context = nv20_graph_destroy_context;
  245. engine->graph.load_context = nv20_graph_load_context;
  246. engine->graph.unload_context = nv20_graph_unload_context;
  247. engine->graph.set_tile_region = nv20_graph_set_tile_region;
  248. engine->fifo.channels = 32;
  249. engine->fifo.init = nv10_fifo_init;
  250. engine->fifo.takedown = nv04_fifo_fini;
  251. engine->fifo.disable = nv04_fifo_disable;
  252. engine->fifo.enable = nv04_fifo_enable;
  253. engine->fifo.reassign = nv04_fifo_reassign;
  254. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  255. engine->fifo.channel_id = nv10_fifo_channel_id;
  256. engine->fifo.create_context = nv10_fifo_create_context;
  257. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  258. engine->fifo.load_context = nv10_fifo_load_context;
  259. engine->fifo.unload_context = nv10_fifo_unload_context;
  260. engine->display.early_init = nv04_display_early_init;
  261. engine->display.late_takedown = nv04_display_late_takedown;
  262. engine->display.create = nv04_display_create;
  263. engine->display.init = nv04_display_init;
  264. engine->display.destroy = nv04_display_destroy;
  265. engine->gpio.init = nouveau_stub_init;
  266. engine->gpio.takedown = nouveau_stub_takedown;
  267. engine->gpio.get = nv10_gpio_get;
  268. engine->gpio.set = nv10_gpio_set;
  269. engine->gpio.irq_enable = NULL;
  270. engine->pm.clock_get = nv04_pm_clock_get;
  271. engine->pm.clock_pre = nv04_pm_clock_pre;
  272. engine->pm.clock_set = nv04_pm_clock_set;
  273. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  274. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  275. engine->crypt.init = nouveau_stub_init;
  276. engine->crypt.takedown = nouveau_stub_takedown;
  277. engine->vram.init = nouveau_mem_detect;
  278. engine->vram.flags_valid = nouveau_mem_flags_valid;
  279. break;
  280. case 0x40:
  281. case 0x60:
  282. engine->instmem.init = nv04_instmem_init;
  283. engine->instmem.takedown = nv04_instmem_takedown;
  284. engine->instmem.suspend = nv04_instmem_suspend;
  285. engine->instmem.resume = nv04_instmem_resume;
  286. engine->instmem.get = nv04_instmem_get;
  287. engine->instmem.put = nv04_instmem_put;
  288. engine->instmem.map = nv04_instmem_map;
  289. engine->instmem.unmap = nv04_instmem_unmap;
  290. engine->instmem.flush = nv04_instmem_flush;
  291. engine->mc.init = nv40_mc_init;
  292. engine->mc.takedown = nv40_mc_takedown;
  293. engine->timer.init = nv04_timer_init;
  294. engine->timer.read = nv04_timer_read;
  295. engine->timer.takedown = nv04_timer_takedown;
  296. engine->fb.init = nv40_fb_init;
  297. engine->fb.takedown = nv40_fb_takedown;
  298. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  299. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  300. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  301. engine->graph.init = nv40_graph_init;
  302. engine->graph.takedown = nv40_graph_takedown;
  303. engine->graph.fifo_access = nv04_graph_fifo_access;
  304. engine->graph.channel = nv40_graph_channel;
  305. engine->graph.create_context = nv40_graph_create_context;
  306. engine->graph.destroy_context = nv40_graph_destroy_context;
  307. engine->graph.load_context = nv40_graph_load_context;
  308. engine->graph.unload_context = nv40_graph_unload_context;
  309. engine->graph.set_tile_region = nv40_graph_set_tile_region;
  310. engine->fifo.channels = 32;
  311. engine->fifo.init = nv40_fifo_init;
  312. engine->fifo.takedown = nv04_fifo_fini;
  313. engine->fifo.disable = nv04_fifo_disable;
  314. engine->fifo.enable = nv04_fifo_enable;
  315. engine->fifo.reassign = nv04_fifo_reassign;
  316. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  317. engine->fifo.channel_id = nv10_fifo_channel_id;
  318. engine->fifo.create_context = nv40_fifo_create_context;
  319. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  320. engine->fifo.load_context = nv40_fifo_load_context;
  321. engine->fifo.unload_context = nv40_fifo_unload_context;
  322. engine->display.early_init = nv04_display_early_init;
  323. engine->display.late_takedown = nv04_display_late_takedown;
  324. engine->display.create = nv04_display_create;
  325. engine->display.init = nv04_display_init;
  326. engine->display.destroy = nv04_display_destroy;
  327. engine->gpio.init = nouveau_stub_init;
  328. engine->gpio.takedown = nouveau_stub_takedown;
  329. engine->gpio.get = nv10_gpio_get;
  330. engine->gpio.set = nv10_gpio_set;
  331. engine->gpio.irq_enable = NULL;
  332. engine->pm.clock_get = nv04_pm_clock_get;
  333. engine->pm.clock_pre = nv04_pm_clock_pre;
  334. engine->pm.clock_set = nv04_pm_clock_set;
  335. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  336. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  337. engine->pm.temp_get = nv40_temp_get;
  338. engine->crypt.init = nouveau_stub_init;
  339. engine->crypt.takedown = nouveau_stub_takedown;
  340. engine->vram.init = nouveau_mem_detect;
  341. engine->vram.flags_valid = nouveau_mem_flags_valid;
  342. break;
  343. case 0x50:
  344. case 0x80: /* gotta love NVIDIA's consistency.. */
  345. case 0x90:
  346. case 0xA0:
  347. engine->instmem.init = nv50_instmem_init;
  348. engine->instmem.takedown = nv50_instmem_takedown;
  349. engine->instmem.suspend = nv50_instmem_suspend;
  350. engine->instmem.resume = nv50_instmem_resume;
  351. engine->instmem.get = nv50_instmem_get;
  352. engine->instmem.put = nv50_instmem_put;
  353. engine->instmem.map = nv50_instmem_map;
  354. engine->instmem.unmap = nv50_instmem_unmap;
  355. if (dev_priv->chipset == 0x50)
  356. engine->instmem.flush = nv50_instmem_flush;
  357. else
  358. engine->instmem.flush = nv84_instmem_flush;
  359. engine->mc.init = nv50_mc_init;
  360. engine->mc.takedown = nv50_mc_takedown;
  361. engine->timer.init = nv04_timer_init;
  362. engine->timer.read = nv04_timer_read;
  363. engine->timer.takedown = nv04_timer_takedown;
  364. engine->fb.init = nv50_fb_init;
  365. engine->fb.takedown = nv50_fb_takedown;
  366. engine->graph.init = nv50_graph_init;
  367. engine->graph.takedown = nv50_graph_takedown;
  368. engine->graph.fifo_access = nv50_graph_fifo_access;
  369. engine->graph.channel = nv50_graph_channel;
  370. engine->graph.create_context = nv50_graph_create_context;
  371. engine->graph.destroy_context = nv50_graph_destroy_context;
  372. engine->graph.load_context = nv50_graph_load_context;
  373. engine->graph.unload_context = nv50_graph_unload_context;
  374. if (dev_priv->chipset != 0x86)
  375. engine->graph.tlb_flush = nv50_graph_tlb_flush;
  376. else {
  377. /* from what i can see nvidia do this on every
  378. * pre-NVA3 board except NVAC, but, we've only
  379. * ever seen problems on NV86
  380. */
  381. engine->graph.tlb_flush = nv86_graph_tlb_flush;
  382. }
  383. engine->fifo.channels = 128;
  384. engine->fifo.init = nv50_fifo_init;
  385. engine->fifo.takedown = nv50_fifo_takedown;
  386. engine->fifo.disable = nv04_fifo_disable;
  387. engine->fifo.enable = nv04_fifo_enable;
  388. engine->fifo.reassign = nv04_fifo_reassign;
  389. engine->fifo.channel_id = nv50_fifo_channel_id;
  390. engine->fifo.create_context = nv50_fifo_create_context;
  391. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  392. engine->fifo.load_context = nv50_fifo_load_context;
  393. engine->fifo.unload_context = nv50_fifo_unload_context;
  394. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  395. engine->display.early_init = nv50_display_early_init;
  396. engine->display.late_takedown = nv50_display_late_takedown;
  397. engine->display.create = nv50_display_create;
  398. engine->display.init = nv50_display_init;
  399. engine->display.destroy = nv50_display_destroy;
  400. engine->gpio.init = nv50_gpio_init;
  401. engine->gpio.takedown = nv50_gpio_fini;
  402. engine->gpio.get = nv50_gpio_get;
  403. engine->gpio.set = nv50_gpio_set;
  404. engine->gpio.irq_register = nv50_gpio_irq_register;
  405. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  406. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  407. switch (dev_priv->chipset) {
  408. case 0x84:
  409. case 0x86:
  410. case 0x92:
  411. case 0x94:
  412. case 0x96:
  413. case 0x98:
  414. case 0xa0:
  415. case 0xaa:
  416. case 0xac:
  417. case 0x50:
  418. engine->pm.clock_get = nv50_pm_clock_get;
  419. engine->pm.clock_pre = nv50_pm_clock_pre;
  420. engine->pm.clock_set = nv50_pm_clock_set;
  421. break;
  422. default:
  423. engine->pm.clock_get = nva3_pm_clock_get;
  424. engine->pm.clock_pre = nva3_pm_clock_pre;
  425. engine->pm.clock_set = nva3_pm_clock_set;
  426. break;
  427. }
  428. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  429. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  430. if (dev_priv->chipset >= 0x84)
  431. engine->pm.temp_get = nv84_temp_get;
  432. else
  433. engine->pm.temp_get = nv40_temp_get;
  434. switch (dev_priv->chipset) {
  435. case 0x84:
  436. case 0x86:
  437. case 0x92:
  438. case 0x94:
  439. case 0x96:
  440. case 0xa0:
  441. engine->crypt.init = nv84_crypt_init;
  442. engine->crypt.takedown = nv84_crypt_fini;
  443. engine->crypt.create_context = nv84_crypt_create_context;
  444. engine->crypt.destroy_context = nv84_crypt_destroy_context;
  445. engine->crypt.tlb_flush = nv84_crypt_tlb_flush;
  446. break;
  447. default:
  448. engine->crypt.init = nouveau_stub_init;
  449. engine->crypt.takedown = nouveau_stub_takedown;
  450. break;
  451. }
  452. engine->vram.init = nv50_vram_init;
  453. engine->vram.get = nv50_vram_new;
  454. engine->vram.put = nv50_vram_del;
  455. engine->vram.flags_valid = nv50_vram_flags_valid;
  456. break;
  457. case 0xC0:
  458. engine->instmem.init = nvc0_instmem_init;
  459. engine->instmem.takedown = nvc0_instmem_takedown;
  460. engine->instmem.suspend = nvc0_instmem_suspend;
  461. engine->instmem.resume = nvc0_instmem_resume;
  462. engine->instmem.get = nv50_instmem_get;
  463. engine->instmem.put = nv50_instmem_put;
  464. engine->instmem.map = nv50_instmem_map;
  465. engine->instmem.unmap = nv50_instmem_unmap;
  466. engine->instmem.flush = nv84_instmem_flush;
  467. engine->mc.init = nv50_mc_init;
  468. engine->mc.takedown = nv50_mc_takedown;
  469. engine->timer.init = nv04_timer_init;
  470. engine->timer.read = nv04_timer_read;
  471. engine->timer.takedown = nv04_timer_takedown;
  472. engine->fb.init = nvc0_fb_init;
  473. engine->fb.takedown = nvc0_fb_takedown;
  474. engine->graph.init = nvc0_graph_init;
  475. engine->graph.takedown = nvc0_graph_takedown;
  476. engine->graph.fifo_access = nvc0_graph_fifo_access;
  477. engine->graph.channel = nvc0_graph_channel;
  478. engine->graph.create_context = nvc0_graph_create_context;
  479. engine->graph.destroy_context = nvc0_graph_destroy_context;
  480. engine->graph.load_context = nvc0_graph_load_context;
  481. engine->graph.unload_context = nvc0_graph_unload_context;
  482. engine->fifo.channels = 128;
  483. engine->fifo.init = nvc0_fifo_init;
  484. engine->fifo.takedown = nvc0_fifo_takedown;
  485. engine->fifo.disable = nvc0_fifo_disable;
  486. engine->fifo.enable = nvc0_fifo_enable;
  487. engine->fifo.reassign = nvc0_fifo_reassign;
  488. engine->fifo.channel_id = nvc0_fifo_channel_id;
  489. engine->fifo.create_context = nvc0_fifo_create_context;
  490. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  491. engine->fifo.load_context = nvc0_fifo_load_context;
  492. engine->fifo.unload_context = nvc0_fifo_unload_context;
  493. engine->display.early_init = nv50_display_early_init;
  494. engine->display.late_takedown = nv50_display_late_takedown;
  495. engine->display.create = nv50_display_create;
  496. engine->display.init = nv50_display_init;
  497. engine->display.destroy = nv50_display_destroy;
  498. engine->gpio.init = nv50_gpio_init;
  499. engine->gpio.takedown = nouveau_stub_takedown;
  500. engine->gpio.get = nv50_gpio_get;
  501. engine->gpio.set = nv50_gpio_set;
  502. engine->gpio.irq_register = nv50_gpio_irq_register;
  503. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  504. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  505. engine->crypt.init = nouveau_stub_init;
  506. engine->crypt.takedown = nouveau_stub_takedown;
  507. engine->vram.init = nvc0_vram_init;
  508. engine->vram.get = nvc0_vram_new;
  509. engine->vram.put = nv50_vram_del;
  510. engine->vram.flags_valid = nvc0_vram_flags_valid;
  511. break;
  512. default:
  513. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  514. return 1;
  515. }
  516. return 0;
  517. }
  518. static unsigned int
  519. nouveau_vga_set_decode(void *priv, bool state)
  520. {
  521. struct drm_device *dev = priv;
  522. struct drm_nouveau_private *dev_priv = dev->dev_private;
  523. if (dev_priv->chipset >= 0x40)
  524. nv_wr32(dev, 0x88054, state);
  525. else
  526. nv_wr32(dev, 0x1854, state);
  527. if (state)
  528. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  529. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  530. else
  531. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  532. }
  533. static int
  534. nouveau_card_init_channel(struct drm_device *dev)
  535. {
  536. struct drm_nouveau_private *dev_priv = dev->dev_private;
  537. struct nouveau_gpuobj *gpuobj = NULL;
  538. int ret;
  539. ret = nouveau_channel_alloc(dev, &dev_priv->channel,
  540. (struct drm_file *)-2, NvDmaFB, NvDmaTT);
  541. if (ret)
  542. return ret;
  543. /* no dma objects on fermi... */
  544. if (dev_priv->card_type >= NV_C0)
  545. goto out_done;
  546. ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
  547. 0, dev_priv->vram_size,
  548. NV_MEM_ACCESS_RW, NV_MEM_TARGET_VRAM,
  549. &gpuobj);
  550. if (ret)
  551. goto out_err;
  552. ret = nouveau_ramht_insert(dev_priv->channel, NvDmaVRAM, gpuobj);
  553. nouveau_gpuobj_ref(NULL, &gpuobj);
  554. if (ret)
  555. goto out_err;
  556. ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
  557. 0, dev_priv->gart_info.aper_size,
  558. NV_MEM_ACCESS_RW, NV_MEM_TARGET_GART,
  559. &gpuobj);
  560. if (ret)
  561. goto out_err;
  562. ret = nouveau_ramht_insert(dev_priv->channel, NvDmaGART, gpuobj);
  563. nouveau_gpuobj_ref(NULL, &gpuobj);
  564. if (ret)
  565. goto out_err;
  566. out_done:
  567. mutex_unlock(&dev_priv->channel->mutex);
  568. return 0;
  569. out_err:
  570. nouveau_channel_put(&dev_priv->channel);
  571. return ret;
  572. }
  573. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  574. enum vga_switcheroo_state state)
  575. {
  576. struct drm_device *dev = pci_get_drvdata(pdev);
  577. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  578. if (state == VGA_SWITCHEROO_ON) {
  579. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  580. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  581. nouveau_pci_resume(pdev);
  582. drm_kms_helper_poll_enable(dev);
  583. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  584. } else {
  585. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  586. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  587. drm_kms_helper_poll_disable(dev);
  588. nouveau_pci_suspend(pdev, pmm);
  589. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  590. }
  591. }
  592. static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
  593. {
  594. struct drm_device *dev = pci_get_drvdata(pdev);
  595. nouveau_fbcon_output_poll_changed(dev);
  596. }
  597. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  598. {
  599. struct drm_device *dev = pci_get_drvdata(pdev);
  600. bool can_switch;
  601. spin_lock(&dev->count_lock);
  602. can_switch = (dev->open_count == 0);
  603. spin_unlock(&dev->count_lock);
  604. return can_switch;
  605. }
  606. int
  607. nouveau_card_init(struct drm_device *dev)
  608. {
  609. struct drm_nouveau_private *dev_priv = dev->dev_private;
  610. struct nouveau_engine *engine;
  611. int ret;
  612. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  613. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  614. nouveau_switcheroo_reprobe,
  615. nouveau_switcheroo_can_switch);
  616. /* Initialise internal driver API hooks */
  617. ret = nouveau_init_engine_ptrs(dev);
  618. if (ret)
  619. goto out;
  620. engine = &dev_priv->engine;
  621. spin_lock_init(&dev_priv->channels.lock);
  622. spin_lock_init(&dev_priv->tile.lock);
  623. spin_lock_init(&dev_priv->context_switch_lock);
  624. /* Make the CRTCs and I2C buses accessible */
  625. ret = engine->display.early_init(dev);
  626. if (ret)
  627. goto out;
  628. /* Parse BIOS tables / Run init tables if card not POSTed */
  629. ret = nouveau_bios_init(dev);
  630. if (ret)
  631. goto out_display_early;
  632. nouveau_pm_init(dev);
  633. ret = nouveau_mem_vram_init(dev);
  634. if (ret)
  635. goto out_bios;
  636. ret = nouveau_gpuobj_init(dev);
  637. if (ret)
  638. goto out_vram;
  639. ret = engine->instmem.init(dev);
  640. if (ret)
  641. goto out_gpuobj;
  642. ret = nouveau_mem_gart_init(dev);
  643. if (ret)
  644. goto out_instmem;
  645. /* PMC */
  646. ret = engine->mc.init(dev);
  647. if (ret)
  648. goto out_gart;
  649. /* PGPIO */
  650. ret = engine->gpio.init(dev);
  651. if (ret)
  652. goto out_mc;
  653. /* PTIMER */
  654. ret = engine->timer.init(dev);
  655. if (ret)
  656. goto out_gpio;
  657. /* PFB */
  658. ret = engine->fb.init(dev);
  659. if (ret)
  660. goto out_timer;
  661. if (nouveau_noaccel)
  662. engine->graph.accel_blocked = true;
  663. else {
  664. /* PGRAPH */
  665. ret = engine->graph.init(dev);
  666. if (ret)
  667. goto out_fb;
  668. /* PCRYPT */
  669. ret = engine->crypt.init(dev);
  670. if (ret)
  671. goto out_graph;
  672. /* PFIFO */
  673. ret = engine->fifo.init(dev);
  674. if (ret)
  675. goto out_crypt;
  676. }
  677. ret = engine->display.create(dev);
  678. if (ret)
  679. goto out_fifo;
  680. ret = drm_vblank_init(dev, nv_two_heads(dev) ? 2 : 1);
  681. if (ret)
  682. goto out_vblank;
  683. ret = nouveau_irq_init(dev);
  684. if (ret)
  685. goto out_vblank;
  686. /* what about PVIDEO/PCRTC/PRAMDAC etc? */
  687. if (!engine->graph.accel_blocked) {
  688. ret = nouveau_fence_init(dev);
  689. if (ret)
  690. goto out_irq;
  691. ret = nouveau_card_init_channel(dev);
  692. if (ret)
  693. goto out_fence;
  694. }
  695. ret = nouveau_backlight_init(dev);
  696. if (ret)
  697. NV_ERROR(dev, "Error %d registering backlight\n", ret);
  698. nouveau_fbcon_init(dev);
  699. drm_kms_helper_poll_init(dev);
  700. return 0;
  701. out_fence:
  702. nouveau_fence_fini(dev);
  703. out_irq:
  704. nouveau_irq_fini(dev);
  705. out_vblank:
  706. drm_vblank_cleanup(dev);
  707. engine->display.destroy(dev);
  708. out_fifo:
  709. if (!nouveau_noaccel)
  710. engine->fifo.takedown(dev);
  711. out_crypt:
  712. if (!nouveau_noaccel)
  713. engine->crypt.takedown(dev);
  714. out_graph:
  715. if (!nouveau_noaccel)
  716. engine->graph.takedown(dev);
  717. out_fb:
  718. engine->fb.takedown(dev);
  719. out_timer:
  720. engine->timer.takedown(dev);
  721. out_gpio:
  722. engine->gpio.takedown(dev);
  723. out_mc:
  724. engine->mc.takedown(dev);
  725. out_gart:
  726. nouveau_mem_gart_fini(dev);
  727. out_instmem:
  728. engine->instmem.takedown(dev);
  729. out_gpuobj:
  730. nouveau_gpuobj_takedown(dev);
  731. out_vram:
  732. nouveau_mem_vram_fini(dev);
  733. out_bios:
  734. nouveau_pm_fini(dev);
  735. nouveau_bios_takedown(dev);
  736. out_display_early:
  737. engine->display.late_takedown(dev);
  738. out:
  739. vga_client_register(dev->pdev, NULL, NULL, NULL);
  740. return ret;
  741. }
  742. static void nouveau_card_takedown(struct drm_device *dev)
  743. {
  744. struct drm_nouveau_private *dev_priv = dev->dev_private;
  745. struct nouveau_engine *engine = &dev_priv->engine;
  746. nouveau_backlight_exit(dev);
  747. if (!engine->graph.accel_blocked) {
  748. nouveau_fence_fini(dev);
  749. nouveau_channel_put_unlocked(&dev_priv->channel);
  750. }
  751. if (!nouveau_noaccel) {
  752. engine->fifo.takedown(dev);
  753. engine->crypt.takedown(dev);
  754. engine->graph.takedown(dev);
  755. }
  756. engine->fb.takedown(dev);
  757. engine->timer.takedown(dev);
  758. engine->gpio.takedown(dev);
  759. engine->mc.takedown(dev);
  760. engine->display.late_takedown(dev);
  761. mutex_lock(&dev->struct_mutex);
  762. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  763. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  764. mutex_unlock(&dev->struct_mutex);
  765. nouveau_mem_gart_fini(dev);
  766. engine->instmem.takedown(dev);
  767. nouveau_gpuobj_takedown(dev);
  768. nouveau_mem_vram_fini(dev);
  769. nouveau_irq_fini(dev);
  770. drm_vblank_cleanup(dev);
  771. nouveau_pm_fini(dev);
  772. nouveau_bios_takedown(dev);
  773. vga_client_register(dev->pdev, NULL, NULL, NULL);
  774. }
  775. /* here a client dies, release the stuff that was allocated for its
  776. * file_priv */
  777. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  778. {
  779. nouveau_channel_cleanup(dev, file_priv);
  780. }
  781. /* first module load, setup the mmio/fb mapping */
  782. /* KMS: we need mmio at load time, not when the first drm client opens. */
  783. int nouveau_firstopen(struct drm_device *dev)
  784. {
  785. return 0;
  786. }
  787. /* if we have an OF card, copy vbios to RAMIN */
  788. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  789. {
  790. #if defined(__powerpc__)
  791. int size, i;
  792. const uint32_t *bios;
  793. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  794. if (!dn) {
  795. NV_INFO(dev, "Unable to get the OF node\n");
  796. return;
  797. }
  798. bios = of_get_property(dn, "NVDA,BMP", &size);
  799. if (bios) {
  800. for (i = 0; i < size; i += 4)
  801. nv_wi32(dev, i, bios[i/4]);
  802. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  803. } else {
  804. NV_INFO(dev, "Unable to get the OF bios\n");
  805. }
  806. #endif
  807. }
  808. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  809. {
  810. struct pci_dev *pdev = dev->pdev;
  811. struct apertures_struct *aper = alloc_apertures(3);
  812. if (!aper)
  813. return NULL;
  814. aper->ranges[0].base = pci_resource_start(pdev, 1);
  815. aper->ranges[0].size = pci_resource_len(pdev, 1);
  816. aper->count = 1;
  817. if (pci_resource_len(pdev, 2)) {
  818. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  819. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  820. aper->count++;
  821. }
  822. if (pci_resource_len(pdev, 3)) {
  823. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  824. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  825. aper->count++;
  826. }
  827. return aper;
  828. }
  829. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  830. {
  831. struct drm_nouveau_private *dev_priv = dev->dev_private;
  832. bool primary = false;
  833. dev_priv->apertures = nouveau_get_apertures(dev);
  834. if (!dev_priv->apertures)
  835. return -ENOMEM;
  836. #ifdef CONFIG_X86
  837. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  838. #endif
  839. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  840. return 0;
  841. }
  842. int nouveau_load(struct drm_device *dev, unsigned long flags)
  843. {
  844. struct drm_nouveau_private *dev_priv;
  845. uint32_t reg0;
  846. resource_size_t mmio_start_offs;
  847. int ret;
  848. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  849. if (!dev_priv) {
  850. ret = -ENOMEM;
  851. goto err_out;
  852. }
  853. dev->dev_private = dev_priv;
  854. dev_priv->dev = dev;
  855. dev_priv->flags = flags & NOUVEAU_FLAGS;
  856. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  857. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  858. dev_priv->wq = create_workqueue("nouveau");
  859. if (!dev_priv->wq) {
  860. ret = -EINVAL;
  861. goto err_priv;
  862. }
  863. /* resource 0 is mmio regs */
  864. /* resource 1 is linear FB */
  865. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  866. /* resource 6 is bios */
  867. /* map the mmio regs */
  868. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  869. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  870. if (!dev_priv->mmio) {
  871. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  872. "Please report your setup to " DRIVER_EMAIL "\n");
  873. ret = -EINVAL;
  874. goto err_wq;
  875. }
  876. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  877. (unsigned long long)mmio_start_offs);
  878. #ifdef __BIG_ENDIAN
  879. /* Put the card in BE mode if it's not */
  880. if (nv_rd32(dev, NV03_PMC_BOOT_1))
  881. nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
  882. DRM_MEMORYBARRIER();
  883. #endif
  884. /* Time to determine the card architecture */
  885. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  886. /* We're dealing with >=NV10 */
  887. if ((reg0 & 0x0f000000) > 0) {
  888. /* Bit 27-20 contain the architecture in hex */
  889. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  890. /* NV04 or NV05 */
  891. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  892. if (reg0 & 0x00f00000)
  893. dev_priv->chipset = 0x05;
  894. else
  895. dev_priv->chipset = 0x04;
  896. } else
  897. dev_priv->chipset = 0xff;
  898. switch (dev_priv->chipset & 0xf0) {
  899. case 0x00:
  900. case 0x10:
  901. case 0x20:
  902. case 0x30:
  903. dev_priv->card_type = dev_priv->chipset & 0xf0;
  904. break;
  905. case 0x40:
  906. case 0x60:
  907. dev_priv->card_type = NV_40;
  908. break;
  909. case 0x50:
  910. case 0x80:
  911. case 0x90:
  912. case 0xa0:
  913. dev_priv->card_type = NV_50;
  914. break;
  915. case 0xc0:
  916. dev_priv->card_type = NV_C0;
  917. break;
  918. default:
  919. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  920. ret = -EINVAL;
  921. goto err_mmio;
  922. }
  923. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  924. dev_priv->card_type, reg0);
  925. ret = nouveau_remove_conflicting_drivers(dev);
  926. if (ret)
  927. goto err_mmio;
  928. /* Map PRAMIN BAR, or on older cards, the aperture withing BAR0 */
  929. if (dev_priv->card_type >= NV_40) {
  930. int ramin_bar = 2;
  931. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  932. ramin_bar = 3;
  933. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  934. dev_priv->ramin =
  935. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  936. dev_priv->ramin_size);
  937. if (!dev_priv->ramin) {
  938. NV_ERROR(dev, "Failed to PRAMIN BAR");
  939. ret = -ENOMEM;
  940. goto err_mmio;
  941. }
  942. } else {
  943. dev_priv->ramin_size = 1 * 1024 * 1024;
  944. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  945. dev_priv->ramin_size);
  946. if (!dev_priv->ramin) {
  947. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  948. ret = -ENOMEM;
  949. goto err_mmio;
  950. }
  951. }
  952. nouveau_OF_copy_vbios_to_ramin(dev);
  953. /* Special flags */
  954. if (dev->pci_device == 0x01a0)
  955. dev_priv->flags |= NV_NFORCE;
  956. else if (dev->pci_device == 0x01f0)
  957. dev_priv->flags |= NV_NFORCE2;
  958. /* For kernel modesetting, init card now and bring up fbcon */
  959. ret = nouveau_card_init(dev);
  960. if (ret)
  961. goto err_ramin;
  962. return 0;
  963. err_ramin:
  964. iounmap(dev_priv->ramin);
  965. err_mmio:
  966. iounmap(dev_priv->mmio);
  967. err_wq:
  968. destroy_workqueue(dev_priv->wq);
  969. err_priv:
  970. kfree(dev_priv);
  971. dev->dev_private = NULL;
  972. err_out:
  973. return ret;
  974. }
  975. void nouveau_lastclose(struct drm_device *dev)
  976. {
  977. vga_switcheroo_process_delayed_switch();
  978. }
  979. int nouveau_unload(struct drm_device *dev)
  980. {
  981. struct drm_nouveau_private *dev_priv = dev->dev_private;
  982. struct nouveau_engine *engine = &dev_priv->engine;
  983. drm_kms_helper_poll_fini(dev);
  984. nouveau_fbcon_fini(dev);
  985. engine->display.destroy(dev);
  986. nouveau_card_takedown(dev);
  987. iounmap(dev_priv->mmio);
  988. iounmap(dev_priv->ramin);
  989. kfree(dev_priv);
  990. dev->dev_private = NULL;
  991. return 0;
  992. }
  993. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  994. struct drm_file *file_priv)
  995. {
  996. struct drm_nouveau_private *dev_priv = dev->dev_private;
  997. struct drm_nouveau_getparam *getparam = data;
  998. switch (getparam->param) {
  999. case NOUVEAU_GETPARAM_CHIPSET_ID:
  1000. getparam->value = dev_priv->chipset;
  1001. break;
  1002. case NOUVEAU_GETPARAM_PCI_VENDOR:
  1003. getparam->value = dev->pci_vendor;
  1004. break;
  1005. case NOUVEAU_GETPARAM_PCI_DEVICE:
  1006. getparam->value = dev->pci_device;
  1007. break;
  1008. case NOUVEAU_GETPARAM_BUS_TYPE:
  1009. if (drm_device_is_agp(dev))
  1010. getparam->value = NV_AGP;
  1011. else if (drm_device_is_pcie(dev))
  1012. getparam->value = NV_PCIE;
  1013. else
  1014. getparam->value = NV_PCI;
  1015. break;
  1016. case NOUVEAU_GETPARAM_FB_SIZE:
  1017. getparam->value = dev_priv->fb_available_size;
  1018. break;
  1019. case NOUVEAU_GETPARAM_AGP_SIZE:
  1020. getparam->value = dev_priv->gart_info.aper_size;
  1021. break;
  1022. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  1023. getparam->value = 0; /* deprecated */
  1024. break;
  1025. case NOUVEAU_GETPARAM_PTIMER_TIME:
  1026. getparam->value = dev_priv->engine.timer.read(dev);
  1027. break;
  1028. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  1029. getparam->value = 1;
  1030. break;
  1031. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  1032. getparam->value = (dev_priv->card_type < NV_50);
  1033. break;
  1034. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  1035. /* NV40 and NV50 versions are quite different, but register
  1036. * address is the same. User is supposed to know the card
  1037. * family anyway... */
  1038. if (dev_priv->chipset >= 0x40) {
  1039. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  1040. break;
  1041. }
  1042. /* FALLTHRU */
  1043. default:
  1044. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  1045. return -EINVAL;
  1046. }
  1047. return 0;
  1048. }
  1049. int
  1050. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  1051. struct drm_file *file_priv)
  1052. {
  1053. struct drm_nouveau_setparam *setparam = data;
  1054. switch (setparam->param) {
  1055. default:
  1056. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  1057. return -EINVAL;
  1058. }
  1059. return 0;
  1060. }
  1061. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1062. bool
  1063. nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
  1064. uint32_t reg, uint32_t mask, uint32_t val)
  1065. {
  1066. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1067. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1068. uint64_t start = ptimer->read(dev);
  1069. do {
  1070. if ((nv_rd32(dev, reg) & mask) == val)
  1071. return true;
  1072. } while (ptimer->read(dev) - start < timeout);
  1073. return false;
  1074. }
  1075. /* Wait until (value(reg) & mask) != val, up until timeout has hit */
  1076. bool
  1077. nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
  1078. uint32_t reg, uint32_t mask, uint32_t val)
  1079. {
  1080. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1081. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1082. uint64_t start = ptimer->read(dev);
  1083. do {
  1084. if ((nv_rd32(dev, reg) & mask) != val)
  1085. return true;
  1086. } while (ptimer->read(dev) - start < timeout);
  1087. return false;
  1088. }
  1089. /* Waits for PGRAPH to go completely idle */
  1090. bool nouveau_wait_for_idle(struct drm_device *dev)
  1091. {
  1092. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1093. uint32_t mask = ~0;
  1094. if (dev_priv->card_type == NV_40)
  1095. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1096. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1097. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1098. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1099. return false;
  1100. }
  1101. return true;
  1102. }