nouveau_sgdma.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281
  1. #include "drmP.h"
  2. #include "nouveau_drv.h"
  3. #include <linux/pagemap.h>
  4. #include <linux/slab.h>
  5. #define NV_CTXDMA_PAGE_SHIFT 12
  6. #define NV_CTXDMA_PAGE_SIZE (1 << NV_CTXDMA_PAGE_SHIFT)
  7. #define NV_CTXDMA_PAGE_MASK (NV_CTXDMA_PAGE_SIZE - 1)
  8. struct nouveau_sgdma_be {
  9. struct ttm_backend backend;
  10. struct drm_device *dev;
  11. dma_addr_t *pages;
  12. unsigned nr_pages;
  13. u64 offset;
  14. bool bound;
  15. };
  16. static int
  17. nouveau_sgdma_populate(struct ttm_backend *be, unsigned long num_pages,
  18. struct page **pages, struct page *dummy_read_page)
  19. {
  20. struct nouveau_sgdma_be *nvbe = (struct nouveau_sgdma_be *)be;
  21. struct drm_device *dev = nvbe->dev;
  22. NV_DEBUG(nvbe->dev, "num_pages = %ld\n", num_pages);
  23. if (nvbe->pages)
  24. return -EINVAL;
  25. nvbe->pages = kmalloc(sizeof(dma_addr_t) * num_pages, GFP_KERNEL);
  26. if (!nvbe->pages)
  27. return -ENOMEM;
  28. nvbe->nr_pages = 0;
  29. while (num_pages--) {
  30. nvbe->pages[nvbe->nr_pages] =
  31. pci_map_page(dev->pdev, pages[nvbe->nr_pages], 0,
  32. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  33. if (pci_dma_mapping_error(dev->pdev,
  34. nvbe->pages[nvbe->nr_pages])) {
  35. be->func->clear(be);
  36. return -EFAULT;
  37. }
  38. nvbe->nr_pages++;
  39. }
  40. return 0;
  41. }
  42. static void
  43. nouveau_sgdma_clear(struct ttm_backend *be)
  44. {
  45. struct nouveau_sgdma_be *nvbe = (struct nouveau_sgdma_be *)be;
  46. struct drm_device *dev;
  47. if (nvbe && nvbe->pages) {
  48. dev = nvbe->dev;
  49. NV_DEBUG(dev, "\n");
  50. if (nvbe->bound)
  51. be->func->unbind(be);
  52. while (nvbe->nr_pages--) {
  53. pci_unmap_page(dev->pdev, nvbe->pages[nvbe->nr_pages],
  54. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  55. }
  56. kfree(nvbe->pages);
  57. nvbe->pages = NULL;
  58. nvbe->nr_pages = 0;
  59. }
  60. }
  61. static int
  62. nouveau_sgdma_bind(struct ttm_backend *be, struct ttm_mem_reg *mem)
  63. {
  64. struct nouveau_sgdma_be *nvbe = (struct nouveau_sgdma_be *)be;
  65. struct drm_device *dev = nvbe->dev;
  66. struct drm_nouveau_private *dev_priv = dev->dev_private;
  67. struct nouveau_gpuobj *gpuobj = dev_priv->gart_info.sg_ctxdma;
  68. unsigned i, j, pte;
  69. NV_DEBUG(dev, "pg=0x%lx\n", mem->start);
  70. nvbe->offset = mem->start << PAGE_SHIFT;
  71. pte = (nvbe->offset >> NV_CTXDMA_PAGE_SHIFT) + 2;
  72. for (i = 0; i < nvbe->nr_pages; i++) {
  73. dma_addr_t dma_offset = nvbe->pages[i];
  74. uint32_t offset_l = lower_32_bits(dma_offset);
  75. for (j = 0; j < PAGE_SIZE / NV_CTXDMA_PAGE_SIZE; j++, pte++) {
  76. nv_wo32(gpuobj, (pte * 4) + 0, offset_l | 3);
  77. dma_offset += NV_CTXDMA_PAGE_SIZE;
  78. }
  79. }
  80. nvbe->bound = true;
  81. return 0;
  82. }
  83. static int
  84. nouveau_sgdma_unbind(struct ttm_backend *be)
  85. {
  86. struct nouveau_sgdma_be *nvbe = (struct nouveau_sgdma_be *)be;
  87. struct drm_device *dev = nvbe->dev;
  88. struct drm_nouveau_private *dev_priv = dev->dev_private;
  89. struct nouveau_gpuobj *gpuobj = dev_priv->gart_info.sg_ctxdma;
  90. unsigned i, j, pte;
  91. NV_DEBUG(dev, "\n");
  92. if (!nvbe->bound)
  93. return 0;
  94. pte = (nvbe->offset >> NV_CTXDMA_PAGE_SHIFT) + 2;
  95. for (i = 0; i < nvbe->nr_pages; i++) {
  96. for (j = 0; j < PAGE_SIZE / NV_CTXDMA_PAGE_SIZE; j++, pte++)
  97. nv_wo32(gpuobj, (pte * 4) + 0, 0x00000000);
  98. }
  99. nvbe->bound = false;
  100. return 0;
  101. }
  102. static void
  103. nouveau_sgdma_destroy(struct ttm_backend *be)
  104. {
  105. struct nouveau_sgdma_be *nvbe = (struct nouveau_sgdma_be *)be;
  106. if (be) {
  107. NV_DEBUG(nvbe->dev, "\n");
  108. if (nvbe) {
  109. if (nvbe->pages)
  110. be->func->clear(be);
  111. kfree(nvbe);
  112. }
  113. }
  114. }
  115. static int
  116. nv50_sgdma_bind(struct ttm_backend *be, struct ttm_mem_reg *mem)
  117. {
  118. struct nouveau_sgdma_be *nvbe = (struct nouveau_sgdma_be *)be;
  119. struct drm_nouveau_private *dev_priv = nvbe->dev->dev_private;
  120. nvbe->offset = mem->start << PAGE_SHIFT;
  121. nouveau_vm_map_sg(&dev_priv->gart_info.vma, nvbe->offset,
  122. nvbe->nr_pages << PAGE_SHIFT, nvbe->pages);
  123. nvbe->bound = true;
  124. return 0;
  125. }
  126. static int
  127. nv50_sgdma_unbind(struct ttm_backend *be)
  128. {
  129. struct nouveau_sgdma_be *nvbe = (struct nouveau_sgdma_be *)be;
  130. struct drm_nouveau_private *dev_priv = nvbe->dev->dev_private;
  131. if (!nvbe->bound)
  132. return 0;
  133. nouveau_vm_unmap_at(&dev_priv->gart_info.vma, nvbe->offset,
  134. nvbe->nr_pages << PAGE_SHIFT);
  135. nvbe->bound = false;
  136. return 0;
  137. }
  138. static struct ttm_backend_func nouveau_sgdma_backend = {
  139. .populate = nouveau_sgdma_populate,
  140. .clear = nouveau_sgdma_clear,
  141. .bind = nouveau_sgdma_bind,
  142. .unbind = nouveau_sgdma_unbind,
  143. .destroy = nouveau_sgdma_destroy
  144. };
  145. static struct ttm_backend_func nv50_sgdma_backend = {
  146. .populate = nouveau_sgdma_populate,
  147. .clear = nouveau_sgdma_clear,
  148. .bind = nv50_sgdma_bind,
  149. .unbind = nv50_sgdma_unbind,
  150. .destroy = nouveau_sgdma_destroy
  151. };
  152. struct ttm_backend *
  153. nouveau_sgdma_init_ttm(struct drm_device *dev)
  154. {
  155. struct drm_nouveau_private *dev_priv = dev->dev_private;
  156. struct nouveau_sgdma_be *nvbe;
  157. nvbe = kzalloc(sizeof(*nvbe), GFP_KERNEL);
  158. if (!nvbe)
  159. return NULL;
  160. nvbe->dev = dev;
  161. if (dev_priv->card_type < NV_50)
  162. nvbe->backend.func = &nouveau_sgdma_backend;
  163. else
  164. nvbe->backend.func = &nv50_sgdma_backend;
  165. return &nvbe->backend;
  166. }
  167. int
  168. nouveau_sgdma_init(struct drm_device *dev)
  169. {
  170. struct drm_nouveau_private *dev_priv = dev->dev_private;
  171. struct nouveau_gpuobj *gpuobj = NULL;
  172. uint32_t aper_size, obj_size;
  173. int i, ret;
  174. if (dev_priv->card_type < NV_50) {
  175. if(dev_priv->ramin_rsvd_vram < 2 * 1024 * 1024)
  176. aper_size = 64 * 1024 * 1024;
  177. else
  178. aper_size = 512 * 1024 * 1024;
  179. obj_size = (aper_size >> NV_CTXDMA_PAGE_SHIFT) * 4;
  180. obj_size += 8; /* ctxdma header */
  181. ret = nouveau_gpuobj_new(dev, NULL, obj_size, 16,
  182. NVOBJ_FLAG_ZERO_ALLOC |
  183. NVOBJ_FLAG_ZERO_FREE, &gpuobj);
  184. if (ret) {
  185. NV_ERROR(dev, "Error creating sgdma object: %d\n", ret);
  186. return ret;
  187. }
  188. nv_wo32(gpuobj, 0, NV_CLASS_DMA_IN_MEMORY |
  189. (1 << 12) /* PT present */ |
  190. (0 << 13) /* PT *not* linear */ |
  191. (0 << 14) /* RW */ |
  192. (2 << 16) /* PCI */);
  193. nv_wo32(gpuobj, 4, aper_size - 1);
  194. for (i = 2; i < 2 + (aper_size >> 12); i++)
  195. nv_wo32(gpuobj, i * 4, 0x00000000);
  196. dev_priv->gart_info.sg_ctxdma = gpuobj;
  197. dev_priv->gart_info.aper_base = 0;
  198. dev_priv->gart_info.aper_size = aper_size;
  199. } else
  200. if (dev_priv->chan_vm) {
  201. ret = nouveau_vm_get(dev_priv->chan_vm, 512 * 1024 * 1024,
  202. 12, NV_MEM_ACCESS_RW,
  203. &dev_priv->gart_info.vma);
  204. if (ret)
  205. return ret;
  206. dev_priv->gart_info.aper_base = dev_priv->gart_info.vma.offset;
  207. dev_priv->gart_info.aper_size = 512 * 1024 * 1024;
  208. }
  209. dev_priv->gart_info.type = NOUVEAU_GART_SGDMA;
  210. return 0;
  211. }
  212. void
  213. nouveau_sgdma_takedown(struct drm_device *dev)
  214. {
  215. struct drm_nouveau_private *dev_priv = dev->dev_private;
  216. nouveau_gpuobj_ref(NULL, &dev_priv->gart_info.sg_ctxdma);
  217. nouveau_vm_put(&dev_priv->gart_info.vma);
  218. }
  219. uint32_t
  220. nouveau_sgdma_get_physical(struct drm_device *dev, uint32_t offset)
  221. {
  222. struct drm_nouveau_private *dev_priv = dev->dev_private;
  223. struct nouveau_gpuobj *gpuobj = dev_priv->gart_info.sg_ctxdma;
  224. int pte = (offset >> NV_CTXDMA_PAGE_SHIFT) + 2;
  225. BUG_ON(dev_priv->card_type >= NV_50);
  226. return (nv_ro32(gpuobj, 4 * pte) & ~NV_CTXDMA_PAGE_MASK) |
  227. (offset & NV_CTXDMA_PAGE_MASK);
  228. }