nouveau_dp.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639
  1. /*
  2. * Copyright 2009 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #include "drmP.h"
  25. #include "nouveau_drv.h"
  26. #include "nouveau_i2c.h"
  27. #include "nouveau_connector.h"
  28. #include "nouveau_encoder.h"
  29. static int
  30. auxch_rd(struct drm_encoder *encoder, int address, uint8_t *buf, int size)
  31. {
  32. struct drm_device *dev = encoder->dev;
  33. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  34. struct nouveau_i2c_chan *auxch;
  35. int ret;
  36. auxch = nouveau_i2c_find(dev, nv_encoder->dcb->i2c_index);
  37. if (!auxch)
  38. return -ENODEV;
  39. ret = nouveau_dp_auxch(auxch, 9, address, buf, size);
  40. if (ret)
  41. return ret;
  42. return 0;
  43. }
  44. static int
  45. auxch_wr(struct drm_encoder *encoder, int address, uint8_t *buf, int size)
  46. {
  47. struct drm_device *dev = encoder->dev;
  48. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  49. struct nouveau_i2c_chan *auxch;
  50. int ret;
  51. auxch = nouveau_i2c_find(dev, nv_encoder->dcb->i2c_index);
  52. if (!auxch)
  53. return -ENODEV;
  54. ret = nouveau_dp_auxch(auxch, 8, address, buf, size);
  55. return ret;
  56. }
  57. static int
  58. nouveau_dp_lane_count_set(struct drm_encoder *encoder, uint8_t cmd)
  59. {
  60. struct drm_device *dev = encoder->dev;
  61. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  62. uint32_t tmp;
  63. int or = nv_encoder->or, link = !(nv_encoder->dcb->sorconf.link & 1);
  64. tmp = nv_rd32(dev, NV50_SOR_DP_CTRL(or, link));
  65. tmp &= ~(NV50_SOR_DP_CTRL_ENHANCED_FRAME_ENABLED |
  66. NV50_SOR_DP_CTRL_LANE_MASK);
  67. tmp |= ((1 << (cmd & DP_LANE_COUNT_MASK)) - 1) << 16;
  68. if (cmd & DP_LANE_COUNT_ENHANCED_FRAME_EN)
  69. tmp |= NV50_SOR_DP_CTRL_ENHANCED_FRAME_ENABLED;
  70. nv_wr32(dev, NV50_SOR_DP_CTRL(or, link), tmp);
  71. return auxch_wr(encoder, DP_LANE_COUNT_SET, &cmd, 1);
  72. }
  73. static int
  74. nouveau_dp_link_bw_set(struct drm_encoder *encoder, uint8_t cmd)
  75. {
  76. struct drm_device *dev = encoder->dev;
  77. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  78. uint32_t tmp;
  79. int reg = 0x614300 + (nv_encoder->or * 0x800);
  80. tmp = nv_rd32(dev, reg);
  81. tmp &= 0xfff3ffff;
  82. if (cmd == DP_LINK_BW_2_7)
  83. tmp |= 0x00040000;
  84. nv_wr32(dev, reg, tmp);
  85. return auxch_wr(encoder, DP_LINK_BW_SET, &cmd, 1);
  86. }
  87. static int
  88. nouveau_dp_link_train_set(struct drm_encoder *encoder, int pattern)
  89. {
  90. struct drm_device *dev = encoder->dev;
  91. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  92. uint32_t tmp;
  93. uint8_t cmd;
  94. int or = nv_encoder->or, link = !(nv_encoder->dcb->sorconf.link & 1);
  95. int ret;
  96. tmp = nv_rd32(dev, NV50_SOR_DP_CTRL(or, link));
  97. tmp &= ~NV50_SOR_DP_CTRL_TRAINING_PATTERN;
  98. tmp |= (pattern << 24);
  99. nv_wr32(dev, NV50_SOR_DP_CTRL(or, link), tmp);
  100. ret = auxch_rd(encoder, DP_TRAINING_PATTERN_SET, &cmd, 1);
  101. if (ret)
  102. return ret;
  103. cmd &= ~DP_TRAINING_PATTERN_MASK;
  104. cmd |= (pattern & DP_TRAINING_PATTERN_MASK);
  105. return auxch_wr(encoder, DP_TRAINING_PATTERN_SET, &cmd, 1);
  106. }
  107. static int
  108. nouveau_dp_max_voltage_swing(struct drm_encoder *encoder)
  109. {
  110. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  111. struct drm_device *dev = encoder->dev;
  112. struct bit_displayport_encoder_table_entry *dpse;
  113. struct bit_displayport_encoder_table *dpe;
  114. int i, dpe_headerlen, max_vs = 0;
  115. dpe = nouveau_bios_dp_table(dev, nv_encoder->dcb, &dpe_headerlen);
  116. if (!dpe)
  117. return false;
  118. dpse = (void *)((char *)dpe + dpe_headerlen);
  119. for (i = 0; i < dpe_headerlen; i++, dpse++) {
  120. if (dpse->vs_level > max_vs)
  121. max_vs = dpse->vs_level;
  122. }
  123. return max_vs;
  124. }
  125. static int
  126. nouveau_dp_max_pre_emphasis(struct drm_encoder *encoder, int vs)
  127. {
  128. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  129. struct drm_device *dev = encoder->dev;
  130. struct bit_displayport_encoder_table_entry *dpse;
  131. struct bit_displayport_encoder_table *dpe;
  132. int i, dpe_headerlen, max_pre = 0;
  133. dpe = nouveau_bios_dp_table(dev, nv_encoder->dcb, &dpe_headerlen);
  134. if (!dpe)
  135. return false;
  136. dpse = (void *)((char *)dpe + dpe_headerlen);
  137. for (i = 0; i < dpe_headerlen; i++, dpse++) {
  138. if (dpse->vs_level != vs)
  139. continue;
  140. if (dpse->pre_level > max_pre)
  141. max_pre = dpse->pre_level;
  142. }
  143. return max_pre;
  144. }
  145. static bool
  146. nouveau_dp_link_train_adjust(struct drm_encoder *encoder, uint8_t *config)
  147. {
  148. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  149. struct drm_device *dev = encoder->dev;
  150. struct bit_displayport_encoder_table_entry *dpse;
  151. struct bit_displayport_encoder_table *dpe;
  152. int ret, i, dpe_headerlen, vs = 0, pre = 0;
  153. uint8_t request[2];
  154. dpe = nouveau_bios_dp_table(dev, nv_encoder->dcb, &dpe_headerlen);
  155. if (!dpe)
  156. return false;
  157. dpse = (void *)((char *)dpe + dpe_headerlen);
  158. ret = auxch_rd(encoder, DP_ADJUST_REQUEST_LANE0_1, request, 2);
  159. if (ret)
  160. return false;
  161. NV_DEBUG_KMS(dev, "\t\tadjust 0x%02x 0x%02x\n", request[0], request[1]);
  162. /* Keep all lanes at the same level.. */
  163. for (i = 0; i < nv_encoder->dp.link_nr; i++) {
  164. int lane_req = (request[i >> 1] >> ((i & 1) << 2)) & 0xf;
  165. int lane_vs = lane_req & 3;
  166. int lane_pre = (lane_req >> 2) & 3;
  167. if (lane_vs > vs)
  168. vs = lane_vs;
  169. if (lane_pre > pre)
  170. pre = lane_pre;
  171. }
  172. if (vs >= nouveau_dp_max_voltage_swing(encoder)) {
  173. vs = nouveau_dp_max_voltage_swing(encoder);
  174. vs |= 4;
  175. }
  176. if (pre >= nouveau_dp_max_pre_emphasis(encoder, vs & 3)) {
  177. pre = nouveau_dp_max_pre_emphasis(encoder, vs & 3);
  178. pre |= 4;
  179. }
  180. /* Update the configuration for all lanes.. */
  181. for (i = 0; i < nv_encoder->dp.link_nr; i++)
  182. config[i] = (pre << 3) | vs;
  183. return true;
  184. }
  185. static bool
  186. nouveau_dp_link_train_commit(struct drm_encoder *encoder, uint8_t *config)
  187. {
  188. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  189. struct drm_device *dev = encoder->dev;
  190. struct bit_displayport_encoder_table_entry *dpse;
  191. struct bit_displayport_encoder_table *dpe;
  192. int or = nv_encoder->or, link = !(nv_encoder->dcb->sorconf.link & 1);
  193. int dpe_headerlen, ret, i;
  194. NV_DEBUG_KMS(dev, "\t\tconfig 0x%02x 0x%02x 0x%02x 0x%02x\n",
  195. config[0], config[1], config[2], config[3]);
  196. dpe = nouveau_bios_dp_table(dev, nv_encoder->dcb, &dpe_headerlen);
  197. if (!dpe)
  198. return false;
  199. dpse = (void *)((char *)dpe + dpe_headerlen);
  200. for (i = 0; i < dpe->record_nr; i++, dpse++) {
  201. if (dpse->vs_level == (config[0] & 3) &&
  202. dpse->pre_level == ((config[0] >> 3) & 3))
  203. break;
  204. }
  205. BUG_ON(i == dpe->record_nr);
  206. for (i = 0; i < nv_encoder->dp.link_nr; i++) {
  207. const int shift[4] = { 16, 8, 0, 24 };
  208. uint32_t mask = 0xff << shift[i];
  209. uint32_t reg0, reg1, reg2;
  210. reg0 = nv_rd32(dev, NV50_SOR_DP_UNK118(or, link)) & ~mask;
  211. reg0 |= (dpse->reg0 << shift[i]);
  212. reg1 = nv_rd32(dev, NV50_SOR_DP_UNK120(or, link)) & ~mask;
  213. reg1 |= (dpse->reg1 << shift[i]);
  214. reg2 = nv_rd32(dev, NV50_SOR_DP_UNK130(or, link)) & 0xffff00ff;
  215. reg2 |= (dpse->reg2 << 8);
  216. nv_wr32(dev, NV50_SOR_DP_UNK118(or, link), reg0);
  217. nv_wr32(dev, NV50_SOR_DP_UNK120(or, link), reg1);
  218. nv_wr32(dev, NV50_SOR_DP_UNK130(or, link), reg2);
  219. }
  220. ret = auxch_wr(encoder, DP_TRAINING_LANE0_SET, config, 4);
  221. if (ret)
  222. return false;
  223. return true;
  224. }
  225. bool
  226. nouveau_dp_link_train(struct drm_encoder *encoder)
  227. {
  228. struct drm_device *dev = encoder->dev;
  229. struct drm_nouveau_private *dev_priv = dev->dev_private;
  230. struct nouveau_gpio_engine *pgpio = &dev_priv->engine.gpio;
  231. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  232. struct nouveau_connector *nv_connector;
  233. struct bit_displayport_encoder_table *dpe;
  234. int dpe_headerlen;
  235. uint8_t config[4], status[3];
  236. bool cr_done, cr_max_vs, eq_done, hpd_state;
  237. int ret = 0, i, tries, voltage;
  238. NV_DEBUG_KMS(dev, "link training!!\n");
  239. nv_connector = nouveau_encoder_connector_get(nv_encoder);
  240. if (!nv_connector)
  241. return false;
  242. dpe = nouveau_bios_dp_table(dev, nv_encoder->dcb, &dpe_headerlen);
  243. if (!dpe) {
  244. NV_ERROR(dev, "SOR-%d: no DP encoder table!\n", nv_encoder->or);
  245. return false;
  246. }
  247. /* disable hotplug detect, this flips around on some panels during
  248. * link training.
  249. */
  250. hpd_state = pgpio->irq_enable(dev, nv_connector->dcb->gpio_tag, false);
  251. if (dpe->script0) {
  252. NV_DEBUG_KMS(dev, "SOR-%d: running DP script 0\n", nv_encoder->or);
  253. nouveau_bios_run_init_table(dev, le16_to_cpu(dpe->script0),
  254. nv_encoder->dcb);
  255. }
  256. train:
  257. cr_done = eq_done = false;
  258. /* set link configuration */
  259. NV_DEBUG_KMS(dev, "\tbegin train: bw %d, lanes %d\n",
  260. nv_encoder->dp.link_bw, nv_encoder->dp.link_nr);
  261. ret = nouveau_dp_link_bw_set(encoder, nv_encoder->dp.link_bw);
  262. if (ret)
  263. return false;
  264. config[0] = nv_encoder->dp.link_nr;
  265. if (nv_encoder->dp.dpcd_version >= 0x11 &&
  266. nv_encoder->dp.enhanced_frame)
  267. config[0] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  268. ret = nouveau_dp_lane_count_set(encoder, config[0]);
  269. if (ret)
  270. return false;
  271. /* clock recovery */
  272. NV_DEBUG_KMS(dev, "\tbegin cr\n");
  273. ret = nouveau_dp_link_train_set(encoder, DP_TRAINING_PATTERN_1);
  274. if (ret)
  275. goto stop;
  276. tries = 0;
  277. voltage = -1;
  278. memset(config, 0x00, sizeof(config));
  279. for (;;) {
  280. if (!nouveau_dp_link_train_commit(encoder, config))
  281. break;
  282. udelay(100);
  283. ret = auxch_rd(encoder, DP_LANE0_1_STATUS, status, 2);
  284. if (ret)
  285. break;
  286. NV_DEBUG_KMS(dev, "\t\tstatus: 0x%02x 0x%02x\n",
  287. status[0], status[1]);
  288. cr_done = true;
  289. cr_max_vs = false;
  290. for (i = 0; i < nv_encoder->dp.link_nr; i++) {
  291. int lane = (status[i >> 1] >> ((i & 1) * 4)) & 0xf;
  292. if (!(lane & DP_LANE_CR_DONE)) {
  293. cr_done = false;
  294. if (config[i] & DP_TRAIN_MAX_PRE_EMPHASIS_REACHED)
  295. cr_max_vs = true;
  296. break;
  297. }
  298. }
  299. if ((config[0] & DP_TRAIN_VOLTAGE_SWING_MASK) != voltage) {
  300. voltage = config[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  301. tries = 0;
  302. }
  303. if (cr_done || cr_max_vs || (++tries == 5))
  304. break;
  305. if (!nouveau_dp_link_train_adjust(encoder, config))
  306. break;
  307. }
  308. if (!cr_done)
  309. goto stop;
  310. /* channel equalisation */
  311. NV_DEBUG_KMS(dev, "\tbegin eq\n");
  312. ret = nouveau_dp_link_train_set(encoder, DP_TRAINING_PATTERN_2);
  313. if (ret)
  314. goto stop;
  315. for (tries = 0; tries <= 5; tries++) {
  316. udelay(400);
  317. ret = auxch_rd(encoder, DP_LANE0_1_STATUS, status, 3);
  318. if (ret)
  319. break;
  320. NV_DEBUG_KMS(dev, "\t\tstatus: 0x%02x 0x%02x\n",
  321. status[0], status[1]);
  322. eq_done = true;
  323. if (!(status[2] & DP_INTERLANE_ALIGN_DONE))
  324. eq_done = false;
  325. for (i = 0; eq_done && i < nv_encoder->dp.link_nr; i++) {
  326. int lane = (status[i >> 1] >> ((i & 1) * 4)) & 0xf;
  327. if (!(lane & DP_LANE_CR_DONE)) {
  328. cr_done = false;
  329. break;
  330. }
  331. if (!(lane & DP_LANE_CHANNEL_EQ_DONE) ||
  332. !(lane & DP_LANE_SYMBOL_LOCKED)) {
  333. eq_done = false;
  334. break;
  335. }
  336. }
  337. if (eq_done || !cr_done)
  338. break;
  339. if (!nouveau_dp_link_train_adjust(encoder, config) ||
  340. !nouveau_dp_link_train_commit(encoder, config))
  341. break;
  342. }
  343. stop:
  344. /* end link training */
  345. ret = nouveau_dp_link_train_set(encoder, DP_TRAINING_PATTERN_DISABLE);
  346. if (ret)
  347. return false;
  348. /* retry at a lower setting, if possible */
  349. if (!ret && !(eq_done && cr_done)) {
  350. NV_DEBUG_KMS(dev, "\twe failed\n");
  351. if (nv_encoder->dp.link_bw != DP_LINK_BW_1_62) {
  352. NV_DEBUG_KMS(dev, "retry link training at low rate\n");
  353. nv_encoder->dp.link_bw = DP_LINK_BW_1_62;
  354. goto train;
  355. }
  356. }
  357. if (dpe->script1) {
  358. NV_DEBUG_KMS(dev, "SOR-%d: running DP script 1\n", nv_encoder->or);
  359. nouveau_bios_run_init_table(dev, le16_to_cpu(dpe->script1),
  360. nv_encoder->dcb);
  361. }
  362. /* re-enable hotplug detect */
  363. pgpio->irq_enable(dev, nv_connector->dcb->gpio_tag, hpd_state);
  364. return eq_done;
  365. }
  366. bool
  367. nouveau_dp_detect(struct drm_encoder *encoder)
  368. {
  369. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  370. struct drm_device *dev = encoder->dev;
  371. uint8_t dpcd[4];
  372. int ret;
  373. ret = auxch_rd(encoder, 0x0000, dpcd, 4);
  374. if (ret)
  375. return false;
  376. NV_DEBUG_KMS(dev, "encoder: link_bw %d, link_nr %d\n"
  377. "display: link_bw %d, link_nr %d version 0x%02x\n",
  378. nv_encoder->dcb->dpconf.link_bw,
  379. nv_encoder->dcb->dpconf.link_nr,
  380. dpcd[1], dpcd[2] & 0x0f, dpcd[0]);
  381. nv_encoder->dp.dpcd_version = dpcd[0];
  382. nv_encoder->dp.link_bw = dpcd[1];
  383. if (nv_encoder->dp.link_bw != DP_LINK_BW_1_62 &&
  384. !nv_encoder->dcb->dpconf.link_bw)
  385. nv_encoder->dp.link_bw = DP_LINK_BW_1_62;
  386. nv_encoder->dp.link_nr = dpcd[2] & DP_MAX_LANE_COUNT_MASK;
  387. if (nv_encoder->dp.link_nr > nv_encoder->dcb->dpconf.link_nr)
  388. nv_encoder->dp.link_nr = nv_encoder->dcb->dpconf.link_nr;
  389. nv_encoder->dp.enhanced_frame = (dpcd[2] & DP_ENHANCED_FRAME_CAP);
  390. return true;
  391. }
  392. int
  393. nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  394. uint8_t *data, int data_nr)
  395. {
  396. struct drm_device *dev = auxch->dev;
  397. uint32_t tmp, ctrl, stat = 0, data32[4] = {};
  398. int ret = 0, i, index = auxch->rd;
  399. NV_DEBUG_KMS(dev, "ch %d cmd %d addr 0x%x len %d\n", index, cmd, addr, data_nr);
  400. tmp = nv_rd32(dev, NV50_AUXCH_CTRL(auxch->rd));
  401. nv_wr32(dev, NV50_AUXCH_CTRL(auxch->rd), tmp | 0x00100000);
  402. tmp = nv_rd32(dev, NV50_AUXCH_CTRL(auxch->rd));
  403. if (!(tmp & 0x01000000)) {
  404. NV_ERROR(dev, "expected bit 24 == 1, got 0x%08x\n", tmp);
  405. ret = -EIO;
  406. goto out;
  407. }
  408. for (i = 0; i < 3; i++) {
  409. tmp = nv_rd32(dev, NV50_AUXCH_STAT(auxch->rd));
  410. if (tmp & NV50_AUXCH_STAT_STATE_READY)
  411. break;
  412. udelay(100);
  413. }
  414. if (i == 3) {
  415. ret = -EBUSY;
  416. goto out;
  417. }
  418. if (!(cmd & 1)) {
  419. memcpy(data32, data, data_nr);
  420. for (i = 0; i < 4; i++) {
  421. NV_DEBUG_KMS(dev, "wr %d: 0x%08x\n", i, data32[i]);
  422. nv_wr32(dev, NV50_AUXCH_DATA_OUT(index, i), data32[i]);
  423. }
  424. }
  425. nv_wr32(dev, NV50_AUXCH_ADDR(index), addr);
  426. ctrl = nv_rd32(dev, NV50_AUXCH_CTRL(index));
  427. ctrl &= ~(NV50_AUXCH_CTRL_CMD | NV50_AUXCH_CTRL_LEN);
  428. ctrl |= (cmd << NV50_AUXCH_CTRL_CMD_SHIFT);
  429. ctrl |= ((data_nr - 1) << NV50_AUXCH_CTRL_LEN_SHIFT);
  430. for (i = 0; i < 16; i++) {
  431. nv_wr32(dev, NV50_AUXCH_CTRL(index), ctrl | 0x80000000);
  432. nv_wr32(dev, NV50_AUXCH_CTRL(index), ctrl);
  433. nv_wr32(dev, NV50_AUXCH_CTRL(index), ctrl | 0x00010000);
  434. if (!nv_wait(dev, NV50_AUXCH_CTRL(index),
  435. 0x00010000, 0x00000000)) {
  436. NV_ERROR(dev, "expected bit 16 == 0, got 0x%08x\n",
  437. nv_rd32(dev, NV50_AUXCH_CTRL(index)));
  438. ret = -EBUSY;
  439. goto out;
  440. }
  441. udelay(400);
  442. stat = nv_rd32(dev, NV50_AUXCH_STAT(index));
  443. if ((stat & NV50_AUXCH_STAT_REPLY_AUX) !=
  444. NV50_AUXCH_STAT_REPLY_AUX_DEFER)
  445. break;
  446. }
  447. if (i == 16) {
  448. NV_ERROR(dev, "auxch DEFER too many times, bailing\n");
  449. ret = -EREMOTEIO;
  450. goto out;
  451. }
  452. if (cmd & 1) {
  453. if ((stat & NV50_AUXCH_STAT_COUNT) != data_nr) {
  454. ret = -EREMOTEIO;
  455. goto out;
  456. }
  457. for (i = 0; i < 4; i++) {
  458. data32[i] = nv_rd32(dev, NV50_AUXCH_DATA_IN(index, i));
  459. NV_DEBUG_KMS(dev, "rd %d: 0x%08x\n", i, data32[i]);
  460. }
  461. memcpy(data, data32, data_nr);
  462. }
  463. out:
  464. tmp = nv_rd32(dev, NV50_AUXCH_CTRL(auxch->rd));
  465. nv_wr32(dev, NV50_AUXCH_CTRL(auxch->rd), tmp & ~0x00100000);
  466. tmp = nv_rd32(dev, NV50_AUXCH_CTRL(auxch->rd));
  467. if (tmp & 0x01000000) {
  468. NV_ERROR(dev, "expected bit 24 == 0, got 0x%08x\n", tmp);
  469. ret = -EIO;
  470. }
  471. udelay(400);
  472. return ret ? ret : (stat & NV50_AUXCH_STAT_REPLY);
  473. }
  474. static int
  475. nouveau_dp_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs, int num)
  476. {
  477. struct nouveau_i2c_chan *auxch = (struct nouveau_i2c_chan *)adap;
  478. struct drm_device *dev = auxch->dev;
  479. struct i2c_msg *msg = msgs;
  480. int ret, mcnt = num;
  481. while (mcnt--) {
  482. u8 remaining = msg->len;
  483. u8 *ptr = msg->buf;
  484. while (remaining) {
  485. u8 cnt = (remaining > 16) ? 16 : remaining;
  486. u8 cmd;
  487. if (msg->flags & I2C_M_RD)
  488. cmd = AUX_I2C_READ;
  489. else
  490. cmd = AUX_I2C_WRITE;
  491. if (mcnt || remaining > 16)
  492. cmd |= AUX_I2C_MOT;
  493. ret = nouveau_dp_auxch(auxch, cmd, msg->addr, ptr, cnt);
  494. if (ret < 0)
  495. return ret;
  496. switch (ret & NV50_AUXCH_STAT_REPLY_I2C) {
  497. case NV50_AUXCH_STAT_REPLY_I2C_ACK:
  498. break;
  499. case NV50_AUXCH_STAT_REPLY_I2C_NACK:
  500. return -EREMOTEIO;
  501. case NV50_AUXCH_STAT_REPLY_I2C_DEFER:
  502. udelay(100);
  503. continue;
  504. default:
  505. NV_ERROR(dev, "bad auxch reply: 0x%08x\n", ret);
  506. return -EREMOTEIO;
  507. }
  508. ptr += cnt;
  509. remaining -= cnt;
  510. }
  511. msg++;
  512. }
  513. return num;
  514. }
  515. static u32
  516. nouveau_dp_i2c_func(struct i2c_adapter *adap)
  517. {
  518. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  519. }
  520. const struct i2c_algorithm nouveau_dp_i2c_algo = {
  521. .master_xfer = nouveau_dp_i2c_xfer,
  522. .functionality = nouveau_dp_i2c_func
  523. };