nouveau_channel.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499
  1. /*
  2. * Copyright 2005-2006 Stephane Marchesin
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. */
  24. #include "drmP.h"
  25. #include "drm.h"
  26. #include "nouveau_drv.h"
  27. #include "nouveau_drm.h"
  28. #include "nouveau_dma.h"
  29. static int
  30. nouveau_channel_pushbuf_ctxdma_init(struct nouveau_channel *chan)
  31. {
  32. struct drm_device *dev = chan->dev;
  33. struct drm_nouveau_private *dev_priv = dev->dev_private;
  34. struct nouveau_bo *pb = chan->pushbuf_bo;
  35. struct nouveau_gpuobj *pushbuf = NULL;
  36. int ret;
  37. if (dev_priv->card_type >= NV_50) {
  38. if (dev_priv->card_type < NV_C0) {
  39. ret = nouveau_gpuobj_dma_new(chan,
  40. NV_CLASS_DMA_IN_MEMORY, 0,
  41. (1ULL << 40),
  42. NV_MEM_ACCESS_RO,
  43. NV_MEM_TARGET_VM,
  44. &pushbuf);
  45. }
  46. chan->pushbuf_base = pb->bo.offset;
  47. } else
  48. if (pb->bo.mem.mem_type == TTM_PL_TT) {
  49. ret = nouveau_gpuobj_dma_new(chan, NV_CLASS_DMA_IN_MEMORY, 0,
  50. dev_priv->gart_info.aper_size,
  51. NV_MEM_ACCESS_RO,
  52. NV_MEM_TARGET_GART, &pushbuf);
  53. chan->pushbuf_base = pb->bo.mem.start << PAGE_SHIFT;
  54. } else
  55. if (dev_priv->card_type != NV_04) {
  56. ret = nouveau_gpuobj_dma_new(chan, NV_CLASS_DMA_IN_MEMORY, 0,
  57. dev_priv->fb_available_size,
  58. NV_MEM_ACCESS_RO,
  59. NV_MEM_TARGET_VRAM, &pushbuf);
  60. chan->pushbuf_base = pb->bo.mem.start << PAGE_SHIFT;
  61. } else {
  62. /* NV04 cmdbuf hack, from original ddx.. not sure of it's
  63. * exact reason for existing :) PCI access to cmdbuf in
  64. * VRAM.
  65. */
  66. ret = nouveau_gpuobj_dma_new(chan, NV_CLASS_DMA_IN_MEMORY,
  67. pci_resource_start(dev->pdev, 1),
  68. dev_priv->fb_available_size,
  69. NV_MEM_ACCESS_RO,
  70. NV_MEM_TARGET_PCI, &pushbuf);
  71. chan->pushbuf_base = pb->bo.mem.start << PAGE_SHIFT;
  72. }
  73. nouveau_gpuobj_ref(pushbuf, &chan->pushbuf);
  74. nouveau_gpuobj_ref(NULL, &pushbuf);
  75. return ret;
  76. }
  77. static struct nouveau_bo *
  78. nouveau_channel_user_pushbuf_alloc(struct drm_device *dev)
  79. {
  80. struct nouveau_bo *pushbuf = NULL;
  81. int location, ret;
  82. if (nouveau_vram_pushbuf)
  83. location = TTM_PL_FLAG_VRAM;
  84. else
  85. location = TTM_PL_FLAG_TT;
  86. ret = nouveau_bo_new(dev, NULL, 65536, 0, location, 0, 0x0000, false,
  87. true, &pushbuf);
  88. if (ret) {
  89. NV_ERROR(dev, "error allocating DMA push buffer: %d\n", ret);
  90. return NULL;
  91. }
  92. ret = nouveau_bo_pin(pushbuf, location);
  93. if (ret) {
  94. NV_ERROR(dev, "error pinning DMA push buffer: %d\n", ret);
  95. nouveau_bo_ref(NULL, &pushbuf);
  96. return NULL;
  97. }
  98. ret = nouveau_bo_map(pushbuf);
  99. if (ret) {
  100. nouveau_bo_unpin(pushbuf);
  101. nouveau_bo_ref(NULL, &pushbuf);
  102. return NULL;
  103. }
  104. return pushbuf;
  105. }
  106. /* allocates and initializes a fifo for user space consumption */
  107. int
  108. nouveau_channel_alloc(struct drm_device *dev, struct nouveau_channel **chan_ret,
  109. struct drm_file *file_priv,
  110. uint32_t vram_handle, uint32_t gart_handle)
  111. {
  112. struct drm_nouveau_private *dev_priv = dev->dev_private;
  113. struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
  114. struct nouveau_channel *chan;
  115. unsigned long flags;
  116. int ret;
  117. /* allocate and lock channel structure */
  118. chan = kzalloc(sizeof(*chan), GFP_KERNEL);
  119. if (!chan)
  120. return -ENOMEM;
  121. chan->dev = dev;
  122. chan->file_priv = file_priv;
  123. chan->vram_handle = vram_handle;
  124. chan->gart_handle = gart_handle;
  125. kref_init(&chan->ref);
  126. atomic_set(&chan->users, 1);
  127. mutex_init(&chan->mutex);
  128. mutex_lock(&chan->mutex);
  129. /* allocate hw channel id */
  130. spin_lock_irqsave(&dev_priv->channels.lock, flags);
  131. for (chan->id = 0; chan->id < pfifo->channels; chan->id++) {
  132. if (!dev_priv->channels.ptr[chan->id]) {
  133. nouveau_channel_ref(chan, &dev_priv->channels.ptr[chan->id]);
  134. break;
  135. }
  136. }
  137. spin_unlock_irqrestore(&dev_priv->channels.lock, flags);
  138. if (chan->id == pfifo->channels) {
  139. mutex_unlock(&chan->mutex);
  140. kfree(chan);
  141. return -ENODEV;
  142. }
  143. NV_DEBUG(dev, "initialising channel %d\n", chan->id);
  144. INIT_LIST_HEAD(&chan->nvsw.vbl_wait);
  145. INIT_LIST_HEAD(&chan->nvsw.flip);
  146. INIT_LIST_HEAD(&chan->fence.pending);
  147. /* Allocate DMA push buffer */
  148. chan->pushbuf_bo = nouveau_channel_user_pushbuf_alloc(dev);
  149. if (!chan->pushbuf_bo) {
  150. ret = -ENOMEM;
  151. NV_ERROR(dev, "pushbuf %d\n", ret);
  152. nouveau_channel_put(&chan);
  153. return ret;
  154. }
  155. nouveau_dma_pre_init(chan);
  156. chan->user_put = 0x40;
  157. chan->user_get = 0x44;
  158. /* Allocate space for per-channel fixed notifier memory */
  159. ret = nouveau_notifier_init_channel(chan);
  160. if (ret) {
  161. NV_ERROR(dev, "ntfy %d\n", ret);
  162. nouveau_channel_put(&chan);
  163. return ret;
  164. }
  165. /* Setup channel's default objects */
  166. ret = nouveau_gpuobj_channel_init(chan, vram_handle, gart_handle);
  167. if (ret) {
  168. NV_ERROR(dev, "gpuobj %d\n", ret);
  169. nouveau_channel_put(&chan);
  170. return ret;
  171. }
  172. /* Create a dma object for the push buffer */
  173. ret = nouveau_channel_pushbuf_ctxdma_init(chan);
  174. if (ret) {
  175. NV_ERROR(dev, "pbctxdma %d\n", ret);
  176. nouveau_channel_put(&chan);
  177. return ret;
  178. }
  179. /* disable the fifo caches */
  180. pfifo->reassign(dev, false);
  181. /* Construct inital RAMFC for new channel */
  182. ret = pfifo->create_context(chan);
  183. if (ret) {
  184. nouveau_channel_put(&chan);
  185. return ret;
  186. }
  187. pfifo->reassign(dev, true);
  188. ret = nouveau_dma_init(chan);
  189. if (!ret)
  190. ret = nouveau_fence_channel_init(chan);
  191. if (ret) {
  192. nouveau_channel_put(&chan);
  193. return ret;
  194. }
  195. nouveau_debugfs_channel_init(chan);
  196. NV_DEBUG(dev, "channel %d initialised\n", chan->id);
  197. *chan_ret = chan;
  198. return 0;
  199. }
  200. struct nouveau_channel *
  201. nouveau_channel_get_unlocked(struct nouveau_channel *ref)
  202. {
  203. struct nouveau_channel *chan = NULL;
  204. if (likely(ref && atomic_inc_not_zero(&ref->users)))
  205. nouveau_channel_ref(ref, &chan);
  206. return chan;
  207. }
  208. struct nouveau_channel *
  209. nouveau_channel_get(struct drm_device *dev, struct drm_file *file_priv, int id)
  210. {
  211. struct drm_nouveau_private *dev_priv = dev->dev_private;
  212. struct nouveau_channel *chan;
  213. unsigned long flags;
  214. if (unlikely(id < 0 || id >= NOUVEAU_MAX_CHANNEL_NR))
  215. return ERR_PTR(-EINVAL);
  216. spin_lock_irqsave(&dev_priv->channels.lock, flags);
  217. chan = nouveau_channel_get_unlocked(dev_priv->channels.ptr[id]);
  218. spin_unlock_irqrestore(&dev_priv->channels.lock, flags);
  219. if (unlikely(!chan))
  220. return ERR_PTR(-EINVAL);
  221. if (unlikely(file_priv && chan->file_priv != file_priv)) {
  222. nouveau_channel_put_unlocked(&chan);
  223. return ERR_PTR(-EINVAL);
  224. }
  225. mutex_lock(&chan->mutex);
  226. return chan;
  227. }
  228. void
  229. nouveau_channel_put_unlocked(struct nouveau_channel **pchan)
  230. {
  231. struct nouveau_channel *chan = *pchan;
  232. struct drm_device *dev = chan->dev;
  233. struct drm_nouveau_private *dev_priv = dev->dev_private;
  234. struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
  235. struct nouveau_pgraph_engine *pgraph = &dev_priv->engine.graph;
  236. struct nouveau_crypt_engine *pcrypt = &dev_priv->engine.crypt;
  237. unsigned long flags;
  238. /* decrement the refcount, and we're done if there's still refs */
  239. if (likely(!atomic_dec_and_test(&chan->users))) {
  240. nouveau_channel_ref(NULL, pchan);
  241. return;
  242. }
  243. /* noone wants the channel anymore */
  244. NV_DEBUG(dev, "freeing channel %d\n", chan->id);
  245. nouveau_debugfs_channel_fini(chan);
  246. /* give it chance to idle */
  247. nouveau_channel_idle(chan);
  248. /* ensure all outstanding fences are signaled. they should be if the
  249. * above attempts at idling were OK, but if we failed this'll tell TTM
  250. * we're done with the buffers.
  251. */
  252. nouveau_fence_channel_fini(chan);
  253. /* boot it off the hardware */
  254. pfifo->reassign(dev, false);
  255. /* We want to give pgraph a chance to idle and get rid of all
  256. * potential errors. We need to do this without the context
  257. * switch lock held, otherwise the irq handler is unable to
  258. * process them.
  259. */
  260. if (pgraph->channel(dev) == chan)
  261. nouveau_wait_for_idle(dev);
  262. /* destroy the engine specific contexts */
  263. pfifo->destroy_context(chan);
  264. pgraph->destroy_context(chan);
  265. if (pcrypt->destroy_context)
  266. pcrypt->destroy_context(chan);
  267. pfifo->reassign(dev, true);
  268. /* aside from its resources, the channel should now be dead,
  269. * remove it from the channel list
  270. */
  271. spin_lock_irqsave(&dev_priv->channels.lock, flags);
  272. nouveau_channel_ref(NULL, &dev_priv->channels.ptr[chan->id]);
  273. spin_unlock_irqrestore(&dev_priv->channels.lock, flags);
  274. /* destroy any resources the channel owned */
  275. nouveau_gpuobj_ref(NULL, &chan->pushbuf);
  276. if (chan->pushbuf_bo) {
  277. nouveau_bo_unmap(chan->pushbuf_bo);
  278. nouveau_bo_unpin(chan->pushbuf_bo);
  279. nouveau_bo_ref(NULL, &chan->pushbuf_bo);
  280. }
  281. nouveau_gpuobj_channel_takedown(chan);
  282. nouveau_notifier_takedown_channel(chan);
  283. nouveau_channel_ref(NULL, pchan);
  284. }
  285. void
  286. nouveau_channel_put(struct nouveau_channel **pchan)
  287. {
  288. mutex_unlock(&(*pchan)->mutex);
  289. nouveau_channel_put_unlocked(pchan);
  290. }
  291. static void
  292. nouveau_channel_del(struct kref *ref)
  293. {
  294. struct nouveau_channel *chan =
  295. container_of(ref, struct nouveau_channel, ref);
  296. kfree(chan);
  297. }
  298. void
  299. nouveau_channel_ref(struct nouveau_channel *chan,
  300. struct nouveau_channel **pchan)
  301. {
  302. if (chan)
  303. kref_get(&chan->ref);
  304. if (*pchan)
  305. kref_put(&(*pchan)->ref, nouveau_channel_del);
  306. *pchan = chan;
  307. }
  308. void
  309. nouveau_channel_idle(struct nouveau_channel *chan)
  310. {
  311. struct drm_device *dev = chan->dev;
  312. struct nouveau_fence *fence = NULL;
  313. int ret;
  314. nouveau_fence_update(chan);
  315. if (chan->fence.sequence != chan->fence.sequence_ack) {
  316. ret = nouveau_fence_new(chan, &fence, true);
  317. if (!ret) {
  318. ret = nouveau_fence_wait(fence, false, false);
  319. nouveau_fence_unref(&fence);
  320. }
  321. if (ret)
  322. NV_ERROR(dev, "Failed to idle channel %d.\n", chan->id);
  323. }
  324. }
  325. /* cleans up all the fifos from file_priv */
  326. void
  327. nouveau_channel_cleanup(struct drm_device *dev, struct drm_file *file_priv)
  328. {
  329. struct drm_nouveau_private *dev_priv = dev->dev_private;
  330. struct nouveau_engine *engine = &dev_priv->engine;
  331. struct nouveau_channel *chan;
  332. int i;
  333. NV_DEBUG(dev, "clearing FIFO enables from file_priv\n");
  334. for (i = 0; i < engine->fifo.channels; i++) {
  335. chan = nouveau_channel_get(dev, file_priv, i);
  336. if (IS_ERR(chan))
  337. continue;
  338. atomic_dec(&chan->users);
  339. nouveau_channel_put(&chan);
  340. }
  341. }
  342. /***********************************
  343. * ioctls wrapping the functions
  344. ***********************************/
  345. static int
  346. nouveau_ioctl_fifo_alloc(struct drm_device *dev, void *data,
  347. struct drm_file *file_priv)
  348. {
  349. struct drm_nouveau_private *dev_priv = dev->dev_private;
  350. struct drm_nouveau_channel_alloc *init = data;
  351. struct nouveau_channel *chan;
  352. int ret;
  353. if (dev_priv->engine.graph.accel_blocked)
  354. return -ENODEV;
  355. if (init->fb_ctxdma_handle == ~0 || init->tt_ctxdma_handle == ~0)
  356. return -EINVAL;
  357. ret = nouveau_channel_alloc(dev, &chan, file_priv,
  358. init->fb_ctxdma_handle,
  359. init->tt_ctxdma_handle);
  360. if (ret)
  361. return ret;
  362. init->channel = chan->id;
  363. if (chan->dma.ib_max)
  364. init->pushbuf_domains = NOUVEAU_GEM_DOMAIN_VRAM |
  365. NOUVEAU_GEM_DOMAIN_GART;
  366. else if (chan->pushbuf_bo->bo.mem.mem_type == TTM_PL_VRAM)
  367. init->pushbuf_domains = NOUVEAU_GEM_DOMAIN_VRAM;
  368. else
  369. init->pushbuf_domains = NOUVEAU_GEM_DOMAIN_GART;
  370. if (dev_priv->card_type < NV_C0) {
  371. init->subchan[0].handle = NvM2MF;
  372. if (dev_priv->card_type < NV_50)
  373. init->subchan[0].grclass = 0x0039;
  374. else
  375. init->subchan[0].grclass = 0x5039;
  376. init->subchan[1].handle = NvSw;
  377. init->subchan[1].grclass = NV_SW;
  378. init->nr_subchan = 2;
  379. } else {
  380. init->subchan[0].handle = 0x9039;
  381. init->subchan[0].grclass = 0x9039;
  382. init->nr_subchan = 1;
  383. }
  384. /* Named memory object area */
  385. ret = drm_gem_handle_create(file_priv, chan->notifier_bo->gem,
  386. &init->notifier_handle);
  387. if (ret == 0)
  388. atomic_inc(&chan->users); /* userspace reference */
  389. nouveau_channel_put(&chan);
  390. return ret;
  391. }
  392. static int
  393. nouveau_ioctl_fifo_free(struct drm_device *dev, void *data,
  394. struct drm_file *file_priv)
  395. {
  396. struct drm_nouveau_channel_free *req = data;
  397. struct nouveau_channel *chan;
  398. chan = nouveau_channel_get(dev, file_priv, req->channel);
  399. if (IS_ERR(chan))
  400. return PTR_ERR(chan);
  401. atomic_dec(&chan->users);
  402. nouveau_channel_put(&chan);
  403. return 0;
  404. }
  405. /***********************************
  406. * finally, the ioctl table
  407. ***********************************/
  408. struct drm_ioctl_desc nouveau_ioctls[] = {
  409. DRM_IOCTL_DEF_DRV(NOUVEAU_GETPARAM, nouveau_ioctl_getparam, DRM_UNLOCKED|DRM_AUTH),
  410. DRM_IOCTL_DEF_DRV(NOUVEAU_SETPARAM, nouveau_ioctl_setparam, DRM_UNLOCKED|DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  411. DRM_IOCTL_DEF_DRV(NOUVEAU_CHANNEL_ALLOC, nouveau_ioctl_fifo_alloc, DRM_UNLOCKED|DRM_AUTH),
  412. DRM_IOCTL_DEF_DRV(NOUVEAU_CHANNEL_FREE, nouveau_ioctl_fifo_free, DRM_UNLOCKED|DRM_AUTH),
  413. DRM_IOCTL_DEF_DRV(NOUVEAU_GROBJ_ALLOC, nouveau_ioctl_grobj_alloc, DRM_UNLOCKED|DRM_AUTH),
  414. DRM_IOCTL_DEF_DRV(NOUVEAU_NOTIFIEROBJ_ALLOC, nouveau_ioctl_notifier_alloc, DRM_UNLOCKED|DRM_AUTH),
  415. DRM_IOCTL_DEF_DRV(NOUVEAU_GPUOBJ_FREE, nouveau_ioctl_gpuobj_free, DRM_UNLOCKED|DRM_AUTH),
  416. DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_NEW, nouveau_gem_ioctl_new, DRM_UNLOCKED|DRM_AUTH),
  417. DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_PUSHBUF, nouveau_gem_ioctl_pushbuf, DRM_UNLOCKED|DRM_AUTH),
  418. DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_CPU_PREP, nouveau_gem_ioctl_cpu_prep, DRM_UNLOCKED|DRM_AUTH),
  419. DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_CPU_FINI, nouveau_gem_ioctl_cpu_fini, DRM_UNLOCKED|DRM_AUTH),
  420. DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_INFO, nouveau_gem_ioctl_info, DRM_UNLOCKED|DRM_AUTH),
  421. };
  422. int nouveau_max_ioctl = DRM_ARRAY_SIZE(nouveau_ioctls);