i915_suspend.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894
  1. /*
  2. *
  3. * Copyright 2008 (c) Intel Corporation
  4. * Jesse Barnes <jbarnes@virtuousgeek.org>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  19. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  20. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  21. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  22. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  23. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  24. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. */
  26. #include "drmP.h"
  27. #include "drm.h"
  28. #include "i915_drm.h"
  29. #include "intel_drv.h"
  30. static bool i915_pipe_enabled(struct drm_device *dev, enum pipe pipe)
  31. {
  32. struct drm_i915_private *dev_priv = dev->dev_private;
  33. u32 dpll_reg;
  34. if (HAS_PCH_SPLIT(dev)) {
  35. dpll_reg = (pipe == PIPE_A) ? PCH_DPLL_A: PCH_DPLL_B;
  36. } else {
  37. dpll_reg = (pipe == PIPE_A) ? DPLL_A: DPLL_B;
  38. }
  39. return (I915_READ(dpll_reg) & DPLL_VCO_ENABLE);
  40. }
  41. static void i915_save_palette(struct drm_device *dev, enum pipe pipe)
  42. {
  43. struct drm_i915_private *dev_priv = dev->dev_private;
  44. unsigned long reg = (pipe == PIPE_A ? PALETTE_A : PALETTE_B);
  45. u32 *array;
  46. int i;
  47. if (!i915_pipe_enabled(dev, pipe))
  48. return;
  49. if (HAS_PCH_SPLIT(dev))
  50. reg = (pipe == PIPE_A) ? LGC_PALETTE_A : LGC_PALETTE_B;
  51. if (pipe == PIPE_A)
  52. array = dev_priv->save_palette_a;
  53. else
  54. array = dev_priv->save_palette_b;
  55. for(i = 0; i < 256; i++)
  56. array[i] = I915_READ(reg + (i << 2));
  57. }
  58. static void i915_restore_palette(struct drm_device *dev, enum pipe pipe)
  59. {
  60. struct drm_i915_private *dev_priv = dev->dev_private;
  61. unsigned long reg = (pipe == PIPE_A ? PALETTE_A : PALETTE_B);
  62. u32 *array;
  63. int i;
  64. if (!i915_pipe_enabled(dev, pipe))
  65. return;
  66. if (HAS_PCH_SPLIT(dev))
  67. reg = (pipe == PIPE_A) ? LGC_PALETTE_A : LGC_PALETTE_B;
  68. if (pipe == PIPE_A)
  69. array = dev_priv->save_palette_a;
  70. else
  71. array = dev_priv->save_palette_b;
  72. for(i = 0; i < 256; i++)
  73. I915_WRITE(reg + (i << 2), array[i]);
  74. }
  75. static u8 i915_read_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg)
  76. {
  77. struct drm_i915_private *dev_priv = dev->dev_private;
  78. I915_WRITE8(index_port, reg);
  79. return I915_READ8(data_port);
  80. }
  81. static u8 i915_read_ar(struct drm_device *dev, u16 st01, u8 reg, u16 palette_enable)
  82. {
  83. struct drm_i915_private *dev_priv = dev->dev_private;
  84. I915_READ8(st01);
  85. I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);
  86. return I915_READ8(VGA_AR_DATA_READ);
  87. }
  88. static void i915_write_ar(struct drm_device *dev, u16 st01, u8 reg, u8 val, u16 palette_enable)
  89. {
  90. struct drm_i915_private *dev_priv = dev->dev_private;
  91. I915_READ8(st01);
  92. I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);
  93. I915_WRITE8(VGA_AR_DATA_WRITE, val);
  94. }
  95. static void i915_write_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg, u8 val)
  96. {
  97. struct drm_i915_private *dev_priv = dev->dev_private;
  98. I915_WRITE8(index_port, reg);
  99. I915_WRITE8(data_port, val);
  100. }
  101. static void i915_save_vga(struct drm_device *dev)
  102. {
  103. struct drm_i915_private *dev_priv = dev->dev_private;
  104. int i;
  105. u16 cr_index, cr_data, st01;
  106. /* VGA color palette registers */
  107. dev_priv->saveDACMASK = I915_READ8(VGA_DACMASK);
  108. /* MSR bits */
  109. dev_priv->saveMSR = I915_READ8(VGA_MSR_READ);
  110. if (dev_priv->saveMSR & VGA_MSR_CGA_MODE) {
  111. cr_index = VGA_CR_INDEX_CGA;
  112. cr_data = VGA_CR_DATA_CGA;
  113. st01 = VGA_ST01_CGA;
  114. } else {
  115. cr_index = VGA_CR_INDEX_MDA;
  116. cr_data = VGA_CR_DATA_MDA;
  117. st01 = VGA_ST01_MDA;
  118. }
  119. /* CRT controller regs */
  120. i915_write_indexed(dev, cr_index, cr_data, 0x11,
  121. i915_read_indexed(dev, cr_index, cr_data, 0x11) &
  122. (~0x80));
  123. for (i = 0; i <= 0x24; i++)
  124. dev_priv->saveCR[i] =
  125. i915_read_indexed(dev, cr_index, cr_data, i);
  126. /* Make sure we don't turn off CR group 0 writes */
  127. dev_priv->saveCR[0x11] &= ~0x80;
  128. /* Attribute controller registers */
  129. I915_READ8(st01);
  130. dev_priv->saveAR_INDEX = I915_READ8(VGA_AR_INDEX);
  131. for (i = 0; i <= 0x14; i++)
  132. dev_priv->saveAR[i] = i915_read_ar(dev, st01, i, 0);
  133. I915_READ8(st01);
  134. I915_WRITE8(VGA_AR_INDEX, dev_priv->saveAR_INDEX);
  135. I915_READ8(st01);
  136. /* Graphics controller registers */
  137. for (i = 0; i < 9; i++)
  138. dev_priv->saveGR[i] =
  139. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i);
  140. dev_priv->saveGR[0x10] =
  141. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10);
  142. dev_priv->saveGR[0x11] =
  143. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11);
  144. dev_priv->saveGR[0x18] =
  145. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18);
  146. /* Sequencer registers */
  147. for (i = 0; i < 8; i++)
  148. dev_priv->saveSR[i] =
  149. i915_read_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i);
  150. }
  151. static void i915_restore_vga(struct drm_device *dev)
  152. {
  153. struct drm_i915_private *dev_priv = dev->dev_private;
  154. int i;
  155. u16 cr_index, cr_data, st01;
  156. /* MSR bits */
  157. I915_WRITE8(VGA_MSR_WRITE, dev_priv->saveMSR);
  158. if (dev_priv->saveMSR & VGA_MSR_CGA_MODE) {
  159. cr_index = VGA_CR_INDEX_CGA;
  160. cr_data = VGA_CR_DATA_CGA;
  161. st01 = VGA_ST01_CGA;
  162. } else {
  163. cr_index = VGA_CR_INDEX_MDA;
  164. cr_data = VGA_CR_DATA_MDA;
  165. st01 = VGA_ST01_MDA;
  166. }
  167. /* Sequencer registers, don't write SR07 */
  168. for (i = 0; i < 7; i++)
  169. i915_write_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i,
  170. dev_priv->saveSR[i]);
  171. /* CRT controller regs */
  172. /* Enable CR group 0 writes */
  173. i915_write_indexed(dev, cr_index, cr_data, 0x11, dev_priv->saveCR[0x11]);
  174. for (i = 0; i <= 0x24; i++)
  175. i915_write_indexed(dev, cr_index, cr_data, i, dev_priv->saveCR[i]);
  176. /* Graphics controller regs */
  177. for (i = 0; i < 9; i++)
  178. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i,
  179. dev_priv->saveGR[i]);
  180. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10,
  181. dev_priv->saveGR[0x10]);
  182. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11,
  183. dev_priv->saveGR[0x11]);
  184. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18,
  185. dev_priv->saveGR[0x18]);
  186. /* Attribute controller registers */
  187. I915_READ8(st01); /* switch back to index mode */
  188. for (i = 0; i <= 0x14; i++)
  189. i915_write_ar(dev, st01, i, dev_priv->saveAR[i], 0);
  190. I915_READ8(st01); /* switch back to index mode */
  191. I915_WRITE8(VGA_AR_INDEX, dev_priv->saveAR_INDEX | 0x20);
  192. I915_READ8(st01);
  193. /* VGA color palette registers */
  194. I915_WRITE8(VGA_DACMASK, dev_priv->saveDACMASK);
  195. }
  196. static void i915_save_modeset_reg(struct drm_device *dev)
  197. {
  198. struct drm_i915_private *dev_priv = dev->dev_private;
  199. int i;
  200. if (drm_core_check_feature(dev, DRIVER_MODESET))
  201. return;
  202. /* Cursor state */
  203. dev_priv->saveCURACNTR = I915_READ(CURACNTR);
  204. dev_priv->saveCURAPOS = I915_READ(CURAPOS);
  205. dev_priv->saveCURABASE = I915_READ(CURABASE);
  206. dev_priv->saveCURBCNTR = I915_READ(CURBCNTR);
  207. dev_priv->saveCURBPOS = I915_READ(CURBPOS);
  208. dev_priv->saveCURBBASE = I915_READ(CURBBASE);
  209. if (IS_GEN2(dev))
  210. dev_priv->saveCURSIZE = I915_READ(CURSIZE);
  211. if (HAS_PCH_SPLIT(dev)) {
  212. dev_priv->savePCH_DREF_CONTROL = I915_READ(PCH_DREF_CONTROL);
  213. dev_priv->saveDISP_ARB_CTL = I915_READ(DISP_ARB_CTL);
  214. }
  215. /* Pipe & plane A info */
  216. dev_priv->savePIPEACONF = I915_READ(PIPEACONF);
  217. dev_priv->savePIPEASRC = I915_READ(PIPEASRC);
  218. if (HAS_PCH_SPLIT(dev)) {
  219. dev_priv->saveFPA0 = I915_READ(PCH_FPA0);
  220. dev_priv->saveFPA1 = I915_READ(PCH_FPA1);
  221. dev_priv->saveDPLL_A = I915_READ(PCH_DPLL_A);
  222. } else {
  223. dev_priv->saveFPA0 = I915_READ(FPA0);
  224. dev_priv->saveFPA1 = I915_READ(FPA1);
  225. dev_priv->saveDPLL_A = I915_READ(DPLL_A);
  226. }
  227. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
  228. dev_priv->saveDPLL_A_MD = I915_READ(DPLL_A_MD);
  229. dev_priv->saveHTOTAL_A = I915_READ(HTOTAL_A);
  230. dev_priv->saveHBLANK_A = I915_READ(HBLANK_A);
  231. dev_priv->saveHSYNC_A = I915_READ(HSYNC_A);
  232. dev_priv->saveVTOTAL_A = I915_READ(VTOTAL_A);
  233. dev_priv->saveVBLANK_A = I915_READ(VBLANK_A);
  234. dev_priv->saveVSYNC_A = I915_READ(VSYNC_A);
  235. if (!HAS_PCH_SPLIT(dev))
  236. dev_priv->saveBCLRPAT_A = I915_READ(BCLRPAT_A);
  237. if (HAS_PCH_SPLIT(dev)) {
  238. dev_priv->savePIPEA_DATA_M1 = I915_READ(PIPEA_DATA_M1);
  239. dev_priv->savePIPEA_DATA_N1 = I915_READ(PIPEA_DATA_N1);
  240. dev_priv->savePIPEA_LINK_M1 = I915_READ(PIPEA_LINK_M1);
  241. dev_priv->savePIPEA_LINK_N1 = I915_READ(PIPEA_LINK_N1);
  242. dev_priv->saveFDI_TXA_CTL = I915_READ(FDI_TXA_CTL);
  243. dev_priv->saveFDI_RXA_CTL = I915_READ(FDI_RXA_CTL);
  244. dev_priv->savePFA_CTL_1 = I915_READ(PFA_CTL_1);
  245. dev_priv->savePFA_WIN_SZ = I915_READ(PFA_WIN_SZ);
  246. dev_priv->savePFA_WIN_POS = I915_READ(PFA_WIN_POS);
  247. dev_priv->saveTRANSACONF = I915_READ(TRANSACONF);
  248. dev_priv->saveTRANS_HTOTAL_A = I915_READ(TRANS_HTOTAL_A);
  249. dev_priv->saveTRANS_HBLANK_A = I915_READ(TRANS_HBLANK_A);
  250. dev_priv->saveTRANS_HSYNC_A = I915_READ(TRANS_HSYNC_A);
  251. dev_priv->saveTRANS_VTOTAL_A = I915_READ(TRANS_VTOTAL_A);
  252. dev_priv->saveTRANS_VBLANK_A = I915_READ(TRANS_VBLANK_A);
  253. dev_priv->saveTRANS_VSYNC_A = I915_READ(TRANS_VSYNC_A);
  254. }
  255. dev_priv->saveDSPACNTR = I915_READ(DSPACNTR);
  256. dev_priv->saveDSPASTRIDE = I915_READ(DSPASTRIDE);
  257. dev_priv->saveDSPASIZE = I915_READ(DSPASIZE);
  258. dev_priv->saveDSPAPOS = I915_READ(DSPAPOS);
  259. dev_priv->saveDSPAADDR = I915_READ(DSPAADDR);
  260. if (INTEL_INFO(dev)->gen >= 4) {
  261. dev_priv->saveDSPASURF = I915_READ(DSPASURF);
  262. dev_priv->saveDSPATILEOFF = I915_READ(DSPATILEOFF);
  263. }
  264. i915_save_palette(dev, PIPE_A);
  265. dev_priv->savePIPEASTAT = I915_READ(PIPEASTAT);
  266. /* Pipe & plane B info */
  267. dev_priv->savePIPEBCONF = I915_READ(PIPEBCONF);
  268. dev_priv->savePIPEBSRC = I915_READ(PIPEBSRC);
  269. if (HAS_PCH_SPLIT(dev)) {
  270. dev_priv->saveFPB0 = I915_READ(PCH_FPB0);
  271. dev_priv->saveFPB1 = I915_READ(PCH_FPB1);
  272. dev_priv->saveDPLL_B = I915_READ(PCH_DPLL_B);
  273. } else {
  274. dev_priv->saveFPB0 = I915_READ(FPB0);
  275. dev_priv->saveFPB1 = I915_READ(FPB1);
  276. dev_priv->saveDPLL_B = I915_READ(DPLL_B);
  277. }
  278. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
  279. dev_priv->saveDPLL_B_MD = I915_READ(DPLL_B_MD);
  280. dev_priv->saveHTOTAL_B = I915_READ(HTOTAL_B);
  281. dev_priv->saveHBLANK_B = I915_READ(HBLANK_B);
  282. dev_priv->saveHSYNC_B = I915_READ(HSYNC_B);
  283. dev_priv->saveVTOTAL_B = I915_READ(VTOTAL_B);
  284. dev_priv->saveVBLANK_B = I915_READ(VBLANK_B);
  285. dev_priv->saveVSYNC_B = I915_READ(VSYNC_B);
  286. if (!HAS_PCH_SPLIT(dev))
  287. dev_priv->saveBCLRPAT_B = I915_READ(BCLRPAT_B);
  288. if (HAS_PCH_SPLIT(dev)) {
  289. dev_priv->savePIPEB_DATA_M1 = I915_READ(PIPEB_DATA_M1);
  290. dev_priv->savePIPEB_DATA_N1 = I915_READ(PIPEB_DATA_N1);
  291. dev_priv->savePIPEB_LINK_M1 = I915_READ(PIPEB_LINK_M1);
  292. dev_priv->savePIPEB_LINK_N1 = I915_READ(PIPEB_LINK_N1);
  293. dev_priv->saveFDI_TXB_CTL = I915_READ(FDI_TXB_CTL);
  294. dev_priv->saveFDI_RXB_CTL = I915_READ(FDI_RXB_CTL);
  295. dev_priv->savePFB_CTL_1 = I915_READ(PFB_CTL_1);
  296. dev_priv->savePFB_WIN_SZ = I915_READ(PFB_WIN_SZ);
  297. dev_priv->savePFB_WIN_POS = I915_READ(PFB_WIN_POS);
  298. dev_priv->saveTRANSBCONF = I915_READ(TRANSBCONF);
  299. dev_priv->saveTRANS_HTOTAL_B = I915_READ(TRANS_HTOTAL_B);
  300. dev_priv->saveTRANS_HBLANK_B = I915_READ(TRANS_HBLANK_B);
  301. dev_priv->saveTRANS_HSYNC_B = I915_READ(TRANS_HSYNC_B);
  302. dev_priv->saveTRANS_VTOTAL_B = I915_READ(TRANS_VTOTAL_B);
  303. dev_priv->saveTRANS_VBLANK_B = I915_READ(TRANS_VBLANK_B);
  304. dev_priv->saveTRANS_VSYNC_B = I915_READ(TRANS_VSYNC_B);
  305. }
  306. dev_priv->saveDSPBCNTR = I915_READ(DSPBCNTR);
  307. dev_priv->saveDSPBSTRIDE = I915_READ(DSPBSTRIDE);
  308. dev_priv->saveDSPBSIZE = I915_READ(DSPBSIZE);
  309. dev_priv->saveDSPBPOS = I915_READ(DSPBPOS);
  310. dev_priv->saveDSPBADDR = I915_READ(DSPBADDR);
  311. if (INTEL_INFO(dev)->gen >= 4) {
  312. dev_priv->saveDSPBSURF = I915_READ(DSPBSURF);
  313. dev_priv->saveDSPBTILEOFF = I915_READ(DSPBTILEOFF);
  314. }
  315. i915_save_palette(dev, PIPE_B);
  316. dev_priv->savePIPEBSTAT = I915_READ(PIPEBSTAT);
  317. /* Fences */
  318. switch (INTEL_INFO(dev)->gen) {
  319. case 6:
  320. for (i = 0; i < 16; i++)
  321. dev_priv->saveFENCE[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  322. break;
  323. case 5:
  324. case 4:
  325. for (i = 0; i < 16; i++)
  326. dev_priv->saveFENCE[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  327. break;
  328. case 3:
  329. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  330. for (i = 0; i < 8; i++)
  331. dev_priv->saveFENCE[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  332. case 2:
  333. for (i = 0; i < 8; i++)
  334. dev_priv->saveFENCE[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  335. break;
  336. }
  337. return;
  338. }
  339. static void i915_restore_modeset_reg(struct drm_device *dev)
  340. {
  341. struct drm_i915_private *dev_priv = dev->dev_private;
  342. int dpll_a_reg, fpa0_reg, fpa1_reg;
  343. int dpll_b_reg, fpb0_reg, fpb1_reg;
  344. int i;
  345. if (drm_core_check_feature(dev, DRIVER_MODESET))
  346. return;
  347. /* Fences */
  348. switch (INTEL_INFO(dev)->gen) {
  349. case 6:
  350. for (i = 0; i < 16; i++)
  351. I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), dev_priv->saveFENCE[i]);
  352. break;
  353. case 5:
  354. case 4:
  355. for (i = 0; i < 16; i++)
  356. I915_WRITE64(FENCE_REG_965_0 + (i * 8), dev_priv->saveFENCE[i]);
  357. break;
  358. case 3:
  359. case 2:
  360. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  361. for (i = 0; i < 8; i++)
  362. I915_WRITE(FENCE_REG_945_8 + (i * 4), dev_priv->saveFENCE[i+8]);
  363. for (i = 0; i < 8; i++)
  364. I915_WRITE(FENCE_REG_830_0 + (i * 4), dev_priv->saveFENCE[i]);
  365. break;
  366. }
  367. if (HAS_PCH_SPLIT(dev)) {
  368. dpll_a_reg = PCH_DPLL_A;
  369. dpll_b_reg = PCH_DPLL_B;
  370. fpa0_reg = PCH_FPA0;
  371. fpb0_reg = PCH_FPB0;
  372. fpa1_reg = PCH_FPA1;
  373. fpb1_reg = PCH_FPB1;
  374. } else {
  375. dpll_a_reg = DPLL_A;
  376. dpll_b_reg = DPLL_B;
  377. fpa0_reg = FPA0;
  378. fpb0_reg = FPB0;
  379. fpa1_reg = FPA1;
  380. fpb1_reg = FPB1;
  381. }
  382. if (HAS_PCH_SPLIT(dev)) {
  383. I915_WRITE(PCH_DREF_CONTROL, dev_priv->savePCH_DREF_CONTROL);
  384. I915_WRITE(DISP_ARB_CTL, dev_priv->saveDISP_ARB_CTL);
  385. }
  386. /* Pipe & plane A info */
  387. /* Prime the clock */
  388. if (dev_priv->saveDPLL_A & DPLL_VCO_ENABLE) {
  389. I915_WRITE(dpll_a_reg, dev_priv->saveDPLL_A &
  390. ~DPLL_VCO_ENABLE);
  391. POSTING_READ(dpll_a_reg);
  392. udelay(150);
  393. }
  394. I915_WRITE(fpa0_reg, dev_priv->saveFPA0);
  395. I915_WRITE(fpa1_reg, dev_priv->saveFPA1);
  396. /* Actually enable it */
  397. I915_WRITE(dpll_a_reg, dev_priv->saveDPLL_A);
  398. POSTING_READ(dpll_a_reg);
  399. udelay(150);
  400. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
  401. I915_WRITE(DPLL_A_MD, dev_priv->saveDPLL_A_MD);
  402. POSTING_READ(DPLL_A_MD);
  403. }
  404. udelay(150);
  405. /* Restore mode */
  406. I915_WRITE(HTOTAL_A, dev_priv->saveHTOTAL_A);
  407. I915_WRITE(HBLANK_A, dev_priv->saveHBLANK_A);
  408. I915_WRITE(HSYNC_A, dev_priv->saveHSYNC_A);
  409. I915_WRITE(VTOTAL_A, dev_priv->saveVTOTAL_A);
  410. I915_WRITE(VBLANK_A, dev_priv->saveVBLANK_A);
  411. I915_WRITE(VSYNC_A, dev_priv->saveVSYNC_A);
  412. if (!HAS_PCH_SPLIT(dev))
  413. I915_WRITE(BCLRPAT_A, dev_priv->saveBCLRPAT_A);
  414. if (HAS_PCH_SPLIT(dev)) {
  415. I915_WRITE(PIPEA_DATA_M1, dev_priv->savePIPEA_DATA_M1);
  416. I915_WRITE(PIPEA_DATA_N1, dev_priv->savePIPEA_DATA_N1);
  417. I915_WRITE(PIPEA_LINK_M1, dev_priv->savePIPEA_LINK_M1);
  418. I915_WRITE(PIPEA_LINK_N1, dev_priv->savePIPEA_LINK_N1);
  419. I915_WRITE(FDI_RXA_CTL, dev_priv->saveFDI_RXA_CTL);
  420. I915_WRITE(FDI_TXA_CTL, dev_priv->saveFDI_TXA_CTL);
  421. I915_WRITE(PFA_CTL_1, dev_priv->savePFA_CTL_1);
  422. I915_WRITE(PFA_WIN_SZ, dev_priv->savePFA_WIN_SZ);
  423. I915_WRITE(PFA_WIN_POS, dev_priv->savePFA_WIN_POS);
  424. I915_WRITE(TRANSACONF, dev_priv->saveTRANSACONF);
  425. I915_WRITE(TRANS_HTOTAL_A, dev_priv->saveTRANS_HTOTAL_A);
  426. I915_WRITE(TRANS_HBLANK_A, dev_priv->saveTRANS_HBLANK_A);
  427. I915_WRITE(TRANS_HSYNC_A, dev_priv->saveTRANS_HSYNC_A);
  428. I915_WRITE(TRANS_VTOTAL_A, dev_priv->saveTRANS_VTOTAL_A);
  429. I915_WRITE(TRANS_VBLANK_A, dev_priv->saveTRANS_VBLANK_A);
  430. I915_WRITE(TRANS_VSYNC_A, dev_priv->saveTRANS_VSYNC_A);
  431. }
  432. /* Restore plane info */
  433. I915_WRITE(DSPASIZE, dev_priv->saveDSPASIZE);
  434. I915_WRITE(DSPAPOS, dev_priv->saveDSPAPOS);
  435. I915_WRITE(PIPEASRC, dev_priv->savePIPEASRC);
  436. I915_WRITE(DSPAADDR, dev_priv->saveDSPAADDR);
  437. I915_WRITE(DSPASTRIDE, dev_priv->saveDSPASTRIDE);
  438. if (INTEL_INFO(dev)->gen >= 4) {
  439. I915_WRITE(DSPASURF, dev_priv->saveDSPASURF);
  440. I915_WRITE(DSPATILEOFF, dev_priv->saveDSPATILEOFF);
  441. }
  442. I915_WRITE(PIPEACONF, dev_priv->savePIPEACONF);
  443. i915_restore_palette(dev, PIPE_A);
  444. /* Enable the plane */
  445. I915_WRITE(DSPACNTR, dev_priv->saveDSPACNTR);
  446. I915_WRITE(DSPAADDR, I915_READ(DSPAADDR));
  447. /* Pipe & plane B info */
  448. if (dev_priv->saveDPLL_B & DPLL_VCO_ENABLE) {
  449. I915_WRITE(dpll_b_reg, dev_priv->saveDPLL_B &
  450. ~DPLL_VCO_ENABLE);
  451. POSTING_READ(dpll_b_reg);
  452. udelay(150);
  453. }
  454. I915_WRITE(fpb0_reg, dev_priv->saveFPB0);
  455. I915_WRITE(fpb1_reg, dev_priv->saveFPB1);
  456. /* Actually enable it */
  457. I915_WRITE(dpll_b_reg, dev_priv->saveDPLL_B);
  458. POSTING_READ(dpll_b_reg);
  459. udelay(150);
  460. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
  461. I915_WRITE(DPLL_B_MD, dev_priv->saveDPLL_B_MD);
  462. POSTING_READ(DPLL_B_MD);
  463. }
  464. udelay(150);
  465. /* Restore mode */
  466. I915_WRITE(HTOTAL_B, dev_priv->saveHTOTAL_B);
  467. I915_WRITE(HBLANK_B, dev_priv->saveHBLANK_B);
  468. I915_WRITE(HSYNC_B, dev_priv->saveHSYNC_B);
  469. I915_WRITE(VTOTAL_B, dev_priv->saveVTOTAL_B);
  470. I915_WRITE(VBLANK_B, dev_priv->saveVBLANK_B);
  471. I915_WRITE(VSYNC_B, dev_priv->saveVSYNC_B);
  472. if (!HAS_PCH_SPLIT(dev))
  473. I915_WRITE(BCLRPAT_B, dev_priv->saveBCLRPAT_B);
  474. if (HAS_PCH_SPLIT(dev)) {
  475. I915_WRITE(PIPEB_DATA_M1, dev_priv->savePIPEB_DATA_M1);
  476. I915_WRITE(PIPEB_DATA_N1, dev_priv->savePIPEB_DATA_N1);
  477. I915_WRITE(PIPEB_LINK_M1, dev_priv->savePIPEB_LINK_M1);
  478. I915_WRITE(PIPEB_LINK_N1, dev_priv->savePIPEB_LINK_N1);
  479. I915_WRITE(FDI_RXB_CTL, dev_priv->saveFDI_RXB_CTL);
  480. I915_WRITE(FDI_TXB_CTL, dev_priv->saveFDI_TXB_CTL);
  481. I915_WRITE(PFB_CTL_1, dev_priv->savePFB_CTL_1);
  482. I915_WRITE(PFB_WIN_SZ, dev_priv->savePFB_WIN_SZ);
  483. I915_WRITE(PFB_WIN_POS, dev_priv->savePFB_WIN_POS);
  484. I915_WRITE(TRANSBCONF, dev_priv->saveTRANSBCONF);
  485. I915_WRITE(TRANS_HTOTAL_B, dev_priv->saveTRANS_HTOTAL_B);
  486. I915_WRITE(TRANS_HBLANK_B, dev_priv->saveTRANS_HBLANK_B);
  487. I915_WRITE(TRANS_HSYNC_B, dev_priv->saveTRANS_HSYNC_B);
  488. I915_WRITE(TRANS_VTOTAL_B, dev_priv->saveTRANS_VTOTAL_B);
  489. I915_WRITE(TRANS_VBLANK_B, dev_priv->saveTRANS_VBLANK_B);
  490. I915_WRITE(TRANS_VSYNC_B, dev_priv->saveTRANS_VSYNC_B);
  491. }
  492. /* Restore plane info */
  493. I915_WRITE(DSPBSIZE, dev_priv->saveDSPBSIZE);
  494. I915_WRITE(DSPBPOS, dev_priv->saveDSPBPOS);
  495. I915_WRITE(PIPEBSRC, dev_priv->savePIPEBSRC);
  496. I915_WRITE(DSPBADDR, dev_priv->saveDSPBADDR);
  497. I915_WRITE(DSPBSTRIDE, dev_priv->saveDSPBSTRIDE);
  498. if (INTEL_INFO(dev)->gen >= 4) {
  499. I915_WRITE(DSPBSURF, dev_priv->saveDSPBSURF);
  500. I915_WRITE(DSPBTILEOFF, dev_priv->saveDSPBTILEOFF);
  501. }
  502. I915_WRITE(PIPEBCONF, dev_priv->savePIPEBCONF);
  503. i915_restore_palette(dev, PIPE_B);
  504. /* Enable the plane */
  505. I915_WRITE(DSPBCNTR, dev_priv->saveDSPBCNTR);
  506. I915_WRITE(DSPBADDR, I915_READ(DSPBADDR));
  507. /* Cursor state */
  508. I915_WRITE(CURAPOS, dev_priv->saveCURAPOS);
  509. I915_WRITE(CURACNTR, dev_priv->saveCURACNTR);
  510. I915_WRITE(CURABASE, dev_priv->saveCURABASE);
  511. I915_WRITE(CURBPOS, dev_priv->saveCURBPOS);
  512. I915_WRITE(CURBCNTR, dev_priv->saveCURBCNTR);
  513. I915_WRITE(CURBBASE, dev_priv->saveCURBBASE);
  514. if (IS_GEN2(dev))
  515. I915_WRITE(CURSIZE, dev_priv->saveCURSIZE);
  516. return;
  517. }
  518. void i915_save_display(struct drm_device *dev)
  519. {
  520. struct drm_i915_private *dev_priv = dev->dev_private;
  521. /* Display arbitration control */
  522. dev_priv->saveDSPARB = I915_READ(DSPARB);
  523. /* This is only meaningful in non-KMS mode */
  524. /* Don't save them in KMS mode */
  525. i915_save_modeset_reg(dev);
  526. /* CRT state */
  527. if (HAS_PCH_SPLIT(dev)) {
  528. dev_priv->saveADPA = I915_READ(PCH_ADPA);
  529. } else {
  530. dev_priv->saveADPA = I915_READ(ADPA);
  531. }
  532. /* LVDS state */
  533. if (HAS_PCH_SPLIT(dev)) {
  534. dev_priv->savePP_CONTROL = I915_READ(PCH_PP_CONTROL);
  535. dev_priv->saveBLC_PWM_CTL = I915_READ(BLC_PWM_PCH_CTL1);
  536. dev_priv->saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_PCH_CTL2);
  537. dev_priv->saveBLC_CPU_PWM_CTL = I915_READ(BLC_PWM_CPU_CTL);
  538. dev_priv->saveBLC_CPU_PWM_CTL2 = I915_READ(BLC_PWM_CPU_CTL2);
  539. dev_priv->saveLVDS = I915_READ(PCH_LVDS);
  540. } else {
  541. dev_priv->savePP_CONTROL = I915_READ(PP_CONTROL);
  542. dev_priv->savePFIT_PGM_RATIOS = I915_READ(PFIT_PGM_RATIOS);
  543. dev_priv->saveBLC_PWM_CTL = I915_READ(BLC_PWM_CTL);
  544. dev_priv->saveBLC_HIST_CTL = I915_READ(BLC_HIST_CTL);
  545. if (INTEL_INFO(dev)->gen >= 4)
  546. dev_priv->saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_CTL2);
  547. if (IS_MOBILE(dev) && !IS_I830(dev))
  548. dev_priv->saveLVDS = I915_READ(LVDS);
  549. }
  550. if (!IS_I830(dev) && !IS_845G(dev) && !HAS_PCH_SPLIT(dev))
  551. dev_priv->savePFIT_CONTROL = I915_READ(PFIT_CONTROL);
  552. if (HAS_PCH_SPLIT(dev)) {
  553. dev_priv->savePP_ON_DELAYS = I915_READ(PCH_PP_ON_DELAYS);
  554. dev_priv->savePP_OFF_DELAYS = I915_READ(PCH_PP_OFF_DELAYS);
  555. dev_priv->savePP_DIVISOR = I915_READ(PCH_PP_DIVISOR);
  556. } else {
  557. dev_priv->savePP_ON_DELAYS = I915_READ(PP_ON_DELAYS);
  558. dev_priv->savePP_OFF_DELAYS = I915_READ(PP_OFF_DELAYS);
  559. dev_priv->savePP_DIVISOR = I915_READ(PP_DIVISOR);
  560. }
  561. /* Display Port state */
  562. if (SUPPORTS_INTEGRATED_DP(dev)) {
  563. dev_priv->saveDP_B = I915_READ(DP_B);
  564. dev_priv->saveDP_C = I915_READ(DP_C);
  565. dev_priv->saveDP_D = I915_READ(DP_D);
  566. dev_priv->savePIPEA_GMCH_DATA_M = I915_READ(PIPEA_GMCH_DATA_M);
  567. dev_priv->savePIPEB_GMCH_DATA_M = I915_READ(PIPEB_GMCH_DATA_M);
  568. dev_priv->savePIPEA_GMCH_DATA_N = I915_READ(PIPEA_GMCH_DATA_N);
  569. dev_priv->savePIPEB_GMCH_DATA_N = I915_READ(PIPEB_GMCH_DATA_N);
  570. dev_priv->savePIPEA_DP_LINK_M = I915_READ(PIPEA_DP_LINK_M);
  571. dev_priv->savePIPEB_DP_LINK_M = I915_READ(PIPEB_DP_LINK_M);
  572. dev_priv->savePIPEA_DP_LINK_N = I915_READ(PIPEA_DP_LINK_N);
  573. dev_priv->savePIPEB_DP_LINK_N = I915_READ(PIPEB_DP_LINK_N);
  574. }
  575. /* FIXME: save TV & SDVO state */
  576. /* Only save FBC state on the platform that supports FBC */
  577. if (I915_HAS_FBC(dev)) {
  578. if (HAS_PCH_SPLIT(dev)) {
  579. dev_priv->saveDPFC_CB_BASE = I915_READ(ILK_DPFC_CB_BASE);
  580. } else if (IS_GM45(dev)) {
  581. dev_priv->saveDPFC_CB_BASE = I915_READ(DPFC_CB_BASE);
  582. } else {
  583. dev_priv->saveFBC_CFB_BASE = I915_READ(FBC_CFB_BASE);
  584. dev_priv->saveFBC_LL_BASE = I915_READ(FBC_LL_BASE);
  585. dev_priv->saveFBC_CONTROL2 = I915_READ(FBC_CONTROL2);
  586. dev_priv->saveFBC_CONTROL = I915_READ(FBC_CONTROL);
  587. }
  588. }
  589. /* VGA state */
  590. dev_priv->saveVGA0 = I915_READ(VGA0);
  591. dev_priv->saveVGA1 = I915_READ(VGA1);
  592. dev_priv->saveVGA_PD = I915_READ(VGA_PD);
  593. if (HAS_PCH_SPLIT(dev))
  594. dev_priv->saveVGACNTRL = I915_READ(CPU_VGACNTRL);
  595. else
  596. dev_priv->saveVGACNTRL = I915_READ(VGACNTRL);
  597. i915_save_vga(dev);
  598. }
  599. void i915_restore_display(struct drm_device *dev)
  600. {
  601. struct drm_i915_private *dev_priv = dev->dev_private;
  602. /* Display arbitration */
  603. I915_WRITE(DSPARB, dev_priv->saveDSPARB);
  604. /* Display port ratios (must be done before clock is set) */
  605. if (SUPPORTS_INTEGRATED_DP(dev)) {
  606. I915_WRITE(PIPEA_GMCH_DATA_M, dev_priv->savePIPEA_GMCH_DATA_M);
  607. I915_WRITE(PIPEB_GMCH_DATA_M, dev_priv->savePIPEB_GMCH_DATA_M);
  608. I915_WRITE(PIPEA_GMCH_DATA_N, dev_priv->savePIPEA_GMCH_DATA_N);
  609. I915_WRITE(PIPEB_GMCH_DATA_N, dev_priv->savePIPEB_GMCH_DATA_N);
  610. I915_WRITE(PIPEA_DP_LINK_M, dev_priv->savePIPEA_DP_LINK_M);
  611. I915_WRITE(PIPEB_DP_LINK_M, dev_priv->savePIPEB_DP_LINK_M);
  612. I915_WRITE(PIPEA_DP_LINK_N, dev_priv->savePIPEA_DP_LINK_N);
  613. I915_WRITE(PIPEB_DP_LINK_N, dev_priv->savePIPEB_DP_LINK_N);
  614. }
  615. /* This is only meaningful in non-KMS mode */
  616. /* Don't restore them in KMS mode */
  617. i915_restore_modeset_reg(dev);
  618. /* CRT state */
  619. if (HAS_PCH_SPLIT(dev))
  620. I915_WRITE(PCH_ADPA, dev_priv->saveADPA);
  621. else
  622. I915_WRITE(ADPA, dev_priv->saveADPA);
  623. /* LVDS state */
  624. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
  625. I915_WRITE(BLC_PWM_CTL2, dev_priv->saveBLC_PWM_CTL2);
  626. if (HAS_PCH_SPLIT(dev)) {
  627. I915_WRITE(PCH_LVDS, dev_priv->saveLVDS);
  628. } else if (IS_MOBILE(dev) && !IS_I830(dev))
  629. I915_WRITE(LVDS, dev_priv->saveLVDS);
  630. if (!IS_I830(dev) && !IS_845G(dev) && !HAS_PCH_SPLIT(dev))
  631. I915_WRITE(PFIT_CONTROL, dev_priv->savePFIT_CONTROL);
  632. if (HAS_PCH_SPLIT(dev)) {
  633. I915_WRITE(BLC_PWM_PCH_CTL1, dev_priv->saveBLC_PWM_CTL);
  634. I915_WRITE(BLC_PWM_PCH_CTL2, dev_priv->saveBLC_PWM_CTL2);
  635. I915_WRITE(BLC_PWM_CPU_CTL, dev_priv->saveBLC_CPU_PWM_CTL);
  636. I915_WRITE(BLC_PWM_CPU_CTL2, dev_priv->saveBLC_CPU_PWM_CTL2);
  637. I915_WRITE(PCH_PP_ON_DELAYS, dev_priv->savePP_ON_DELAYS);
  638. I915_WRITE(PCH_PP_OFF_DELAYS, dev_priv->savePP_OFF_DELAYS);
  639. I915_WRITE(PCH_PP_DIVISOR, dev_priv->savePP_DIVISOR);
  640. I915_WRITE(PCH_PP_CONTROL, dev_priv->savePP_CONTROL);
  641. I915_WRITE(RSTDBYCTL,
  642. dev_priv->saveMCHBAR_RENDER_STANDBY);
  643. } else {
  644. I915_WRITE(PFIT_PGM_RATIOS, dev_priv->savePFIT_PGM_RATIOS);
  645. I915_WRITE(BLC_PWM_CTL, dev_priv->saveBLC_PWM_CTL);
  646. I915_WRITE(BLC_HIST_CTL, dev_priv->saveBLC_HIST_CTL);
  647. I915_WRITE(PP_ON_DELAYS, dev_priv->savePP_ON_DELAYS);
  648. I915_WRITE(PP_OFF_DELAYS, dev_priv->savePP_OFF_DELAYS);
  649. I915_WRITE(PP_DIVISOR, dev_priv->savePP_DIVISOR);
  650. I915_WRITE(PP_CONTROL, dev_priv->savePP_CONTROL);
  651. }
  652. /* Display Port state */
  653. if (SUPPORTS_INTEGRATED_DP(dev)) {
  654. I915_WRITE(DP_B, dev_priv->saveDP_B);
  655. I915_WRITE(DP_C, dev_priv->saveDP_C);
  656. I915_WRITE(DP_D, dev_priv->saveDP_D);
  657. }
  658. /* FIXME: restore TV & SDVO state */
  659. /* only restore FBC info on the platform that supports FBC*/
  660. if (I915_HAS_FBC(dev)) {
  661. if (HAS_PCH_SPLIT(dev)) {
  662. ironlake_disable_fbc(dev);
  663. I915_WRITE(ILK_DPFC_CB_BASE, dev_priv->saveDPFC_CB_BASE);
  664. } else if (IS_GM45(dev)) {
  665. g4x_disable_fbc(dev);
  666. I915_WRITE(DPFC_CB_BASE, dev_priv->saveDPFC_CB_BASE);
  667. } else {
  668. i8xx_disable_fbc(dev);
  669. I915_WRITE(FBC_CFB_BASE, dev_priv->saveFBC_CFB_BASE);
  670. I915_WRITE(FBC_LL_BASE, dev_priv->saveFBC_LL_BASE);
  671. I915_WRITE(FBC_CONTROL2, dev_priv->saveFBC_CONTROL2);
  672. I915_WRITE(FBC_CONTROL, dev_priv->saveFBC_CONTROL);
  673. }
  674. }
  675. /* VGA state */
  676. if (HAS_PCH_SPLIT(dev))
  677. I915_WRITE(CPU_VGACNTRL, dev_priv->saveVGACNTRL);
  678. else
  679. I915_WRITE(VGACNTRL, dev_priv->saveVGACNTRL);
  680. I915_WRITE(VGA0, dev_priv->saveVGA0);
  681. I915_WRITE(VGA1, dev_priv->saveVGA1);
  682. I915_WRITE(VGA_PD, dev_priv->saveVGA_PD);
  683. POSTING_READ(VGA_PD);
  684. udelay(150);
  685. i915_restore_vga(dev);
  686. }
  687. int i915_save_state(struct drm_device *dev)
  688. {
  689. struct drm_i915_private *dev_priv = dev->dev_private;
  690. int i;
  691. pci_read_config_byte(dev->pdev, LBB, &dev_priv->saveLBB);
  692. /* Hardware status page */
  693. dev_priv->saveHWS = I915_READ(HWS_PGA);
  694. i915_save_display(dev);
  695. /* Interrupt state */
  696. if (HAS_PCH_SPLIT(dev)) {
  697. dev_priv->saveDEIER = I915_READ(DEIER);
  698. dev_priv->saveDEIMR = I915_READ(DEIMR);
  699. dev_priv->saveGTIER = I915_READ(GTIER);
  700. dev_priv->saveGTIMR = I915_READ(GTIMR);
  701. dev_priv->saveFDI_RXA_IMR = I915_READ(FDI_RXA_IMR);
  702. dev_priv->saveFDI_RXB_IMR = I915_READ(FDI_RXB_IMR);
  703. dev_priv->saveMCHBAR_RENDER_STANDBY =
  704. I915_READ(RSTDBYCTL);
  705. } else {
  706. dev_priv->saveIER = I915_READ(IER);
  707. dev_priv->saveIMR = I915_READ(IMR);
  708. }
  709. if (IS_IRONLAKE_M(dev))
  710. ironlake_disable_drps(dev);
  711. if (IS_GEN6(dev))
  712. gen6_disable_rps(dev);
  713. /* Cache mode state */
  714. dev_priv->saveCACHE_MODE_0 = I915_READ(CACHE_MODE_0);
  715. /* Memory Arbitration state */
  716. dev_priv->saveMI_ARB_STATE = I915_READ(MI_ARB_STATE);
  717. /* Scratch space */
  718. for (i = 0; i < 16; i++) {
  719. dev_priv->saveSWF0[i] = I915_READ(SWF00 + (i << 2));
  720. dev_priv->saveSWF1[i] = I915_READ(SWF10 + (i << 2));
  721. }
  722. for (i = 0; i < 3; i++)
  723. dev_priv->saveSWF2[i] = I915_READ(SWF30 + (i << 2));
  724. return 0;
  725. }
  726. int i915_restore_state(struct drm_device *dev)
  727. {
  728. struct drm_i915_private *dev_priv = dev->dev_private;
  729. int i;
  730. pci_write_config_byte(dev->pdev, LBB, dev_priv->saveLBB);
  731. /* Hardware status page */
  732. I915_WRITE(HWS_PGA, dev_priv->saveHWS);
  733. i915_restore_display(dev);
  734. /* Interrupt state */
  735. if (HAS_PCH_SPLIT(dev)) {
  736. I915_WRITE(DEIER, dev_priv->saveDEIER);
  737. I915_WRITE(DEIMR, dev_priv->saveDEIMR);
  738. I915_WRITE(GTIER, dev_priv->saveGTIER);
  739. I915_WRITE(GTIMR, dev_priv->saveGTIMR);
  740. I915_WRITE(FDI_RXA_IMR, dev_priv->saveFDI_RXA_IMR);
  741. I915_WRITE(FDI_RXB_IMR, dev_priv->saveFDI_RXB_IMR);
  742. } else {
  743. I915_WRITE (IER, dev_priv->saveIER);
  744. I915_WRITE (IMR, dev_priv->saveIMR);
  745. }
  746. /* Clock gating state */
  747. intel_enable_clock_gating(dev);
  748. if (IS_IRONLAKE_M(dev)) {
  749. ironlake_enable_drps(dev);
  750. intel_init_emon(dev);
  751. }
  752. if (IS_GEN6(dev))
  753. gen6_enable_rps(dev_priv);
  754. /* Cache mode state */
  755. I915_WRITE (CACHE_MODE_0, dev_priv->saveCACHE_MODE_0 | 0xffff0000);
  756. /* Memory arbitration state */
  757. I915_WRITE (MI_ARB_STATE, dev_priv->saveMI_ARB_STATE | 0xffff0000);
  758. for (i = 0; i < 16; i++) {
  759. I915_WRITE(SWF00 + (i << 2), dev_priv->saveSWF0[i]);
  760. I915_WRITE(SWF10 + (i << 2), dev_priv->saveSWF1[i]);
  761. }
  762. for (i = 0; i < 3; i++)
  763. I915_WRITE(SWF30 + (i << 2), dev_priv->saveSWF2[i]);
  764. intel_i2c_reset(dev);
  765. return 0;
  766. }