i915_reg.h 116 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326
  1. /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  2. * All Rights Reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the
  6. * "Software"), to deal in the Software without restriction, including
  7. * without limitation the rights to use, copy, modify, merge, publish,
  8. * distribute, sub license, and/or sell copies of the Software, and to
  9. * permit persons to whom the Software is furnished to do so, subject to
  10. * the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the
  13. * next paragraph) shall be included in all copies or substantial portions
  14. * of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  17. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  18. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  19. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  20. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  21. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  22. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef _I915_REG_H_
  25. #define _I915_REG_H_
  26. #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
  27. /*
  28. * The Bridge device's PCI config space has information about the
  29. * fb aperture size and the amount of pre-reserved memory.
  30. * This is all handled in the intel-gtt.ko module. i915.ko only
  31. * cares about the vga bit for the vga rbiter.
  32. */
  33. #define INTEL_GMCH_CTRL 0x52
  34. #define INTEL_GMCH_VGA_DISABLE (1 << 1)
  35. /* PCI config space */
  36. #define HPLLCC 0xc0 /* 855 only */
  37. #define GC_CLOCK_CONTROL_MASK (0xf << 0)
  38. #define GC_CLOCK_133_200 (0 << 0)
  39. #define GC_CLOCK_100_200 (1 << 0)
  40. #define GC_CLOCK_100_133 (2 << 0)
  41. #define GC_CLOCK_166_250 (3 << 0)
  42. #define GCFGC2 0xda
  43. #define GCFGC 0xf0 /* 915+ only */
  44. #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
  45. #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
  46. #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
  47. #define GC_DISPLAY_CLOCK_MASK (7 << 4)
  48. #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
  49. #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
  50. #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
  51. #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
  52. #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
  53. #define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
  54. #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
  55. #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
  56. #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
  57. #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
  58. #define I945_GC_RENDER_CLOCK_MASK (7 << 0)
  59. #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
  60. #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
  61. #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
  62. #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
  63. #define I915_GC_RENDER_CLOCK_MASK (7 << 0)
  64. #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
  65. #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
  66. #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
  67. #define LBB 0xf4
  68. /* Graphics reset regs */
  69. #define I965_GDRST 0xc0 /* PCI config register */
  70. #define ILK_GDSR 0x2ca4 /* MCHBAR offset */
  71. #define GRDOM_FULL (0<<2)
  72. #define GRDOM_RENDER (1<<2)
  73. #define GRDOM_MEDIA (3<<2)
  74. #define GEN6_GDRST 0x941c
  75. #define GEN6_GRDOM_FULL (1 << 0)
  76. #define GEN6_GRDOM_RENDER (1 << 1)
  77. #define GEN6_GRDOM_MEDIA (1 << 2)
  78. #define GEN6_GRDOM_BLT (1 << 3)
  79. /* VGA stuff */
  80. #define VGA_ST01_MDA 0x3ba
  81. #define VGA_ST01_CGA 0x3da
  82. #define VGA_MSR_WRITE 0x3c2
  83. #define VGA_MSR_READ 0x3cc
  84. #define VGA_MSR_MEM_EN (1<<1)
  85. #define VGA_MSR_CGA_MODE (1<<0)
  86. #define VGA_SR_INDEX 0x3c4
  87. #define VGA_SR_DATA 0x3c5
  88. #define VGA_AR_INDEX 0x3c0
  89. #define VGA_AR_VID_EN (1<<5)
  90. #define VGA_AR_DATA_WRITE 0x3c0
  91. #define VGA_AR_DATA_READ 0x3c1
  92. #define VGA_GR_INDEX 0x3ce
  93. #define VGA_GR_DATA 0x3cf
  94. /* GR05 */
  95. #define VGA_GR_MEM_READ_MODE_SHIFT 3
  96. #define VGA_GR_MEM_READ_MODE_PLANE 1
  97. /* GR06 */
  98. #define VGA_GR_MEM_MODE_MASK 0xc
  99. #define VGA_GR_MEM_MODE_SHIFT 2
  100. #define VGA_GR_MEM_A0000_AFFFF 0
  101. #define VGA_GR_MEM_A0000_BFFFF 1
  102. #define VGA_GR_MEM_B0000_B7FFF 2
  103. #define VGA_GR_MEM_B0000_BFFFF 3
  104. #define VGA_DACMASK 0x3c6
  105. #define VGA_DACRX 0x3c7
  106. #define VGA_DACWX 0x3c8
  107. #define VGA_DACDATA 0x3c9
  108. #define VGA_CR_INDEX_MDA 0x3b4
  109. #define VGA_CR_DATA_MDA 0x3b5
  110. #define VGA_CR_INDEX_CGA 0x3d4
  111. #define VGA_CR_DATA_CGA 0x3d5
  112. /*
  113. * Memory interface instructions used by the kernel
  114. */
  115. #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
  116. #define MI_NOOP MI_INSTR(0, 0)
  117. #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
  118. #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
  119. #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
  120. #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
  121. #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
  122. #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
  123. #define MI_FLUSH MI_INSTR(0x04, 0)
  124. #define MI_READ_FLUSH (1 << 0)
  125. #define MI_EXE_FLUSH (1 << 1)
  126. #define MI_NO_WRITE_FLUSH (1 << 2)
  127. #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
  128. #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
  129. #define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
  130. #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
  131. #define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
  132. #define MI_SUSPEND_FLUSH_EN (1<<0)
  133. #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
  134. #define MI_OVERLAY_FLIP MI_INSTR(0x11,0)
  135. #define MI_OVERLAY_CONTINUE (0x0<<21)
  136. #define MI_OVERLAY_ON (0x1<<21)
  137. #define MI_OVERLAY_OFF (0x2<<21)
  138. #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
  139. #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
  140. #define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
  141. #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
  142. #define MI_SET_CONTEXT MI_INSTR(0x18, 0)
  143. #define MI_MM_SPACE_GTT (1<<8)
  144. #define MI_MM_SPACE_PHYSICAL (0<<8)
  145. #define MI_SAVE_EXT_STATE_EN (1<<3)
  146. #define MI_RESTORE_EXT_STATE_EN (1<<2)
  147. #define MI_FORCE_RESTORE (1<<1)
  148. #define MI_RESTORE_INHIBIT (1<<0)
  149. #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
  150. #define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
  151. #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
  152. #define MI_STORE_DWORD_INDEX_SHIFT 2
  153. /* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
  154. * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
  155. * simply ignores the register load under certain conditions.
  156. * - One can actually load arbitrary many arbitrary registers: Simply issue x
  157. * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
  158. */
  159. #define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
  160. #define MI_FLUSH_DW MI_INSTR(0x26, 2) /* for GEN6 */
  161. #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
  162. #define MI_BATCH_NON_SECURE (1)
  163. #define MI_BATCH_NON_SECURE_I965 (1<<8)
  164. #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
  165. #define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
  166. #define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
  167. #define MI_SEMAPHORE_UPDATE (1<<21)
  168. #define MI_SEMAPHORE_COMPARE (1<<20)
  169. #define MI_SEMAPHORE_REGISTER (1<<18)
  170. /*
  171. * 3D instructions used by the kernel
  172. */
  173. #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
  174. #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
  175. #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  176. #define SC_UPDATE_SCISSOR (0x1<<1)
  177. #define SC_ENABLE_MASK (0x1<<0)
  178. #define SC_ENABLE (0x1<<0)
  179. #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
  180. #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
  181. #define SCI_YMIN_MASK (0xffff<<16)
  182. #define SCI_XMIN_MASK (0xffff<<0)
  183. #define SCI_YMAX_MASK (0xffff<<16)
  184. #define SCI_XMAX_MASK (0xffff<<0)
  185. #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  186. #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
  187. #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
  188. #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
  189. #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
  190. #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
  191. #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
  192. #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
  193. #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
  194. #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
  195. #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
  196. #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
  197. #define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
  198. #define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
  199. #define BLT_DEPTH_8 (0<<24)
  200. #define BLT_DEPTH_16_565 (1<<24)
  201. #define BLT_DEPTH_16_1555 (2<<24)
  202. #define BLT_DEPTH_32 (3<<24)
  203. #define BLT_ROP_GXCOPY (0xcc<<16)
  204. #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
  205. #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
  206. #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
  207. #define ASYNC_FLIP (1<<22)
  208. #define DISPLAY_PLANE_A (0<<20)
  209. #define DISPLAY_PLANE_B (1<<20)
  210. #define GFX_OP_PIPE_CONTROL ((0x3<<29)|(0x3<<27)|(0x2<<24)|2)
  211. #define PIPE_CONTROL_QW_WRITE (1<<14)
  212. #define PIPE_CONTROL_DEPTH_STALL (1<<13)
  213. #define PIPE_CONTROL_WC_FLUSH (1<<12)
  214. #define PIPE_CONTROL_IS_FLUSH (1<<11) /* MBZ on Ironlake */
  215. #define PIPE_CONTROL_TC_FLUSH (1<<10) /* GM45+ only */
  216. #define PIPE_CONTROL_ISP_DIS (1<<9)
  217. #define PIPE_CONTROL_NOTIFY (1<<8)
  218. #define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
  219. #define PIPE_CONTROL_STALL_EN (1<<1) /* in addr word, Ironlake+ only */
  220. /*
  221. * Reset registers
  222. */
  223. #define DEBUG_RESET_I830 0x6070
  224. #define DEBUG_RESET_FULL (1<<7)
  225. #define DEBUG_RESET_RENDER (1<<8)
  226. #define DEBUG_RESET_DISPLAY (1<<9)
  227. /*
  228. * Fence registers
  229. */
  230. #define FENCE_REG_830_0 0x2000
  231. #define FENCE_REG_945_8 0x3000
  232. #define I830_FENCE_START_MASK 0x07f80000
  233. #define I830_FENCE_TILING_Y_SHIFT 12
  234. #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
  235. #define I830_FENCE_PITCH_SHIFT 4
  236. #define I830_FENCE_REG_VALID (1<<0)
  237. #define I915_FENCE_MAX_PITCH_VAL 4
  238. #define I830_FENCE_MAX_PITCH_VAL 6
  239. #define I830_FENCE_MAX_SIZE_VAL (1<<8)
  240. #define I915_FENCE_START_MASK 0x0ff00000
  241. #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
  242. #define FENCE_REG_965_0 0x03000
  243. #define I965_FENCE_PITCH_SHIFT 2
  244. #define I965_FENCE_TILING_Y_SHIFT 1
  245. #define I965_FENCE_REG_VALID (1<<0)
  246. #define I965_FENCE_MAX_PITCH_VAL 0x0400
  247. #define FENCE_REG_SANDYBRIDGE_0 0x100000
  248. #define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
  249. /*
  250. * Instruction and interrupt control regs
  251. */
  252. #define PGTBL_ER 0x02024
  253. #define RENDER_RING_BASE 0x02000
  254. #define BSD_RING_BASE 0x04000
  255. #define GEN6_BSD_RING_BASE 0x12000
  256. #define BLT_RING_BASE 0x22000
  257. #define RING_TAIL(base) ((base)+0x30)
  258. #define RING_HEAD(base) ((base)+0x34)
  259. #define RING_START(base) ((base)+0x38)
  260. #define RING_CTL(base) ((base)+0x3c)
  261. #define RING_SYNC_0(base) ((base)+0x40)
  262. #define RING_SYNC_1(base) ((base)+0x44)
  263. #define RING_MAX_IDLE(base) ((base)+0x54)
  264. #define RING_HWS_PGA(base) ((base)+0x80)
  265. #define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
  266. #define RING_ACTHD(base) ((base)+0x74)
  267. #define RING_NOPID(base) ((base)+0x94)
  268. #define RING_IMR(base) ((base)+0xa8)
  269. #define TAIL_ADDR 0x001FFFF8
  270. #define HEAD_WRAP_COUNT 0xFFE00000
  271. #define HEAD_WRAP_ONE 0x00200000
  272. #define HEAD_ADDR 0x001FFFFC
  273. #define RING_NR_PAGES 0x001FF000
  274. #define RING_REPORT_MASK 0x00000006
  275. #define RING_REPORT_64K 0x00000002
  276. #define RING_REPORT_128K 0x00000004
  277. #define RING_NO_REPORT 0x00000000
  278. #define RING_VALID_MASK 0x00000001
  279. #define RING_VALID 0x00000001
  280. #define RING_INVALID 0x00000000
  281. #define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
  282. #define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
  283. #define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
  284. #if 0
  285. #define PRB0_TAIL 0x02030
  286. #define PRB0_HEAD 0x02034
  287. #define PRB0_START 0x02038
  288. #define PRB0_CTL 0x0203c
  289. #define PRB1_TAIL 0x02040 /* 915+ only */
  290. #define PRB1_HEAD 0x02044 /* 915+ only */
  291. #define PRB1_START 0x02048 /* 915+ only */
  292. #define PRB1_CTL 0x0204c /* 915+ only */
  293. #endif
  294. #define IPEIR_I965 0x02064
  295. #define IPEHR_I965 0x02068
  296. #define INSTDONE_I965 0x0206c
  297. #define INSTPS 0x02070 /* 965+ only */
  298. #define INSTDONE1 0x0207c /* 965+ only */
  299. #define ACTHD_I965 0x02074
  300. #define HWS_PGA 0x02080
  301. #define HWS_ADDRESS_MASK 0xfffff000
  302. #define HWS_START_ADDRESS_SHIFT 4
  303. #define PWRCTXA 0x2088 /* 965GM+ only */
  304. #define PWRCTX_EN (1<<0)
  305. #define IPEIR 0x02088
  306. #define IPEHR 0x0208c
  307. #define INSTDONE 0x02090
  308. #define NOPID 0x02094
  309. #define HWSTAM 0x02098
  310. #define VCS_INSTDONE 0x1206C
  311. #define VCS_IPEIR 0x12064
  312. #define VCS_IPEHR 0x12068
  313. #define VCS_ACTHD 0x12074
  314. #define BCS_INSTDONE 0x2206C
  315. #define BCS_IPEIR 0x22064
  316. #define BCS_IPEHR 0x22068
  317. #define BCS_ACTHD 0x22074
  318. #define ERROR_GEN6 0x040a0
  319. /* GM45+ chicken bits -- debug workaround bits that may be required
  320. * for various sorts of correct behavior. The top 16 bits of each are
  321. * the enables for writing to the corresponding low bit.
  322. */
  323. #define _3D_CHICKEN 0x02084
  324. #define _3D_CHICKEN2 0x0208c
  325. /* Disables pipelining of read flushes past the SF-WIZ interface.
  326. * Required on all Ironlake steppings according to the B-Spec, but the
  327. * particular danger of not doing so is not specified.
  328. */
  329. # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
  330. #define _3D_CHICKEN3 0x02090
  331. #define MI_MODE 0x0209c
  332. # define VS_TIMER_DISPATCH (1 << 6)
  333. # define MI_FLUSH_ENABLE (1 << 11)
  334. #define GFX_MODE 0x02520
  335. #define GFX_RUN_LIST_ENABLE (1<<15)
  336. #define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
  337. #define GFX_SURFACE_FAULT_ENABLE (1<<12)
  338. #define GFX_REPLAY_MODE (1<<11)
  339. #define GFX_PSMI_GRANULARITY (1<<10)
  340. #define GFX_PPGTT_ENABLE (1<<9)
  341. #define SCPD0 0x0209c /* 915+ only */
  342. #define IER 0x020a0
  343. #define IIR 0x020a4
  344. #define IMR 0x020a8
  345. #define ISR 0x020ac
  346. #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
  347. #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
  348. #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
  349. #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
  350. #define I915_HWB_OOM_INTERRUPT (1<<13)
  351. #define I915_SYNC_STATUS_INTERRUPT (1<<12)
  352. #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
  353. #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
  354. #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
  355. #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
  356. #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
  357. #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
  358. #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
  359. #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
  360. #define I915_DEBUG_INTERRUPT (1<<2)
  361. #define I915_USER_INTERRUPT (1<<1)
  362. #define I915_ASLE_INTERRUPT (1<<0)
  363. #define I915_BSD_USER_INTERRUPT (1<<25)
  364. #define EIR 0x020b0
  365. #define EMR 0x020b4
  366. #define ESR 0x020b8
  367. #define GM45_ERROR_PAGE_TABLE (1<<5)
  368. #define GM45_ERROR_MEM_PRIV (1<<4)
  369. #define I915_ERROR_PAGE_TABLE (1<<4)
  370. #define GM45_ERROR_CP_PRIV (1<<3)
  371. #define I915_ERROR_MEMORY_REFRESH (1<<1)
  372. #define I915_ERROR_INSTRUCTION (1<<0)
  373. #define INSTPM 0x020c0
  374. #define INSTPM_SELF_EN (1<<12) /* 915GM only */
  375. #define ACTHD 0x020c8
  376. #define FW_BLC 0x020d8
  377. #define FW_BLC2 0x020dc
  378. #define FW_BLC_SELF 0x020e0 /* 915+ only */
  379. #define FW_BLC_SELF_EN_MASK (1<<31)
  380. #define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
  381. #define FW_BLC_SELF_EN (1<<15) /* 945 only */
  382. #define MM_BURST_LENGTH 0x00700000
  383. #define MM_FIFO_WATERMARK 0x0001F000
  384. #define LM_BURST_LENGTH 0x00000700
  385. #define LM_FIFO_WATERMARK 0x0000001F
  386. #define MI_ARB_STATE 0x020e4 /* 915+ only */
  387. #define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
  388. /* Make render/texture TLB fetches lower priorty than associated data
  389. * fetches. This is not turned on by default
  390. */
  391. #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
  392. /* Isoch request wait on GTT enable (Display A/B/C streams).
  393. * Make isoch requests stall on the TLB update. May cause
  394. * display underruns (test mode only)
  395. */
  396. #define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
  397. /* Block grant count for isoch requests when block count is
  398. * set to a finite value.
  399. */
  400. #define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
  401. #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
  402. #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
  403. #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
  404. #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
  405. /* Enable render writes to complete in C2/C3/C4 power states.
  406. * If this isn't enabled, render writes are prevented in low
  407. * power states. That seems bad to me.
  408. */
  409. #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
  410. /* This acknowledges an async flip immediately instead
  411. * of waiting for 2TLB fetches.
  412. */
  413. #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
  414. /* Enables non-sequential data reads through arbiter
  415. */
  416. #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
  417. /* Disable FSB snooping of cacheable write cycles from binner/render
  418. * command stream
  419. */
  420. #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
  421. /* Arbiter time slice for non-isoch streams */
  422. #define MI_ARB_TIME_SLICE_MASK (7 << 5)
  423. #define MI_ARB_TIME_SLICE_1 (0 << 5)
  424. #define MI_ARB_TIME_SLICE_2 (1 << 5)
  425. #define MI_ARB_TIME_SLICE_4 (2 << 5)
  426. #define MI_ARB_TIME_SLICE_6 (3 << 5)
  427. #define MI_ARB_TIME_SLICE_8 (4 << 5)
  428. #define MI_ARB_TIME_SLICE_10 (5 << 5)
  429. #define MI_ARB_TIME_SLICE_14 (6 << 5)
  430. #define MI_ARB_TIME_SLICE_16 (7 << 5)
  431. /* Low priority grace period page size */
  432. #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
  433. #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
  434. /* Disable display A/B trickle feed */
  435. #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
  436. /* Set display plane priority */
  437. #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
  438. #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
  439. #define CACHE_MODE_0 0x02120 /* 915+ only */
  440. #define CM0_MASK_SHIFT 16
  441. #define CM0_IZ_OPT_DISABLE (1<<6)
  442. #define CM0_ZR_OPT_DISABLE (1<<5)
  443. #define CM0_DEPTH_EVICT_DISABLE (1<<4)
  444. #define CM0_COLOR_EVICT_DISABLE (1<<3)
  445. #define CM0_DEPTH_WRITE_DISABLE (1<<1)
  446. #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
  447. #define BB_ADDR 0x02140 /* 8 bytes */
  448. #define GFX_FLSH_CNTL 0x02170 /* 915+ only */
  449. #define ECOSKPD 0x021d0
  450. #define ECO_GATING_CX_ONLY (1<<3)
  451. #define ECO_FLIP_DONE (1<<0)
  452. /* GEN6 interrupt control */
  453. #define GEN6_RENDER_HWSTAM 0x2098
  454. #define GEN6_RENDER_IMR 0x20a8
  455. #define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
  456. #define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
  457. #define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
  458. #define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
  459. #define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
  460. #define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
  461. #define GEN6_RENDER_SYNC_STATUS (1 << 2)
  462. #define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
  463. #define GEN6_RENDER_USER_INTERRUPT (1 << 0)
  464. #define GEN6_BLITTER_HWSTAM 0x22098
  465. #define GEN6_BLITTER_IMR 0x220a8
  466. #define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
  467. #define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
  468. #define GEN6_BLITTER_SYNC_STATUS (1 << 24)
  469. #define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
  470. #define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
  471. #define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
  472. #define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
  473. #define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
  474. #define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
  475. #define GEN6_BSD_IMR 0x120a8
  476. #define GEN6_BSD_USER_INTERRUPT (1 << 12)
  477. #define GEN6_BSD_RNCID 0x12198
  478. /*
  479. * Framebuffer compression (915+ only)
  480. */
  481. #define FBC_CFB_BASE 0x03200 /* 4k page aligned */
  482. #define FBC_LL_BASE 0x03204 /* 4k page aligned */
  483. #define FBC_CONTROL 0x03208
  484. #define FBC_CTL_EN (1<<31)
  485. #define FBC_CTL_PERIODIC (1<<30)
  486. #define FBC_CTL_INTERVAL_SHIFT (16)
  487. #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
  488. #define FBC_CTL_C3_IDLE (1<<13)
  489. #define FBC_CTL_STRIDE_SHIFT (5)
  490. #define FBC_CTL_FENCENO (1<<0)
  491. #define FBC_COMMAND 0x0320c
  492. #define FBC_CMD_COMPRESS (1<<0)
  493. #define FBC_STATUS 0x03210
  494. #define FBC_STAT_COMPRESSING (1<<31)
  495. #define FBC_STAT_COMPRESSED (1<<30)
  496. #define FBC_STAT_MODIFIED (1<<29)
  497. #define FBC_STAT_CURRENT_LINE (1<<0)
  498. #define FBC_CONTROL2 0x03214
  499. #define FBC_CTL_FENCE_DBL (0<<4)
  500. #define FBC_CTL_IDLE_IMM (0<<2)
  501. #define FBC_CTL_IDLE_FULL (1<<2)
  502. #define FBC_CTL_IDLE_LINE (2<<2)
  503. #define FBC_CTL_IDLE_DEBUG (3<<2)
  504. #define FBC_CTL_CPU_FENCE (1<<1)
  505. #define FBC_CTL_PLANEA (0<<0)
  506. #define FBC_CTL_PLANEB (1<<0)
  507. #define FBC_FENCE_OFF 0x0321b
  508. #define FBC_TAG 0x03300
  509. #define FBC_LL_SIZE (1536)
  510. /* Framebuffer compression for GM45+ */
  511. #define DPFC_CB_BASE 0x3200
  512. #define DPFC_CONTROL 0x3208
  513. #define DPFC_CTL_EN (1<<31)
  514. #define DPFC_CTL_PLANEA (0<<30)
  515. #define DPFC_CTL_PLANEB (1<<30)
  516. #define DPFC_CTL_FENCE_EN (1<<29)
  517. #define DPFC_SR_EN (1<<10)
  518. #define DPFC_CTL_LIMIT_1X (0<<6)
  519. #define DPFC_CTL_LIMIT_2X (1<<6)
  520. #define DPFC_CTL_LIMIT_4X (2<<6)
  521. #define DPFC_RECOMP_CTL 0x320c
  522. #define DPFC_RECOMP_STALL_EN (1<<27)
  523. #define DPFC_RECOMP_STALL_WM_SHIFT (16)
  524. #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
  525. #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
  526. #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
  527. #define DPFC_STATUS 0x3210
  528. #define DPFC_INVAL_SEG_SHIFT (16)
  529. #define DPFC_INVAL_SEG_MASK (0x07ff0000)
  530. #define DPFC_COMP_SEG_SHIFT (0)
  531. #define DPFC_COMP_SEG_MASK (0x000003ff)
  532. #define DPFC_STATUS2 0x3214
  533. #define DPFC_FENCE_YOFF 0x3218
  534. #define DPFC_CHICKEN 0x3224
  535. #define DPFC_HT_MODIFY (1<<31)
  536. /* Framebuffer compression for Ironlake */
  537. #define ILK_DPFC_CB_BASE 0x43200
  538. #define ILK_DPFC_CONTROL 0x43208
  539. /* The bit 28-8 is reserved */
  540. #define DPFC_RESERVED (0x1FFFFF00)
  541. #define ILK_DPFC_RECOMP_CTL 0x4320c
  542. #define ILK_DPFC_STATUS 0x43210
  543. #define ILK_DPFC_FENCE_YOFF 0x43218
  544. #define ILK_DPFC_CHICKEN 0x43224
  545. #define ILK_FBC_RT_BASE 0x2128
  546. #define ILK_FBC_RT_VALID (1<<0)
  547. #define ILK_DISPLAY_CHICKEN1 0x42000
  548. #define ILK_FBCQ_DIS (1<<22)
  549. #define ILK_PABSTRETCH_DIS (1<<21)
  550. /*
  551. * Framebuffer compression for Sandybridge
  552. *
  553. * The following two registers are of type GTTMMADR
  554. */
  555. #define SNB_DPFC_CTL_SA 0x100100
  556. #define SNB_CPU_FENCE_ENABLE (1<<29)
  557. #define DPFC_CPU_FENCE_OFFSET 0x100104
  558. /*
  559. * GPIO regs
  560. */
  561. #define GPIOA 0x5010
  562. #define GPIOB 0x5014
  563. #define GPIOC 0x5018
  564. #define GPIOD 0x501c
  565. #define GPIOE 0x5020
  566. #define GPIOF 0x5024
  567. #define GPIOG 0x5028
  568. #define GPIOH 0x502c
  569. # define GPIO_CLOCK_DIR_MASK (1 << 0)
  570. # define GPIO_CLOCK_DIR_IN (0 << 1)
  571. # define GPIO_CLOCK_DIR_OUT (1 << 1)
  572. # define GPIO_CLOCK_VAL_MASK (1 << 2)
  573. # define GPIO_CLOCK_VAL_OUT (1 << 3)
  574. # define GPIO_CLOCK_VAL_IN (1 << 4)
  575. # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
  576. # define GPIO_DATA_DIR_MASK (1 << 8)
  577. # define GPIO_DATA_DIR_IN (0 << 9)
  578. # define GPIO_DATA_DIR_OUT (1 << 9)
  579. # define GPIO_DATA_VAL_MASK (1 << 10)
  580. # define GPIO_DATA_VAL_OUT (1 << 11)
  581. # define GPIO_DATA_VAL_IN (1 << 12)
  582. # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
  583. #define GMBUS0 0x5100 /* clock/port select */
  584. #define GMBUS_RATE_100KHZ (0<<8)
  585. #define GMBUS_RATE_50KHZ (1<<8)
  586. #define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
  587. #define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
  588. #define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
  589. #define GMBUS_PORT_DISABLED 0
  590. #define GMBUS_PORT_SSC 1
  591. #define GMBUS_PORT_VGADDC 2
  592. #define GMBUS_PORT_PANEL 3
  593. #define GMBUS_PORT_DPC 4 /* HDMIC */
  594. #define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
  595. /* 6 reserved */
  596. #define GMBUS_PORT_DPD 7 /* HDMID */
  597. #define GMBUS_NUM_PORTS 8
  598. #define GMBUS1 0x5104 /* command/status */
  599. #define GMBUS_SW_CLR_INT (1<<31)
  600. #define GMBUS_SW_RDY (1<<30)
  601. #define GMBUS_ENT (1<<29) /* enable timeout */
  602. #define GMBUS_CYCLE_NONE (0<<25)
  603. #define GMBUS_CYCLE_WAIT (1<<25)
  604. #define GMBUS_CYCLE_INDEX (2<<25)
  605. #define GMBUS_CYCLE_STOP (4<<25)
  606. #define GMBUS_BYTE_COUNT_SHIFT 16
  607. #define GMBUS_SLAVE_INDEX_SHIFT 8
  608. #define GMBUS_SLAVE_ADDR_SHIFT 1
  609. #define GMBUS_SLAVE_READ (1<<0)
  610. #define GMBUS_SLAVE_WRITE (0<<0)
  611. #define GMBUS2 0x5108 /* status */
  612. #define GMBUS_INUSE (1<<15)
  613. #define GMBUS_HW_WAIT_PHASE (1<<14)
  614. #define GMBUS_STALL_TIMEOUT (1<<13)
  615. #define GMBUS_INT (1<<12)
  616. #define GMBUS_HW_RDY (1<<11)
  617. #define GMBUS_SATOER (1<<10)
  618. #define GMBUS_ACTIVE (1<<9)
  619. #define GMBUS3 0x510c /* data buffer bytes 3-0 */
  620. #define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
  621. #define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
  622. #define GMBUS_NAK_EN (1<<3)
  623. #define GMBUS_IDLE_EN (1<<2)
  624. #define GMBUS_HW_WAIT_EN (1<<1)
  625. #define GMBUS_HW_RDY_EN (1<<0)
  626. #define GMBUS5 0x5120 /* byte index */
  627. #define GMBUS_2BYTE_INDEX_EN (1<<31)
  628. /*
  629. * Clock control & power management
  630. */
  631. #define VGA0 0x6000
  632. #define VGA1 0x6004
  633. #define VGA_PD 0x6010
  634. #define VGA0_PD_P2_DIV_4 (1 << 7)
  635. #define VGA0_PD_P1_DIV_2 (1 << 5)
  636. #define VGA0_PD_P1_SHIFT 0
  637. #define VGA0_PD_P1_MASK (0x1f << 0)
  638. #define VGA1_PD_P2_DIV_4 (1 << 15)
  639. #define VGA1_PD_P1_DIV_2 (1 << 13)
  640. #define VGA1_PD_P1_SHIFT 8
  641. #define VGA1_PD_P1_MASK (0x1f << 8)
  642. #define DPLL_A 0x06014
  643. #define DPLL_B 0x06018
  644. #define DPLL(pipe) _PIPE(pipe, DPLL_A, DPLL_B)
  645. #define DPLL_VCO_ENABLE (1 << 31)
  646. #define DPLL_DVO_HIGH_SPEED (1 << 30)
  647. #define DPLL_SYNCLOCK_ENABLE (1 << 29)
  648. #define DPLL_VGA_MODE_DIS (1 << 28)
  649. #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
  650. #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
  651. #define DPLL_MODE_MASK (3 << 26)
  652. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
  653. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
  654. #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
  655. #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
  656. #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
  657. #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
  658. #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
  659. #define SRX_INDEX 0x3c4
  660. #define SRX_DATA 0x3c5
  661. #define SR01 1
  662. #define SR01_SCREEN_OFF (1<<5)
  663. #define PPCR 0x61204
  664. #define PPCR_ON (1<<0)
  665. #define DVOB 0x61140
  666. #define DVOB_ON (1<<31)
  667. #define DVOC 0x61160
  668. #define DVOC_ON (1<<31)
  669. #define LVDS 0x61180
  670. #define LVDS_ON (1<<31)
  671. /* Scratch pad debug 0 reg:
  672. */
  673. #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
  674. /*
  675. * The i830 generation, in LVDS mode, defines P1 as the bit number set within
  676. * this field (only one bit may be set).
  677. */
  678. #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
  679. #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
  680. #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
  681. /* i830, required in DVO non-gang */
  682. #define PLL_P2_DIVIDE_BY_4 (1 << 23)
  683. #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
  684. #define PLL_REF_INPUT_DREFCLK (0 << 13)
  685. #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
  686. #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
  687. #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
  688. #define PLL_REF_INPUT_MASK (3 << 13)
  689. #define PLL_LOAD_PULSE_PHASE_SHIFT 9
  690. /* Ironlake */
  691. # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
  692. # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
  693. # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
  694. # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
  695. # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
  696. /*
  697. * Parallel to Serial Load Pulse phase selection.
  698. * Selects the phase for the 10X DPLL clock for the PCIe
  699. * digital display port. The range is 4 to 13; 10 or more
  700. * is just a flip delay. The default is 6
  701. */
  702. #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
  703. #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
  704. /*
  705. * SDVO multiplier for 945G/GM. Not used on 965.
  706. */
  707. #define SDVO_MULTIPLIER_MASK 0x000000ff
  708. #define SDVO_MULTIPLIER_SHIFT_HIRES 4
  709. #define SDVO_MULTIPLIER_SHIFT_VGA 0
  710. #define DPLL_A_MD 0x0601c /* 965+ only */
  711. /*
  712. * UDI pixel divider, controlling how many pixels are stuffed into a packet.
  713. *
  714. * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
  715. */
  716. #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
  717. #define DPLL_MD_UDI_DIVIDER_SHIFT 24
  718. /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
  719. #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
  720. #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
  721. /*
  722. * SDVO/UDI pixel multiplier.
  723. *
  724. * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
  725. * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
  726. * modes, the bus rate would be below the limits, so SDVO allows for stuffing
  727. * dummy bytes in the datastream at an increased clock rate, with both sides of
  728. * the link knowing how many bytes are fill.
  729. *
  730. * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
  731. * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
  732. * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
  733. * through an SDVO command.
  734. *
  735. * This register field has values of multiplication factor minus 1, with
  736. * a maximum multiplier of 5 for SDVO.
  737. */
  738. #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
  739. #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
  740. /*
  741. * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
  742. * This best be set to the default value (3) or the CRT won't work. No,
  743. * I don't entirely understand what this does...
  744. */
  745. #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
  746. #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
  747. #define DPLL_B_MD 0x06020 /* 965+ only */
  748. #define DPLL_MD(pipe) _PIPE(pipe, DPLL_A_MD, DPLL_B_MD)
  749. #define FPA0 0x06040
  750. #define FPA1 0x06044
  751. #define FPB0 0x06048
  752. #define FPB1 0x0604c
  753. #define FP0(pipe) _PIPE(pipe, FPA0, FPB0)
  754. #define FP1(pipe) _PIPE(pipe, FPA1, FPB1)
  755. #define FP_N_DIV_MASK 0x003f0000
  756. #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
  757. #define FP_N_DIV_SHIFT 16
  758. #define FP_M1_DIV_MASK 0x00003f00
  759. #define FP_M1_DIV_SHIFT 8
  760. #define FP_M2_DIV_MASK 0x0000003f
  761. #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
  762. #define FP_M2_DIV_SHIFT 0
  763. #define DPLL_TEST 0x606c
  764. #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
  765. #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
  766. #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
  767. #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
  768. #define DPLLB_TEST_N_BYPASS (1 << 19)
  769. #define DPLLB_TEST_M_BYPASS (1 << 18)
  770. #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
  771. #define DPLLA_TEST_N_BYPASS (1 << 3)
  772. #define DPLLA_TEST_M_BYPASS (1 << 2)
  773. #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
  774. #define D_STATE 0x6104
  775. #define DSTATE_GFX_RESET_I830 (1<<6)
  776. #define DSTATE_PLL_D3_OFF (1<<3)
  777. #define DSTATE_GFX_CLOCK_GATING (1<<1)
  778. #define DSTATE_DOT_CLOCK_GATING (1<<0)
  779. #define DSPCLK_GATE_D 0x6200
  780. # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
  781. # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
  782. # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
  783. # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
  784. # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
  785. # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
  786. # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
  787. # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
  788. # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
  789. # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
  790. # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
  791. # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
  792. # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
  793. # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
  794. # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
  795. # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
  796. # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
  797. # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
  798. # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
  799. # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
  800. # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
  801. # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
  802. # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
  803. # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
  804. # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
  805. # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
  806. # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
  807. # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
  808. /**
  809. * This bit must be set on the 830 to prevent hangs when turning off the
  810. * overlay scaler.
  811. */
  812. # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
  813. # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
  814. # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
  815. # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
  816. # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
  817. #define RENCLK_GATE_D1 0x6204
  818. # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
  819. # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
  820. # define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
  821. # define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
  822. # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
  823. # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
  824. # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
  825. # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
  826. # define MAG_CLOCK_GATE_DISABLE (1 << 5)
  827. /** This bit must be unset on 855,865 */
  828. # define MECI_CLOCK_GATE_DISABLE (1 << 4)
  829. # define DCMP_CLOCK_GATE_DISABLE (1 << 3)
  830. # define MEC_CLOCK_GATE_DISABLE (1 << 2)
  831. # define MECO_CLOCK_GATE_DISABLE (1 << 1)
  832. /** This bit must be set on 855,865. */
  833. # define SV_CLOCK_GATE_DISABLE (1 << 0)
  834. # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
  835. # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
  836. # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
  837. # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
  838. # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
  839. # define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
  840. # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
  841. # define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
  842. # define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
  843. # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
  844. # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
  845. # define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
  846. # define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
  847. # define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
  848. # define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
  849. # define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
  850. # define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
  851. # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
  852. /** This bit must always be set on 965G/965GM */
  853. # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
  854. # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
  855. # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
  856. # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
  857. # define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
  858. # define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
  859. /** This bit must always be set on 965G */
  860. # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
  861. # define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
  862. # define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
  863. # define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
  864. # define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
  865. # define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
  866. # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
  867. # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
  868. # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
  869. # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
  870. # define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
  871. # define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
  872. # define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
  873. # define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
  874. # define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
  875. # define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
  876. # define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
  877. # define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
  878. # define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
  879. #define RENCLK_GATE_D2 0x6208
  880. #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
  881. #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
  882. #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
  883. #define RAMCLK_GATE_D 0x6210 /* CRL only */
  884. #define DEUC 0x6214 /* CRL only */
  885. /*
  886. * Palette regs
  887. */
  888. #define PALETTE_A 0x0a000
  889. #define PALETTE_B 0x0a800
  890. /* MCH MMIO space */
  891. /*
  892. * MCHBAR mirror.
  893. *
  894. * This mirrors the MCHBAR MMIO space whose location is determined by
  895. * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
  896. * every way. It is not accessible from the CP register read instructions.
  897. *
  898. */
  899. #define MCHBAR_MIRROR_BASE 0x10000
  900. #define MCHBAR_MIRROR_BASE_SNB 0x140000
  901. /** 915-945 and GM965 MCH register controlling DRAM channel access */
  902. #define DCC 0x10200
  903. #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
  904. #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
  905. #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
  906. #define DCC_ADDRESSING_MODE_MASK (3 << 0)
  907. #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
  908. #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
  909. /** Pineview MCH register contains DDR3 setting */
  910. #define CSHRDDR3CTL 0x101a8
  911. #define CSHRDDR3CTL_DDR3 (1 << 2)
  912. /** 965 MCH register controlling DRAM channel configuration */
  913. #define C0DRB3 0x10206
  914. #define C1DRB3 0x10606
  915. /* Clocking configuration register */
  916. #define CLKCFG 0x10c00
  917. #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
  918. #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
  919. #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
  920. #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
  921. #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
  922. #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
  923. /* Note, below two are guess */
  924. #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
  925. #define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
  926. #define CLKCFG_FSB_MASK (7 << 0)
  927. #define CLKCFG_MEM_533 (1 << 4)
  928. #define CLKCFG_MEM_667 (2 << 4)
  929. #define CLKCFG_MEM_800 (3 << 4)
  930. #define CLKCFG_MEM_MASK (7 << 4)
  931. #define TSC1 0x11001
  932. #define TSE (1<<0)
  933. #define TR1 0x11006
  934. #define TSFS 0x11020
  935. #define TSFS_SLOPE_MASK 0x0000ff00
  936. #define TSFS_SLOPE_SHIFT 8
  937. #define TSFS_INTR_MASK 0x000000ff
  938. #define CRSTANDVID 0x11100
  939. #define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
  940. #define PXVFREQ_PX_MASK 0x7f000000
  941. #define PXVFREQ_PX_SHIFT 24
  942. #define VIDFREQ_BASE 0x11110
  943. #define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
  944. #define VIDFREQ2 0x11114
  945. #define VIDFREQ3 0x11118
  946. #define VIDFREQ4 0x1111c
  947. #define VIDFREQ_P0_MASK 0x1f000000
  948. #define VIDFREQ_P0_SHIFT 24
  949. #define VIDFREQ_P0_CSCLK_MASK 0x00f00000
  950. #define VIDFREQ_P0_CSCLK_SHIFT 20
  951. #define VIDFREQ_P0_CRCLK_MASK 0x000f0000
  952. #define VIDFREQ_P0_CRCLK_SHIFT 16
  953. #define VIDFREQ_P1_MASK 0x00001f00
  954. #define VIDFREQ_P1_SHIFT 8
  955. #define VIDFREQ_P1_CSCLK_MASK 0x000000f0
  956. #define VIDFREQ_P1_CSCLK_SHIFT 4
  957. #define VIDFREQ_P1_CRCLK_MASK 0x0000000f
  958. #define INTTOEXT_BASE_ILK 0x11300
  959. #define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
  960. #define INTTOEXT_MAP3_SHIFT 24
  961. #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
  962. #define INTTOEXT_MAP2_SHIFT 16
  963. #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
  964. #define INTTOEXT_MAP1_SHIFT 8
  965. #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
  966. #define INTTOEXT_MAP0_SHIFT 0
  967. #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
  968. #define MEMSWCTL 0x11170 /* Ironlake only */
  969. #define MEMCTL_CMD_MASK 0xe000
  970. #define MEMCTL_CMD_SHIFT 13
  971. #define MEMCTL_CMD_RCLK_OFF 0
  972. #define MEMCTL_CMD_RCLK_ON 1
  973. #define MEMCTL_CMD_CHFREQ 2
  974. #define MEMCTL_CMD_CHVID 3
  975. #define MEMCTL_CMD_VMMOFF 4
  976. #define MEMCTL_CMD_VMMON 5
  977. #define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
  978. when command complete */
  979. #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
  980. #define MEMCTL_FREQ_SHIFT 8
  981. #define MEMCTL_SFCAVM (1<<7)
  982. #define MEMCTL_TGT_VID_MASK 0x007f
  983. #define MEMIHYST 0x1117c
  984. #define MEMINTREN 0x11180 /* 16 bits */
  985. #define MEMINT_RSEXIT_EN (1<<8)
  986. #define MEMINT_CX_SUPR_EN (1<<7)
  987. #define MEMINT_CONT_BUSY_EN (1<<6)
  988. #define MEMINT_AVG_BUSY_EN (1<<5)
  989. #define MEMINT_EVAL_CHG_EN (1<<4)
  990. #define MEMINT_MON_IDLE_EN (1<<3)
  991. #define MEMINT_UP_EVAL_EN (1<<2)
  992. #define MEMINT_DOWN_EVAL_EN (1<<1)
  993. #define MEMINT_SW_CMD_EN (1<<0)
  994. #define MEMINTRSTR 0x11182 /* 16 bits */
  995. #define MEM_RSEXIT_MASK 0xc000
  996. #define MEM_RSEXIT_SHIFT 14
  997. #define MEM_CONT_BUSY_MASK 0x3000
  998. #define MEM_CONT_BUSY_SHIFT 12
  999. #define MEM_AVG_BUSY_MASK 0x0c00
  1000. #define MEM_AVG_BUSY_SHIFT 10
  1001. #define MEM_EVAL_CHG_MASK 0x0300
  1002. #define MEM_EVAL_BUSY_SHIFT 8
  1003. #define MEM_MON_IDLE_MASK 0x00c0
  1004. #define MEM_MON_IDLE_SHIFT 6
  1005. #define MEM_UP_EVAL_MASK 0x0030
  1006. #define MEM_UP_EVAL_SHIFT 4
  1007. #define MEM_DOWN_EVAL_MASK 0x000c
  1008. #define MEM_DOWN_EVAL_SHIFT 2
  1009. #define MEM_SW_CMD_MASK 0x0003
  1010. #define MEM_INT_STEER_GFX 0
  1011. #define MEM_INT_STEER_CMR 1
  1012. #define MEM_INT_STEER_SMI 2
  1013. #define MEM_INT_STEER_SCI 3
  1014. #define MEMINTRSTS 0x11184
  1015. #define MEMINT_RSEXIT (1<<7)
  1016. #define MEMINT_CONT_BUSY (1<<6)
  1017. #define MEMINT_AVG_BUSY (1<<5)
  1018. #define MEMINT_EVAL_CHG (1<<4)
  1019. #define MEMINT_MON_IDLE (1<<3)
  1020. #define MEMINT_UP_EVAL (1<<2)
  1021. #define MEMINT_DOWN_EVAL (1<<1)
  1022. #define MEMINT_SW_CMD (1<<0)
  1023. #define MEMMODECTL 0x11190
  1024. #define MEMMODE_BOOST_EN (1<<31)
  1025. #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
  1026. #define MEMMODE_BOOST_FREQ_SHIFT 24
  1027. #define MEMMODE_IDLE_MODE_MASK 0x00030000
  1028. #define MEMMODE_IDLE_MODE_SHIFT 16
  1029. #define MEMMODE_IDLE_MODE_EVAL 0
  1030. #define MEMMODE_IDLE_MODE_CONT 1
  1031. #define MEMMODE_HWIDLE_EN (1<<15)
  1032. #define MEMMODE_SWMODE_EN (1<<14)
  1033. #define MEMMODE_RCLK_GATE (1<<13)
  1034. #define MEMMODE_HW_UPDATE (1<<12)
  1035. #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
  1036. #define MEMMODE_FSTART_SHIFT 8
  1037. #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
  1038. #define MEMMODE_FMAX_SHIFT 4
  1039. #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
  1040. #define RCBMAXAVG 0x1119c
  1041. #define MEMSWCTL2 0x1119e /* Cantiga only */
  1042. #define SWMEMCMD_RENDER_OFF (0 << 13)
  1043. #define SWMEMCMD_RENDER_ON (1 << 13)
  1044. #define SWMEMCMD_SWFREQ (2 << 13)
  1045. #define SWMEMCMD_TARVID (3 << 13)
  1046. #define SWMEMCMD_VRM_OFF (4 << 13)
  1047. #define SWMEMCMD_VRM_ON (5 << 13)
  1048. #define CMDSTS (1<<12)
  1049. #define SFCAVM (1<<11)
  1050. #define SWFREQ_MASK 0x0380 /* P0-7 */
  1051. #define SWFREQ_SHIFT 7
  1052. #define TARVID_MASK 0x001f
  1053. #define MEMSTAT_CTG 0x111a0
  1054. #define RCBMINAVG 0x111a0
  1055. #define RCUPEI 0x111b0
  1056. #define RCDNEI 0x111b4
  1057. #define RSTDBYCTL 0x111b8
  1058. #define RS1EN (1<<31)
  1059. #define RS2EN (1<<30)
  1060. #define RS3EN (1<<29)
  1061. #define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
  1062. #define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
  1063. #define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
  1064. #define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
  1065. #define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
  1066. #define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
  1067. #define RSX_STATUS_MASK (7<<20)
  1068. #define RSX_STATUS_ON (0<<20)
  1069. #define RSX_STATUS_RC1 (1<<20)
  1070. #define RSX_STATUS_RC1E (2<<20)
  1071. #define RSX_STATUS_RS1 (3<<20)
  1072. #define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
  1073. #define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
  1074. #define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
  1075. #define RSX_STATUS_RSVD2 (7<<20)
  1076. #define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
  1077. #define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
  1078. #define JRSC (1<<17) /* rsx coupled to cpu c-state */
  1079. #define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
  1080. #define RS1CONTSAV_MASK (3<<14)
  1081. #define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
  1082. #define RS1CONTSAV_RSVD (1<<14)
  1083. #define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
  1084. #define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
  1085. #define NORMSLEXLAT_MASK (3<<12)
  1086. #define SLOW_RS123 (0<<12)
  1087. #define SLOW_RS23 (1<<12)
  1088. #define SLOW_RS3 (2<<12)
  1089. #define NORMAL_RS123 (3<<12)
  1090. #define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
  1091. #define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
  1092. #define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
  1093. #define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
  1094. #define RS_CSTATE_MASK (3<<4)
  1095. #define RS_CSTATE_C367_RS1 (0<<4)
  1096. #define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
  1097. #define RS_CSTATE_RSVD (2<<4)
  1098. #define RS_CSTATE_C367_RS2 (3<<4)
  1099. #define REDSAVES (1<<3) /* no context save if was idle during rs0 */
  1100. #define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
  1101. #define VIDCTL 0x111c0
  1102. #define VIDSTS 0x111c8
  1103. #define VIDSTART 0x111cc /* 8 bits */
  1104. #define MEMSTAT_ILK 0x111f8
  1105. #define MEMSTAT_VID_MASK 0x7f00
  1106. #define MEMSTAT_VID_SHIFT 8
  1107. #define MEMSTAT_PSTATE_MASK 0x00f8
  1108. #define MEMSTAT_PSTATE_SHIFT 3
  1109. #define MEMSTAT_MON_ACTV (1<<2)
  1110. #define MEMSTAT_SRC_CTL_MASK 0x0003
  1111. #define MEMSTAT_SRC_CTL_CORE 0
  1112. #define MEMSTAT_SRC_CTL_TRB 1
  1113. #define MEMSTAT_SRC_CTL_THM 2
  1114. #define MEMSTAT_SRC_CTL_STDBY 3
  1115. #define RCPREVBSYTUPAVG 0x113b8
  1116. #define RCPREVBSYTDNAVG 0x113bc
  1117. #define PMMISC 0x11214
  1118. #define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
  1119. #define SDEW 0x1124c
  1120. #define CSIEW0 0x11250
  1121. #define CSIEW1 0x11254
  1122. #define CSIEW2 0x11258
  1123. #define PEW 0x1125c
  1124. #define DEW 0x11270
  1125. #define MCHAFE 0x112c0
  1126. #define CSIEC 0x112e0
  1127. #define DMIEC 0x112e4
  1128. #define DDREC 0x112e8
  1129. #define PEG0EC 0x112ec
  1130. #define PEG1EC 0x112f0
  1131. #define GFXEC 0x112f4
  1132. #define RPPREVBSYTUPAVG 0x113b8
  1133. #define RPPREVBSYTDNAVG 0x113bc
  1134. #define ECR 0x11600
  1135. #define ECR_GPFE (1<<31)
  1136. #define ECR_IMONE (1<<30)
  1137. #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
  1138. #define OGW0 0x11608
  1139. #define OGW1 0x1160c
  1140. #define EG0 0x11610
  1141. #define EG1 0x11614
  1142. #define EG2 0x11618
  1143. #define EG3 0x1161c
  1144. #define EG4 0x11620
  1145. #define EG5 0x11624
  1146. #define EG6 0x11628
  1147. #define EG7 0x1162c
  1148. #define PXW 0x11664
  1149. #define PXWL 0x11680
  1150. #define LCFUSE02 0x116c0
  1151. #define LCFUSE_HIV_MASK 0x000000ff
  1152. #define CSIPLL0 0x12c10
  1153. #define DDRMPLL1 0X12c20
  1154. #define PEG_BAND_GAP_DATA 0x14d68
  1155. #define GEN6_GT_PERF_STATUS 0x145948
  1156. #define GEN6_RP_STATE_LIMITS 0x145994
  1157. #define GEN6_RP_STATE_CAP 0x145998
  1158. /*
  1159. * Logical Context regs
  1160. */
  1161. #define CCID 0x2180
  1162. #define CCID_EN (1<<0)
  1163. /*
  1164. * Overlay regs
  1165. */
  1166. #define OVADD 0x30000
  1167. #define DOVSTA 0x30008
  1168. #define OC_BUF (0x3<<20)
  1169. #define OGAMC5 0x30010
  1170. #define OGAMC4 0x30014
  1171. #define OGAMC3 0x30018
  1172. #define OGAMC2 0x3001c
  1173. #define OGAMC1 0x30020
  1174. #define OGAMC0 0x30024
  1175. /*
  1176. * Display engine regs
  1177. */
  1178. /* Pipe A timing regs */
  1179. #define HTOTAL_A 0x60000
  1180. #define HBLANK_A 0x60004
  1181. #define HSYNC_A 0x60008
  1182. #define VTOTAL_A 0x6000c
  1183. #define VBLANK_A 0x60010
  1184. #define VSYNC_A 0x60014
  1185. #define PIPEASRC 0x6001c
  1186. #define BCLRPAT_A 0x60020
  1187. /* Pipe B timing regs */
  1188. #define HTOTAL_B 0x61000
  1189. #define HBLANK_B 0x61004
  1190. #define HSYNC_B 0x61008
  1191. #define VTOTAL_B 0x6100c
  1192. #define VBLANK_B 0x61010
  1193. #define VSYNC_B 0x61014
  1194. #define PIPEBSRC 0x6101c
  1195. #define BCLRPAT_B 0x61020
  1196. #define HTOTAL(pipe) _PIPE(pipe, HTOTAL_A, HTOTAL_B)
  1197. #define HBLANK(pipe) _PIPE(pipe, HBLANK_A, HBLANK_B)
  1198. #define HSYNC(pipe) _PIPE(pipe, HSYNC_A, HSYNC_B)
  1199. #define VTOTAL(pipe) _PIPE(pipe, VTOTAL_A, VTOTAL_B)
  1200. #define VBLANK(pipe) _PIPE(pipe, VBLANK_A, VBLANK_B)
  1201. #define VSYNC(pipe) _PIPE(pipe, VSYNC_A, VSYNC_B)
  1202. #define BCLRPAT(pipe) _PIPE(pipe, BCLRPAT_A, BCLRPAT_B)
  1203. /* VGA port control */
  1204. #define ADPA 0x61100
  1205. #define ADPA_DAC_ENABLE (1<<31)
  1206. #define ADPA_DAC_DISABLE 0
  1207. #define ADPA_PIPE_SELECT_MASK (1<<30)
  1208. #define ADPA_PIPE_A_SELECT 0
  1209. #define ADPA_PIPE_B_SELECT (1<<30)
  1210. #define ADPA_USE_VGA_HVPOLARITY (1<<15)
  1211. #define ADPA_SETS_HVPOLARITY 0
  1212. #define ADPA_VSYNC_CNTL_DISABLE (1<<11)
  1213. #define ADPA_VSYNC_CNTL_ENABLE 0
  1214. #define ADPA_HSYNC_CNTL_DISABLE (1<<10)
  1215. #define ADPA_HSYNC_CNTL_ENABLE 0
  1216. #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
  1217. #define ADPA_VSYNC_ACTIVE_LOW 0
  1218. #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
  1219. #define ADPA_HSYNC_ACTIVE_LOW 0
  1220. #define ADPA_DPMS_MASK (~(3<<10))
  1221. #define ADPA_DPMS_ON (0<<10)
  1222. #define ADPA_DPMS_SUSPEND (1<<10)
  1223. #define ADPA_DPMS_STANDBY (2<<10)
  1224. #define ADPA_DPMS_OFF (3<<10)
  1225. /* Hotplug control (945+ only) */
  1226. #define PORT_HOTPLUG_EN 0x61110
  1227. #define HDMIB_HOTPLUG_INT_EN (1 << 29)
  1228. #define DPB_HOTPLUG_INT_EN (1 << 29)
  1229. #define HDMIC_HOTPLUG_INT_EN (1 << 28)
  1230. #define DPC_HOTPLUG_INT_EN (1 << 28)
  1231. #define HDMID_HOTPLUG_INT_EN (1 << 27)
  1232. #define DPD_HOTPLUG_INT_EN (1 << 27)
  1233. #define SDVOB_HOTPLUG_INT_EN (1 << 26)
  1234. #define SDVOC_HOTPLUG_INT_EN (1 << 25)
  1235. #define TV_HOTPLUG_INT_EN (1 << 18)
  1236. #define CRT_HOTPLUG_INT_EN (1 << 9)
  1237. #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
  1238. #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
  1239. /* must use period 64 on GM45 according to docs */
  1240. #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
  1241. #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
  1242. #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
  1243. #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
  1244. #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
  1245. #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
  1246. #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
  1247. #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
  1248. #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
  1249. #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
  1250. #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
  1251. #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
  1252. #define PORT_HOTPLUG_STAT 0x61114
  1253. #define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
  1254. #define DPB_HOTPLUG_INT_STATUS (1 << 29)
  1255. #define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
  1256. #define DPC_HOTPLUG_INT_STATUS (1 << 28)
  1257. #define HDMID_HOTPLUG_INT_STATUS (1 << 27)
  1258. #define DPD_HOTPLUG_INT_STATUS (1 << 27)
  1259. #define CRT_HOTPLUG_INT_STATUS (1 << 11)
  1260. #define TV_HOTPLUG_INT_STATUS (1 << 10)
  1261. #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
  1262. #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
  1263. #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
  1264. #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
  1265. #define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
  1266. #define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
  1267. /* SDVO port control */
  1268. #define SDVOB 0x61140
  1269. #define SDVOC 0x61160
  1270. #define SDVO_ENABLE (1 << 31)
  1271. #define SDVO_PIPE_B_SELECT (1 << 30)
  1272. #define SDVO_STALL_SELECT (1 << 29)
  1273. #define SDVO_INTERRUPT_ENABLE (1 << 26)
  1274. /**
  1275. * 915G/GM SDVO pixel multiplier.
  1276. *
  1277. * Programmed value is multiplier - 1, up to 5x.
  1278. *
  1279. * \sa DPLL_MD_UDI_MULTIPLIER_MASK
  1280. */
  1281. #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
  1282. #define SDVO_PORT_MULTIPLY_SHIFT 23
  1283. #define SDVO_PHASE_SELECT_MASK (15 << 19)
  1284. #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
  1285. #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
  1286. #define SDVOC_GANG_MODE (1 << 16)
  1287. #define SDVO_ENCODING_SDVO (0x0 << 10)
  1288. #define SDVO_ENCODING_HDMI (0x2 << 10)
  1289. /** Requird for HDMI operation */
  1290. #define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
  1291. #define SDVO_BORDER_ENABLE (1 << 7)
  1292. #define SDVO_AUDIO_ENABLE (1 << 6)
  1293. /** New with 965, default is to be set */
  1294. #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
  1295. /** New with 965, default is to be set */
  1296. #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
  1297. #define SDVOB_PCIE_CONCURRENCY (1 << 3)
  1298. #define SDVO_DETECTED (1 << 2)
  1299. /* Bits to be preserved when writing */
  1300. #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
  1301. #define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
  1302. /* DVO port control */
  1303. #define DVOA 0x61120
  1304. #define DVOB 0x61140
  1305. #define DVOC 0x61160
  1306. #define DVO_ENABLE (1 << 31)
  1307. #define DVO_PIPE_B_SELECT (1 << 30)
  1308. #define DVO_PIPE_STALL_UNUSED (0 << 28)
  1309. #define DVO_PIPE_STALL (1 << 28)
  1310. #define DVO_PIPE_STALL_TV (2 << 28)
  1311. #define DVO_PIPE_STALL_MASK (3 << 28)
  1312. #define DVO_USE_VGA_SYNC (1 << 15)
  1313. #define DVO_DATA_ORDER_I740 (0 << 14)
  1314. #define DVO_DATA_ORDER_FP (1 << 14)
  1315. #define DVO_VSYNC_DISABLE (1 << 11)
  1316. #define DVO_HSYNC_DISABLE (1 << 10)
  1317. #define DVO_VSYNC_TRISTATE (1 << 9)
  1318. #define DVO_HSYNC_TRISTATE (1 << 8)
  1319. #define DVO_BORDER_ENABLE (1 << 7)
  1320. #define DVO_DATA_ORDER_GBRG (1 << 6)
  1321. #define DVO_DATA_ORDER_RGGB (0 << 6)
  1322. #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
  1323. #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
  1324. #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
  1325. #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
  1326. #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
  1327. #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
  1328. #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
  1329. #define DVO_PRESERVE_MASK (0x7<<24)
  1330. #define DVOA_SRCDIM 0x61124
  1331. #define DVOB_SRCDIM 0x61144
  1332. #define DVOC_SRCDIM 0x61164
  1333. #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
  1334. #define DVO_SRCDIM_VERTICAL_SHIFT 0
  1335. /* LVDS port control */
  1336. #define LVDS 0x61180
  1337. /*
  1338. * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
  1339. * the DPLL semantics change when the LVDS is assigned to that pipe.
  1340. */
  1341. #define LVDS_PORT_EN (1 << 31)
  1342. /* Selects pipe B for LVDS data. Must be set on pre-965. */
  1343. #define LVDS_PIPEB_SELECT (1 << 30)
  1344. /* LVDS dithering flag on 965/g4x platform */
  1345. #define LVDS_ENABLE_DITHER (1 << 25)
  1346. /* Enable border for unscaled (or aspect-scaled) display */
  1347. #define LVDS_BORDER_ENABLE (1 << 15)
  1348. /*
  1349. * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
  1350. * pixel.
  1351. */
  1352. #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
  1353. #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
  1354. #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
  1355. /*
  1356. * Controls the A3 data pair, which contains the additional LSBs for 24 bit
  1357. * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
  1358. * on.
  1359. */
  1360. #define LVDS_A3_POWER_MASK (3 << 6)
  1361. #define LVDS_A3_POWER_DOWN (0 << 6)
  1362. #define LVDS_A3_POWER_UP (3 << 6)
  1363. /*
  1364. * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
  1365. * is set.
  1366. */
  1367. #define LVDS_CLKB_POWER_MASK (3 << 4)
  1368. #define LVDS_CLKB_POWER_DOWN (0 << 4)
  1369. #define LVDS_CLKB_POWER_UP (3 << 4)
  1370. /*
  1371. * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
  1372. * setting for whether we are in dual-channel mode. The B3 pair will
  1373. * additionally only be powered up when LVDS_A3_POWER_UP is set.
  1374. */
  1375. #define LVDS_B0B3_POWER_MASK (3 << 2)
  1376. #define LVDS_B0B3_POWER_DOWN (0 << 2)
  1377. #define LVDS_B0B3_POWER_UP (3 << 2)
  1378. /* Video Data Island Packet control */
  1379. #define VIDEO_DIP_DATA 0x61178
  1380. #define VIDEO_DIP_CTL 0x61170
  1381. #define VIDEO_DIP_ENABLE (1 << 31)
  1382. #define VIDEO_DIP_PORT_B (1 << 29)
  1383. #define VIDEO_DIP_PORT_C (2 << 29)
  1384. #define VIDEO_DIP_ENABLE_AVI (1 << 21)
  1385. #define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
  1386. #define VIDEO_DIP_ENABLE_SPD (8 << 21)
  1387. #define VIDEO_DIP_SELECT_AVI (0 << 19)
  1388. #define VIDEO_DIP_SELECT_VENDOR (1 << 19)
  1389. #define VIDEO_DIP_SELECT_SPD (3 << 19)
  1390. #define VIDEO_DIP_FREQ_ONCE (0 << 16)
  1391. #define VIDEO_DIP_FREQ_VSYNC (1 << 16)
  1392. #define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
  1393. /* Panel power sequencing */
  1394. #define PP_STATUS 0x61200
  1395. #define PP_ON (1 << 31)
  1396. /*
  1397. * Indicates that all dependencies of the panel are on:
  1398. *
  1399. * - PLL enabled
  1400. * - pipe enabled
  1401. * - LVDS/DVOB/DVOC on
  1402. */
  1403. #define PP_READY (1 << 30)
  1404. #define PP_SEQUENCE_NONE (0 << 28)
  1405. #define PP_SEQUENCE_ON (1 << 28)
  1406. #define PP_SEQUENCE_OFF (2 << 28)
  1407. #define PP_SEQUENCE_MASK 0x30000000
  1408. #define PP_CYCLE_DELAY_ACTIVE (1 << 27)
  1409. #define PP_SEQUENCE_STATE_ON_IDLE (1 << 3)
  1410. #define PP_SEQUENCE_STATE_MASK 0x0000000f
  1411. #define PP_CONTROL 0x61204
  1412. #define POWER_TARGET_ON (1 << 0)
  1413. #define PP_ON_DELAYS 0x61208
  1414. #define PP_OFF_DELAYS 0x6120c
  1415. #define PP_DIVISOR 0x61210
  1416. /* Panel fitting */
  1417. #define PFIT_CONTROL 0x61230
  1418. #define PFIT_ENABLE (1 << 31)
  1419. #define PFIT_PIPE_MASK (3 << 29)
  1420. #define PFIT_PIPE_SHIFT 29
  1421. #define VERT_INTERP_DISABLE (0 << 10)
  1422. #define VERT_INTERP_BILINEAR (1 << 10)
  1423. #define VERT_INTERP_MASK (3 << 10)
  1424. #define VERT_AUTO_SCALE (1 << 9)
  1425. #define HORIZ_INTERP_DISABLE (0 << 6)
  1426. #define HORIZ_INTERP_BILINEAR (1 << 6)
  1427. #define HORIZ_INTERP_MASK (3 << 6)
  1428. #define HORIZ_AUTO_SCALE (1 << 5)
  1429. #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
  1430. #define PFIT_FILTER_FUZZY (0 << 24)
  1431. #define PFIT_SCALING_AUTO (0 << 26)
  1432. #define PFIT_SCALING_PROGRAMMED (1 << 26)
  1433. #define PFIT_SCALING_PILLAR (2 << 26)
  1434. #define PFIT_SCALING_LETTER (3 << 26)
  1435. #define PFIT_PGM_RATIOS 0x61234
  1436. #define PFIT_VERT_SCALE_MASK 0xfff00000
  1437. #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
  1438. /* Pre-965 */
  1439. #define PFIT_VERT_SCALE_SHIFT 20
  1440. #define PFIT_VERT_SCALE_MASK 0xfff00000
  1441. #define PFIT_HORIZ_SCALE_SHIFT 4
  1442. #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
  1443. /* 965+ */
  1444. #define PFIT_VERT_SCALE_SHIFT_965 16
  1445. #define PFIT_VERT_SCALE_MASK_965 0x1fff0000
  1446. #define PFIT_HORIZ_SCALE_SHIFT_965 0
  1447. #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
  1448. #define PFIT_AUTO_RATIOS 0x61238
  1449. /* Backlight control */
  1450. #define BLC_PWM_CTL 0x61254
  1451. #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
  1452. #define BLC_PWM_CTL2 0x61250 /* 965+ only */
  1453. #define BLM_COMBINATION_MODE (1 << 30)
  1454. /*
  1455. * This is the most significant 15 bits of the number of backlight cycles in a
  1456. * complete cycle of the modulated backlight control.
  1457. *
  1458. * The actual value is this field multiplied by two.
  1459. */
  1460. #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
  1461. #define BLM_LEGACY_MODE (1 << 16)
  1462. /*
  1463. * This is the number of cycles out of the backlight modulation cycle for which
  1464. * the backlight is on.
  1465. *
  1466. * This field must be no greater than the number of cycles in the complete
  1467. * backlight modulation cycle.
  1468. */
  1469. #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
  1470. #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
  1471. #define BLC_HIST_CTL 0x61260
  1472. /* TV port control */
  1473. #define TV_CTL 0x68000
  1474. /** Enables the TV encoder */
  1475. # define TV_ENC_ENABLE (1 << 31)
  1476. /** Sources the TV encoder input from pipe B instead of A. */
  1477. # define TV_ENC_PIPEB_SELECT (1 << 30)
  1478. /** Outputs composite video (DAC A only) */
  1479. # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
  1480. /** Outputs SVideo video (DAC B/C) */
  1481. # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
  1482. /** Outputs Component video (DAC A/B/C) */
  1483. # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
  1484. /** Outputs Composite and SVideo (DAC A/B/C) */
  1485. # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
  1486. # define TV_TRILEVEL_SYNC (1 << 21)
  1487. /** Enables slow sync generation (945GM only) */
  1488. # define TV_SLOW_SYNC (1 << 20)
  1489. /** Selects 4x oversampling for 480i and 576p */
  1490. # define TV_OVERSAMPLE_4X (0 << 18)
  1491. /** Selects 2x oversampling for 720p and 1080i */
  1492. # define TV_OVERSAMPLE_2X (1 << 18)
  1493. /** Selects no oversampling for 1080p */
  1494. # define TV_OVERSAMPLE_NONE (2 << 18)
  1495. /** Selects 8x oversampling */
  1496. # define TV_OVERSAMPLE_8X (3 << 18)
  1497. /** Selects progressive mode rather than interlaced */
  1498. # define TV_PROGRESSIVE (1 << 17)
  1499. /** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
  1500. # define TV_PAL_BURST (1 << 16)
  1501. /** Field for setting delay of Y compared to C */
  1502. # define TV_YC_SKEW_MASK (7 << 12)
  1503. /** Enables a fix for 480p/576p standard definition modes on the 915GM only */
  1504. # define TV_ENC_SDP_FIX (1 << 11)
  1505. /**
  1506. * Enables a fix for the 915GM only.
  1507. *
  1508. * Not sure what it does.
  1509. */
  1510. # define TV_ENC_C0_FIX (1 << 10)
  1511. /** Bits that must be preserved by software */
  1512. # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
  1513. # define TV_FUSE_STATE_MASK (3 << 4)
  1514. /** Read-only state that reports all features enabled */
  1515. # define TV_FUSE_STATE_ENABLED (0 << 4)
  1516. /** Read-only state that reports that Macrovision is disabled in hardware*/
  1517. # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
  1518. /** Read-only state that reports that TV-out is disabled in hardware. */
  1519. # define TV_FUSE_STATE_DISABLED (2 << 4)
  1520. /** Normal operation */
  1521. # define TV_TEST_MODE_NORMAL (0 << 0)
  1522. /** Encoder test pattern 1 - combo pattern */
  1523. # define TV_TEST_MODE_PATTERN_1 (1 << 0)
  1524. /** Encoder test pattern 2 - full screen vertical 75% color bars */
  1525. # define TV_TEST_MODE_PATTERN_2 (2 << 0)
  1526. /** Encoder test pattern 3 - full screen horizontal 75% color bars */
  1527. # define TV_TEST_MODE_PATTERN_3 (3 << 0)
  1528. /** Encoder test pattern 4 - random noise */
  1529. # define TV_TEST_MODE_PATTERN_4 (4 << 0)
  1530. /** Encoder test pattern 5 - linear color ramps */
  1531. # define TV_TEST_MODE_PATTERN_5 (5 << 0)
  1532. /**
  1533. * This test mode forces the DACs to 50% of full output.
  1534. *
  1535. * This is used for load detection in combination with TVDAC_SENSE_MASK
  1536. */
  1537. # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
  1538. # define TV_TEST_MODE_MASK (7 << 0)
  1539. #define TV_DAC 0x68004
  1540. # define TV_DAC_SAVE 0x00ffff00
  1541. /**
  1542. * Reports that DAC state change logic has reported change (RO).
  1543. *
  1544. * This gets cleared when TV_DAC_STATE_EN is cleared
  1545. */
  1546. # define TVDAC_STATE_CHG (1 << 31)
  1547. # define TVDAC_SENSE_MASK (7 << 28)
  1548. /** Reports that DAC A voltage is above the detect threshold */
  1549. # define TVDAC_A_SENSE (1 << 30)
  1550. /** Reports that DAC B voltage is above the detect threshold */
  1551. # define TVDAC_B_SENSE (1 << 29)
  1552. /** Reports that DAC C voltage is above the detect threshold */
  1553. # define TVDAC_C_SENSE (1 << 28)
  1554. /**
  1555. * Enables DAC state detection logic, for load-based TV detection.
  1556. *
  1557. * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
  1558. * to off, for load detection to work.
  1559. */
  1560. # define TVDAC_STATE_CHG_EN (1 << 27)
  1561. /** Sets the DAC A sense value to high */
  1562. # define TVDAC_A_SENSE_CTL (1 << 26)
  1563. /** Sets the DAC B sense value to high */
  1564. # define TVDAC_B_SENSE_CTL (1 << 25)
  1565. /** Sets the DAC C sense value to high */
  1566. # define TVDAC_C_SENSE_CTL (1 << 24)
  1567. /** Overrides the ENC_ENABLE and DAC voltage levels */
  1568. # define DAC_CTL_OVERRIDE (1 << 7)
  1569. /** Sets the slew rate. Must be preserved in software */
  1570. # define ENC_TVDAC_SLEW_FAST (1 << 6)
  1571. # define DAC_A_1_3_V (0 << 4)
  1572. # define DAC_A_1_1_V (1 << 4)
  1573. # define DAC_A_0_7_V (2 << 4)
  1574. # define DAC_A_MASK (3 << 4)
  1575. # define DAC_B_1_3_V (0 << 2)
  1576. # define DAC_B_1_1_V (1 << 2)
  1577. # define DAC_B_0_7_V (2 << 2)
  1578. # define DAC_B_MASK (3 << 2)
  1579. # define DAC_C_1_3_V (0 << 0)
  1580. # define DAC_C_1_1_V (1 << 0)
  1581. # define DAC_C_0_7_V (2 << 0)
  1582. # define DAC_C_MASK (3 << 0)
  1583. /**
  1584. * CSC coefficients are stored in a floating point format with 9 bits of
  1585. * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
  1586. * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
  1587. * -1 (0x3) being the only legal negative value.
  1588. */
  1589. #define TV_CSC_Y 0x68010
  1590. # define TV_RY_MASK 0x07ff0000
  1591. # define TV_RY_SHIFT 16
  1592. # define TV_GY_MASK 0x00000fff
  1593. # define TV_GY_SHIFT 0
  1594. #define TV_CSC_Y2 0x68014
  1595. # define TV_BY_MASK 0x07ff0000
  1596. # define TV_BY_SHIFT 16
  1597. /**
  1598. * Y attenuation for component video.
  1599. *
  1600. * Stored in 1.9 fixed point.
  1601. */
  1602. # define TV_AY_MASK 0x000003ff
  1603. # define TV_AY_SHIFT 0
  1604. #define TV_CSC_U 0x68018
  1605. # define TV_RU_MASK 0x07ff0000
  1606. # define TV_RU_SHIFT 16
  1607. # define TV_GU_MASK 0x000007ff
  1608. # define TV_GU_SHIFT 0
  1609. #define TV_CSC_U2 0x6801c
  1610. # define TV_BU_MASK 0x07ff0000
  1611. # define TV_BU_SHIFT 16
  1612. /**
  1613. * U attenuation for component video.
  1614. *
  1615. * Stored in 1.9 fixed point.
  1616. */
  1617. # define TV_AU_MASK 0x000003ff
  1618. # define TV_AU_SHIFT 0
  1619. #define TV_CSC_V 0x68020
  1620. # define TV_RV_MASK 0x0fff0000
  1621. # define TV_RV_SHIFT 16
  1622. # define TV_GV_MASK 0x000007ff
  1623. # define TV_GV_SHIFT 0
  1624. #define TV_CSC_V2 0x68024
  1625. # define TV_BV_MASK 0x07ff0000
  1626. # define TV_BV_SHIFT 16
  1627. /**
  1628. * V attenuation for component video.
  1629. *
  1630. * Stored in 1.9 fixed point.
  1631. */
  1632. # define TV_AV_MASK 0x000007ff
  1633. # define TV_AV_SHIFT 0
  1634. #define TV_CLR_KNOBS 0x68028
  1635. /** 2s-complement brightness adjustment */
  1636. # define TV_BRIGHTNESS_MASK 0xff000000
  1637. # define TV_BRIGHTNESS_SHIFT 24
  1638. /** Contrast adjustment, as a 2.6 unsigned floating point number */
  1639. # define TV_CONTRAST_MASK 0x00ff0000
  1640. # define TV_CONTRAST_SHIFT 16
  1641. /** Saturation adjustment, as a 2.6 unsigned floating point number */
  1642. # define TV_SATURATION_MASK 0x0000ff00
  1643. # define TV_SATURATION_SHIFT 8
  1644. /** Hue adjustment, as an integer phase angle in degrees */
  1645. # define TV_HUE_MASK 0x000000ff
  1646. # define TV_HUE_SHIFT 0
  1647. #define TV_CLR_LEVEL 0x6802c
  1648. /** Controls the DAC level for black */
  1649. # define TV_BLACK_LEVEL_MASK 0x01ff0000
  1650. # define TV_BLACK_LEVEL_SHIFT 16
  1651. /** Controls the DAC level for blanking */
  1652. # define TV_BLANK_LEVEL_MASK 0x000001ff
  1653. # define TV_BLANK_LEVEL_SHIFT 0
  1654. #define TV_H_CTL_1 0x68030
  1655. /** Number of pixels in the hsync. */
  1656. # define TV_HSYNC_END_MASK 0x1fff0000
  1657. # define TV_HSYNC_END_SHIFT 16
  1658. /** Total number of pixels minus one in the line (display and blanking). */
  1659. # define TV_HTOTAL_MASK 0x00001fff
  1660. # define TV_HTOTAL_SHIFT 0
  1661. #define TV_H_CTL_2 0x68034
  1662. /** Enables the colorburst (needed for non-component color) */
  1663. # define TV_BURST_ENA (1 << 31)
  1664. /** Offset of the colorburst from the start of hsync, in pixels minus one. */
  1665. # define TV_HBURST_START_SHIFT 16
  1666. # define TV_HBURST_START_MASK 0x1fff0000
  1667. /** Length of the colorburst */
  1668. # define TV_HBURST_LEN_SHIFT 0
  1669. # define TV_HBURST_LEN_MASK 0x0001fff
  1670. #define TV_H_CTL_3 0x68038
  1671. /** End of hblank, measured in pixels minus one from start of hsync */
  1672. # define TV_HBLANK_END_SHIFT 16
  1673. # define TV_HBLANK_END_MASK 0x1fff0000
  1674. /** Start of hblank, measured in pixels minus one from start of hsync */
  1675. # define TV_HBLANK_START_SHIFT 0
  1676. # define TV_HBLANK_START_MASK 0x0001fff
  1677. #define TV_V_CTL_1 0x6803c
  1678. /** XXX */
  1679. # define TV_NBR_END_SHIFT 16
  1680. # define TV_NBR_END_MASK 0x07ff0000
  1681. /** XXX */
  1682. # define TV_VI_END_F1_SHIFT 8
  1683. # define TV_VI_END_F1_MASK 0x00003f00
  1684. /** XXX */
  1685. # define TV_VI_END_F2_SHIFT 0
  1686. # define TV_VI_END_F2_MASK 0x0000003f
  1687. #define TV_V_CTL_2 0x68040
  1688. /** Length of vsync, in half lines */
  1689. # define TV_VSYNC_LEN_MASK 0x07ff0000
  1690. # define TV_VSYNC_LEN_SHIFT 16
  1691. /** Offset of the start of vsync in field 1, measured in one less than the
  1692. * number of half lines.
  1693. */
  1694. # define TV_VSYNC_START_F1_MASK 0x00007f00
  1695. # define TV_VSYNC_START_F1_SHIFT 8
  1696. /**
  1697. * Offset of the start of vsync in field 2, measured in one less than the
  1698. * number of half lines.
  1699. */
  1700. # define TV_VSYNC_START_F2_MASK 0x0000007f
  1701. # define TV_VSYNC_START_F2_SHIFT 0
  1702. #define TV_V_CTL_3 0x68044
  1703. /** Enables generation of the equalization signal */
  1704. # define TV_EQUAL_ENA (1 << 31)
  1705. /** Length of vsync, in half lines */
  1706. # define TV_VEQ_LEN_MASK 0x007f0000
  1707. # define TV_VEQ_LEN_SHIFT 16
  1708. /** Offset of the start of equalization in field 1, measured in one less than
  1709. * the number of half lines.
  1710. */
  1711. # define TV_VEQ_START_F1_MASK 0x0007f00
  1712. # define TV_VEQ_START_F1_SHIFT 8
  1713. /**
  1714. * Offset of the start of equalization in field 2, measured in one less than
  1715. * the number of half lines.
  1716. */
  1717. # define TV_VEQ_START_F2_MASK 0x000007f
  1718. # define TV_VEQ_START_F2_SHIFT 0
  1719. #define TV_V_CTL_4 0x68048
  1720. /**
  1721. * Offset to start of vertical colorburst, measured in one less than the
  1722. * number of lines from vertical start.
  1723. */
  1724. # define TV_VBURST_START_F1_MASK 0x003f0000
  1725. # define TV_VBURST_START_F1_SHIFT 16
  1726. /**
  1727. * Offset to the end of vertical colorburst, measured in one less than the
  1728. * number of lines from the start of NBR.
  1729. */
  1730. # define TV_VBURST_END_F1_MASK 0x000000ff
  1731. # define TV_VBURST_END_F1_SHIFT 0
  1732. #define TV_V_CTL_5 0x6804c
  1733. /**
  1734. * Offset to start of vertical colorburst, measured in one less than the
  1735. * number of lines from vertical start.
  1736. */
  1737. # define TV_VBURST_START_F2_MASK 0x003f0000
  1738. # define TV_VBURST_START_F2_SHIFT 16
  1739. /**
  1740. * Offset to the end of vertical colorburst, measured in one less than the
  1741. * number of lines from the start of NBR.
  1742. */
  1743. # define TV_VBURST_END_F2_MASK 0x000000ff
  1744. # define TV_VBURST_END_F2_SHIFT 0
  1745. #define TV_V_CTL_6 0x68050
  1746. /**
  1747. * Offset to start of vertical colorburst, measured in one less than the
  1748. * number of lines from vertical start.
  1749. */
  1750. # define TV_VBURST_START_F3_MASK 0x003f0000
  1751. # define TV_VBURST_START_F3_SHIFT 16
  1752. /**
  1753. * Offset to the end of vertical colorburst, measured in one less than the
  1754. * number of lines from the start of NBR.
  1755. */
  1756. # define TV_VBURST_END_F3_MASK 0x000000ff
  1757. # define TV_VBURST_END_F3_SHIFT 0
  1758. #define TV_V_CTL_7 0x68054
  1759. /**
  1760. * Offset to start of vertical colorburst, measured in one less than the
  1761. * number of lines from vertical start.
  1762. */
  1763. # define TV_VBURST_START_F4_MASK 0x003f0000
  1764. # define TV_VBURST_START_F4_SHIFT 16
  1765. /**
  1766. * Offset to the end of vertical colorburst, measured in one less than the
  1767. * number of lines from the start of NBR.
  1768. */
  1769. # define TV_VBURST_END_F4_MASK 0x000000ff
  1770. # define TV_VBURST_END_F4_SHIFT 0
  1771. #define TV_SC_CTL_1 0x68060
  1772. /** Turns on the first subcarrier phase generation DDA */
  1773. # define TV_SC_DDA1_EN (1 << 31)
  1774. /** Turns on the first subcarrier phase generation DDA */
  1775. # define TV_SC_DDA2_EN (1 << 30)
  1776. /** Turns on the first subcarrier phase generation DDA */
  1777. # define TV_SC_DDA3_EN (1 << 29)
  1778. /** Sets the subcarrier DDA to reset frequency every other field */
  1779. # define TV_SC_RESET_EVERY_2 (0 << 24)
  1780. /** Sets the subcarrier DDA to reset frequency every fourth field */
  1781. # define TV_SC_RESET_EVERY_4 (1 << 24)
  1782. /** Sets the subcarrier DDA to reset frequency every eighth field */
  1783. # define TV_SC_RESET_EVERY_8 (2 << 24)
  1784. /** Sets the subcarrier DDA to never reset the frequency */
  1785. # define TV_SC_RESET_NEVER (3 << 24)
  1786. /** Sets the peak amplitude of the colorburst.*/
  1787. # define TV_BURST_LEVEL_MASK 0x00ff0000
  1788. # define TV_BURST_LEVEL_SHIFT 16
  1789. /** Sets the increment of the first subcarrier phase generation DDA */
  1790. # define TV_SCDDA1_INC_MASK 0x00000fff
  1791. # define TV_SCDDA1_INC_SHIFT 0
  1792. #define TV_SC_CTL_2 0x68064
  1793. /** Sets the rollover for the second subcarrier phase generation DDA */
  1794. # define TV_SCDDA2_SIZE_MASK 0x7fff0000
  1795. # define TV_SCDDA2_SIZE_SHIFT 16
  1796. /** Sets the increent of the second subcarrier phase generation DDA */
  1797. # define TV_SCDDA2_INC_MASK 0x00007fff
  1798. # define TV_SCDDA2_INC_SHIFT 0
  1799. #define TV_SC_CTL_3 0x68068
  1800. /** Sets the rollover for the third subcarrier phase generation DDA */
  1801. # define TV_SCDDA3_SIZE_MASK 0x7fff0000
  1802. # define TV_SCDDA3_SIZE_SHIFT 16
  1803. /** Sets the increent of the third subcarrier phase generation DDA */
  1804. # define TV_SCDDA3_INC_MASK 0x00007fff
  1805. # define TV_SCDDA3_INC_SHIFT 0
  1806. #define TV_WIN_POS 0x68070
  1807. /** X coordinate of the display from the start of horizontal active */
  1808. # define TV_XPOS_MASK 0x1fff0000
  1809. # define TV_XPOS_SHIFT 16
  1810. /** Y coordinate of the display from the start of vertical active (NBR) */
  1811. # define TV_YPOS_MASK 0x00000fff
  1812. # define TV_YPOS_SHIFT 0
  1813. #define TV_WIN_SIZE 0x68074
  1814. /** Horizontal size of the display window, measured in pixels*/
  1815. # define TV_XSIZE_MASK 0x1fff0000
  1816. # define TV_XSIZE_SHIFT 16
  1817. /**
  1818. * Vertical size of the display window, measured in pixels.
  1819. *
  1820. * Must be even for interlaced modes.
  1821. */
  1822. # define TV_YSIZE_MASK 0x00000fff
  1823. # define TV_YSIZE_SHIFT 0
  1824. #define TV_FILTER_CTL_1 0x68080
  1825. /**
  1826. * Enables automatic scaling calculation.
  1827. *
  1828. * If set, the rest of the registers are ignored, and the calculated values can
  1829. * be read back from the register.
  1830. */
  1831. # define TV_AUTO_SCALE (1 << 31)
  1832. /**
  1833. * Disables the vertical filter.
  1834. *
  1835. * This is required on modes more than 1024 pixels wide */
  1836. # define TV_V_FILTER_BYPASS (1 << 29)
  1837. /** Enables adaptive vertical filtering */
  1838. # define TV_VADAPT (1 << 28)
  1839. # define TV_VADAPT_MODE_MASK (3 << 26)
  1840. /** Selects the least adaptive vertical filtering mode */
  1841. # define TV_VADAPT_MODE_LEAST (0 << 26)
  1842. /** Selects the moderately adaptive vertical filtering mode */
  1843. # define TV_VADAPT_MODE_MODERATE (1 << 26)
  1844. /** Selects the most adaptive vertical filtering mode */
  1845. # define TV_VADAPT_MODE_MOST (3 << 26)
  1846. /**
  1847. * Sets the horizontal scaling factor.
  1848. *
  1849. * This should be the fractional part of the horizontal scaling factor divided
  1850. * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
  1851. *
  1852. * (src width - 1) / ((oversample * dest width) - 1)
  1853. */
  1854. # define TV_HSCALE_FRAC_MASK 0x00003fff
  1855. # define TV_HSCALE_FRAC_SHIFT 0
  1856. #define TV_FILTER_CTL_2 0x68084
  1857. /**
  1858. * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
  1859. *
  1860. * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
  1861. */
  1862. # define TV_VSCALE_INT_MASK 0x00038000
  1863. # define TV_VSCALE_INT_SHIFT 15
  1864. /**
  1865. * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
  1866. *
  1867. * \sa TV_VSCALE_INT_MASK
  1868. */
  1869. # define TV_VSCALE_FRAC_MASK 0x00007fff
  1870. # define TV_VSCALE_FRAC_SHIFT 0
  1871. #define TV_FILTER_CTL_3 0x68088
  1872. /**
  1873. * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
  1874. *
  1875. * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
  1876. *
  1877. * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
  1878. */
  1879. # define TV_VSCALE_IP_INT_MASK 0x00038000
  1880. # define TV_VSCALE_IP_INT_SHIFT 15
  1881. /**
  1882. * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
  1883. *
  1884. * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
  1885. *
  1886. * \sa TV_VSCALE_IP_INT_MASK
  1887. */
  1888. # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
  1889. # define TV_VSCALE_IP_FRAC_SHIFT 0
  1890. #define TV_CC_CONTROL 0x68090
  1891. # define TV_CC_ENABLE (1 << 31)
  1892. /**
  1893. * Specifies which field to send the CC data in.
  1894. *
  1895. * CC data is usually sent in field 0.
  1896. */
  1897. # define TV_CC_FID_MASK (1 << 27)
  1898. # define TV_CC_FID_SHIFT 27
  1899. /** Sets the horizontal position of the CC data. Usually 135. */
  1900. # define TV_CC_HOFF_MASK 0x03ff0000
  1901. # define TV_CC_HOFF_SHIFT 16
  1902. /** Sets the vertical position of the CC data. Usually 21 */
  1903. # define TV_CC_LINE_MASK 0x0000003f
  1904. # define TV_CC_LINE_SHIFT 0
  1905. #define TV_CC_DATA 0x68094
  1906. # define TV_CC_RDY (1 << 31)
  1907. /** Second word of CC data to be transmitted. */
  1908. # define TV_CC_DATA_2_MASK 0x007f0000
  1909. # define TV_CC_DATA_2_SHIFT 16
  1910. /** First word of CC data to be transmitted. */
  1911. # define TV_CC_DATA_1_MASK 0x0000007f
  1912. # define TV_CC_DATA_1_SHIFT 0
  1913. #define TV_H_LUMA_0 0x68100
  1914. #define TV_H_LUMA_59 0x681ec
  1915. #define TV_H_CHROMA_0 0x68200
  1916. #define TV_H_CHROMA_59 0x682ec
  1917. #define TV_V_LUMA_0 0x68300
  1918. #define TV_V_LUMA_42 0x683a8
  1919. #define TV_V_CHROMA_0 0x68400
  1920. #define TV_V_CHROMA_42 0x684a8
  1921. /* Display Port */
  1922. #define DP_A 0x64000 /* eDP */
  1923. #define DP_B 0x64100
  1924. #define DP_C 0x64200
  1925. #define DP_D 0x64300
  1926. #define DP_PORT_EN (1 << 31)
  1927. #define DP_PIPEB_SELECT (1 << 30)
  1928. /* Link training mode - select a suitable mode for each stage */
  1929. #define DP_LINK_TRAIN_PAT_1 (0 << 28)
  1930. #define DP_LINK_TRAIN_PAT_2 (1 << 28)
  1931. #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
  1932. #define DP_LINK_TRAIN_OFF (3 << 28)
  1933. #define DP_LINK_TRAIN_MASK (3 << 28)
  1934. #define DP_LINK_TRAIN_SHIFT 28
  1935. /* CPT Link training mode */
  1936. #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
  1937. #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
  1938. #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
  1939. #define DP_LINK_TRAIN_OFF_CPT (3 << 8)
  1940. #define DP_LINK_TRAIN_MASK_CPT (7 << 8)
  1941. #define DP_LINK_TRAIN_SHIFT_CPT 8
  1942. /* Signal voltages. These are mostly controlled by the other end */
  1943. #define DP_VOLTAGE_0_4 (0 << 25)
  1944. #define DP_VOLTAGE_0_6 (1 << 25)
  1945. #define DP_VOLTAGE_0_8 (2 << 25)
  1946. #define DP_VOLTAGE_1_2 (3 << 25)
  1947. #define DP_VOLTAGE_MASK (7 << 25)
  1948. #define DP_VOLTAGE_SHIFT 25
  1949. /* Signal pre-emphasis levels, like voltages, the other end tells us what
  1950. * they want
  1951. */
  1952. #define DP_PRE_EMPHASIS_0 (0 << 22)
  1953. #define DP_PRE_EMPHASIS_3_5 (1 << 22)
  1954. #define DP_PRE_EMPHASIS_6 (2 << 22)
  1955. #define DP_PRE_EMPHASIS_9_5 (3 << 22)
  1956. #define DP_PRE_EMPHASIS_MASK (7 << 22)
  1957. #define DP_PRE_EMPHASIS_SHIFT 22
  1958. /* How many wires to use. I guess 3 was too hard */
  1959. #define DP_PORT_WIDTH_1 (0 << 19)
  1960. #define DP_PORT_WIDTH_2 (1 << 19)
  1961. #define DP_PORT_WIDTH_4 (3 << 19)
  1962. #define DP_PORT_WIDTH_MASK (7 << 19)
  1963. /* Mystic DPCD version 1.1 special mode */
  1964. #define DP_ENHANCED_FRAMING (1 << 18)
  1965. /* eDP */
  1966. #define DP_PLL_FREQ_270MHZ (0 << 16)
  1967. #define DP_PLL_FREQ_160MHZ (1 << 16)
  1968. #define DP_PLL_FREQ_MASK (3 << 16)
  1969. /** locked once port is enabled */
  1970. #define DP_PORT_REVERSAL (1 << 15)
  1971. /* eDP */
  1972. #define DP_PLL_ENABLE (1 << 14)
  1973. /** sends the clock on lane 15 of the PEG for debug */
  1974. #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
  1975. #define DP_SCRAMBLING_DISABLE (1 << 12)
  1976. #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
  1977. /** limit RGB values to avoid confusing TVs */
  1978. #define DP_COLOR_RANGE_16_235 (1 << 8)
  1979. /** Turn on the audio link */
  1980. #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
  1981. /** vs and hs sync polarity */
  1982. #define DP_SYNC_VS_HIGH (1 << 4)
  1983. #define DP_SYNC_HS_HIGH (1 << 3)
  1984. /** A fantasy */
  1985. #define DP_DETECTED (1 << 2)
  1986. /** The aux channel provides a way to talk to the
  1987. * signal sink for DDC etc. Max packet size supported
  1988. * is 20 bytes in each direction, hence the 5 fixed
  1989. * data registers
  1990. */
  1991. #define DPA_AUX_CH_CTL 0x64010
  1992. #define DPA_AUX_CH_DATA1 0x64014
  1993. #define DPA_AUX_CH_DATA2 0x64018
  1994. #define DPA_AUX_CH_DATA3 0x6401c
  1995. #define DPA_AUX_CH_DATA4 0x64020
  1996. #define DPA_AUX_CH_DATA5 0x64024
  1997. #define DPB_AUX_CH_CTL 0x64110
  1998. #define DPB_AUX_CH_DATA1 0x64114
  1999. #define DPB_AUX_CH_DATA2 0x64118
  2000. #define DPB_AUX_CH_DATA3 0x6411c
  2001. #define DPB_AUX_CH_DATA4 0x64120
  2002. #define DPB_AUX_CH_DATA5 0x64124
  2003. #define DPC_AUX_CH_CTL 0x64210
  2004. #define DPC_AUX_CH_DATA1 0x64214
  2005. #define DPC_AUX_CH_DATA2 0x64218
  2006. #define DPC_AUX_CH_DATA3 0x6421c
  2007. #define DPC_AUX_CH_DATA4 0x64220
  2008. #define DPC_AUX_CH_DATA5 0x64224
  2009. #define DPD_AUX_CH_CTL 0x64310
  2010. #define DPD_AUX_CH_DATA1 0x64314
  2011. #define DPD_AUX_CH_DATA2 0x64318
  2012. #define DPD_AUX_CH_DATA3 0x6431c
  2013. #define DPD_AUX_CH_DATA4 0x64320
  2014. #define DPD_AUX_CH_DATA5 0x64324
  2015. #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
  2016. #define DP_AUX_CH_CTL_DONE (1 << 30)
  2017. #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
  2018. #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
  2019. #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
  2020. #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
  2021. #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
  2022. #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
  2023. #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
  2024. #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
  2025. #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
  2026. #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
  2027. #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
  2028. #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
  2029. #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
  2030. #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
  2031. #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
  2032. #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
  2033. #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
  2034. #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
  2035. #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
  2036. /*
  2037. * Computing GMCH M and N values for the Display Port link
  2038. *
  2039. * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
  2040. *
  2041. * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
  2042. *
  2043. * The GMCH value is used internally
  2044. *
  2045. * bytes_per_pixel is the number of bytes coming out of the plane,
  2046. * which is after the LUTs, so we want the bytes for our color format.
  2047. * For our current usage, this is always 3, one byte for R, G and B.
  2048. */
  2049. #define PIPEA_GMCH_DATA_M 0x70050
  2050. #define PIPEB_GMCH_DATA_M 0x71050
  2051. /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
  2052. #define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
  2053. #define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
  2054. #define PIPE_GMCH_DATA_M_MASK (0xffffff)
  2055. #define PIPEA_GMCH_DATA_N 0x70054
  2056. #define PIPEB_GMCH_DATA_N 0x71054
  2057. #define PIPE_GMCH_DATA_N_MASK (0xffffff)
  2058. /*
  2059. * Computing Link M and N values for the Display Port link
  2060. *
  2061. * Link M / N = pixel_clock / ls_clk
  2062. *
  2063. * (the DP spec calls pixel_clock the 'strm_clk')
  2064. *
  2065. * The Link value is transmitted in the Main Stream
  2066. * Attributes and VB-ID.
  2067. */
  2068. #define PIPEA_DP_LINK_M 0x70060
  2069. #define PIPEB_DP_LINK_M 0x71060
  2070. #define PIPEA_DP_LINK_M_MASK (0xffffff)
  2071. #define PIPEA_DP_LINK_N 0x70064
  2072. #define PIPEB_DP_LINK_N 0x71064
  2073. #define PIPEA_DP_LINK_N_MASK (0xffffff)
  2074. /* Display & cursor control */
  2075. /* Pipe A */
  2076. #define PIPEADSL 0x70000
  2077. #define DSL_LINEMASK 0x00000fff
  2078. #define PIPEACONF 0x70008
  2079. #define PIPECONF_ENABLE (1<<31)
  2080. #define PIPECONF_DISABLE 0
  2081. #define PIPECONF_DOUBLE_WIDE (1<<30)
  2082. #define I965_PIPECONF_ACTIVE (1<<30)
  2083. #define PIPECONF_SINGLE_WIDE 0
  2084. #define PIPECONF_PIPE_UNLOCKED 0
  2085. #define PIPECONF_PIPE_LOCKED (1<<25)
  2086. #define PIPECONF_PALETTE 0
  2087. #define PIPECONF_GAMMA (1<<24)
  2088. #define PIPECONF_FORCE_BORDER (1<<25)
  2089. #define PIPECONF_PROGRESSIVE (0 << 21)
  2090. #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
  2091. #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
  2092. #define PIPECONF_CXSR_DOWNCLOCK (1<<16)
  2093. #define PIPECONF_BPP_MASK (0x000000e0)
  2094. #define PIPECONF_BPP_8 (0<<5)
  2095. #define PIPECONF_BPP_10 (1<<5)
  2096. #define PIPECONF_BPP_6 (2<<5)
  2097. #define PIPECONF_BPP_12 (3<<5)
  2098. #define PIPECONF_DITHER_EN (1<<4)
  2099. #define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
  2100. #define PIPECONF_DITHER_TYPE_SP (0<<2)
  2101. #define PIPECONF_DITHER_TYPE_ST1 (1<<2)
  2102. #define PIPECONF_DITHER_TYPE_ST2 (2<<2)
  2103. #define PIPECONF_DITHER_TYPE_TEMP (3<<2)
  2104. #define PIPEASTAT 0x70024
  2105. #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
  2106. #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
  2107. #define PIPE_CRC_DONE_ENABLE (1UL<<28)
  2108. #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
  2109. #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
  2110. #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
  2111. #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
  2112. #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
  2113. #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
  2114. #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
  2115. #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
  2116. #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
  2117. #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
  2118. #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
  2119. #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
  2120. #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
  2121. #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
  2122. #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
  2123. #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
  2124. #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
  2125. #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
  2126. #define PIPE_DPST_EVENT_STATUS (1UL<<7)
  2127. #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
  2128. #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
  2129. #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
  2130. #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
  2131. #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
  2132. #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
  2133. #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
  2134. #define PIPE_BPC_MASK (7 << 5) /* Ironlake */
  2135. #define PIPE_8BPC (0 << 5)
  2136. #define PIPE_10BPC (1 << 5)
  2137. #define PIPE_6BPC (2 << 5)
  2138. #define PIPE_12BPC (3 << 5)
  2139. #define PIPESRC(pipe) _PIPE(pipe, PIPEASRC, PIPEBSRC)
  2140. #define PIPECONF(pipe) _PIPE(pipe, PIPEACONF, PIPEBCONF)
  2141. #define PIPEDSL(pipe) _PIPE(pipe, PIPEADSL, PIPEBDSL)
  2142. #define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, PIPEAFRAMEPIXEL, PIPEBFRAMEPIXEL)
  2143. #define DSPARB 0x70030
  2144. #define DSPARB_CSTART_MASK (0x7f << 7)
  2145. #define DSPARB_CSTART_SHIFT 7
  2146. #define DSPARB_BSTART_MASK (0x7f)
  2147. #define DSPARB_BSTART_SHIFT 0
  2148. #define DSPARB_BEND_SHIFT 9 /* on 855 */
  2149. #define DSPARB_AEND_SHIFT 0
  2150. #define DSPFW1 0x70034
  2151. #define DSPFW_SR_SHIFT 23
  2152. #define DSPFW_SR_MASK (0x1ff<<23)
  2153. #define DSPFW_CURSORB_SHIFT 16
  2154. #define DSPFW_CURSORB_MASK (0x3f<<16)
  2155. #define DSPFW_PLANEB_SHIFT 8
  2156. #define DSPFW_PLANEB_MASK (0x7f<<8)
  2157. #define DSPFW_PLANEA_MASK (0x7f)
  2158. #define DSPFW2 0x70038
  2159. #define DSPFW_CURSORA_MASK 0x00003f00
  2160. #define DSPFW_CURSORA_SHIFT 8
  2161. #define DSPFW_PLANEC_MASK (0x7f)
  2162. #define DSPFW3 0x7003c
  2163. #define DSPFW_HPLL_SR_EN (1<<31)
  2164. #define DSPFW_CURSOR_SR_SHIFT 24
  2165. #define PINEVIEW_SELF_REFRESH_EN (1<<30)
  2166. #define DSPFW_CURSOR_SR_MASK (0x3f<<24)
  2167. #define DSPFW_HPLL_CURSOR_SHIFT 16
  2168. #define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
  2169. #define DSPFW_HPLL_SR_MASK (0x1ff)
  2170. /* FIFO watermark sizes etc */
  2171. #define G4X_FIFO_LINE_SIZE 64
  2172. #define I915_FIFO_LINE_SIZE 64
  2173. #define I830_FIFO_LINE_SIZE 32
  2174. #define G4X_FIFO_SIZE 127
  2175. #define I965_FIFO_SIZE 512
  2176. #define I945_FIFO_SIZE 127
  2177. #define I915_FIFO_SIZE 95
  2178. #define I855GM_FIFO_SIZE 127 /* In cachelines */
  2179. #define I830_FIFO_SIZE 95
  2180. #define G4X_MAX_WM 0x3f
  2181. #define I915_MAX_WM 0x3f
  2182. #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
  2183. #define PINEVIEW_FIFO_LINE_SIZE 64
  2184. #define PINEVIEW_MAX_WM 0x1ff
  2185. #define PINEVIEW_DFT_WM 0x3f
  2186. #define PINEVIEW_DFT_HPLLOFF_WM 0
  2187. #define PINEVIEW_GUARD_WM 10
  2188. #define PINEVIEW_CURSOR_FIFO 64
  2189. #define PINEVIEW_CURSOR_MAX_WM 0x3f
  2190. #define PINEVIEW_CURSOR_DFT_WM 0
  2191. #define PINEVIEW_CURSOR_GUARD_WM 5
  2192. #define I965_CURSOR_FIFO 64
  2193. #define I965_CURSOR_MAX_WM 32
  2194. #define I965_CURSOR_DFT_WM 8
  2195. /* define the Watermark register on Ironlake */
  2196. #define WM0_PIPEA_ILK 0x45100
  2197. #define WM0_PIPE_PLANE_MASK (0x7f<<16)
  2198. #define WM0_PIPE_PLANE_SHIFT 16
  2199. #define WM0_PIPE_SPRITE_MASK (0x3f<<8)
  2200. #define WM0_PIPE_SPRITE_SHIFT 8
  2201. #define WM0_PIPE_CURSOR_MASK (0x1f)
  2202. #define WM0_PIPEB_ILK 0x45104
  2203. #define WM1_LP_ILK 0x45108
  2204. #define WM1_LP_SR_EN (1<<31)
  2205. #define WM1_LP_LATENCY_SHIFT 24
  2206. #define WM1_LP_LATENCY_MASK (0x7f<<24)
  2207. #define WM1_LP_FBC_MASK (0xf<<20)
  2208. #define WM1_LP_FBC_SHIFT 20
  2209. #define WM1_LP_SR_MASK (0x1ff<<8)
  2210. #define WM1_LP_SR_SHIFT 8
  2211. #define WM1_LP_CURSOR_MASK (0x3f)
  2212. #define WM2_LP_ILK 0x4510c
  2213. #define WM2_LP_EN (1<<31)
  2214. #define WM3_LP_ILK 0x45110
  2215. #define WM3_LP_EN (1<<31)
  2216. #define WM1S_LP_ILK 0x45120
  2217. #define WM1S_LP_EN (1<<31)
  2218. /* Memory latency timer register */
  2219. #define MLTR_ILK 0x11222
  2220. #define MLTR_WM1_SHIFT 0
  2221. #define MLTR_WM2_SHIFT 8
  2222. /* the unit of memory self-refresh latency time is 0.5us */
  2223. #define ILK_SRLT_MASK 0x3f
  2224. #define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
  2225. #define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
  2226. #define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
  2227. /* define the fifo size on Ironlake */
  2228. #define ILK_DISPLAY_FIFO 128
  2229. #define ILK_DISPLAY_MAXWM 64
  2230. #define ILK_DISPLAY_DFTWM 8
  2231. #define ILK_CURSOR_FIFO 32
  2232. #define ILK_CURSOR_MAXWM 16
  2233. #define ILK_CURSOR_DFTWM 8
  2234. #define ILK_DISPLAY_SR_FIFO 512
  2235. #define ILK_DISPLAY_MAX_SRWM 0x1ff
  2236. #define ILK_DISPLAY_DFT_SRWM 0x3f
  2237. #define ILK_CURSOR_SR_FIFO 64
  2238. #define ILK_CURSOR_MAX_SRWM 0x3f
  2239. #define ILK_CURSOR_DFT_SRWM 8
  2240. #define ILK_FIFO_LINE_SIZE 64
  2241. /* define the WM info on Sandybridge */
  2242. #define SNB_DISPLAY_FIFO 128
  2243. #define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
  2244. #define SNB_DISPLAY_DFTWM 8
  2245. #define SNB_CURSOR_FIFO 32
  2246. #define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
  2247. #define SNB_CURSOR_DFTWM 8
  2248. #define SNB_DISPLAY_SR_FIFO 512
  2249. #define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
  2250. #define SNB_DISPLAY_DFT_SRWM 0x3f
  2251. #define SNB_CURSOR_SR_FIFO 64
  2252. #define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
  2253. #define SNB_CURSOR_DFT_SRWM 8
  2254. #define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
  2255. #define SNB_FIFO_LINE_SIZE 64
  2256. /* the address where we get all kinds of latency value */
  2257. #define SSKPD 0x5d10
  2258. #define SSKPD_WM_MASK 0x3f
  2259. #define SSKPD_WM0_SHIFT 0
  2260. #define SSKPD_WM1_SHIFT 8
  2261. #define SSKPD_WM2_SHIFT 16
  2262. #define SSKPD_WM3_SHIFT 24
  2263. #define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
  2264. #define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
  2265. #define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
  2266. #define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
  2267. #define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
  2268. /*
  2269. * The two pipe frame counter registers are not synchronized, so
  2270. * reading a stable value is somewhat tricky. The following code
  2271. * should work:
  2272. *
  2273. * do {
  2274. * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
  2275. * PIPE_FRAME_HIGH_SHIFT;
  2276. * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
  2277. * PIPE_FRAME_LOW_SHIFT);
  2278. * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
  2279. * PIPE_FRAME_HIGH_SHIFT);
  2280. * } while (high1 != high2);
  2281. * frame = (high1 << 8) | low1;
  2282. */
  2283. #define PIPEAFRAMEHIGH 0x70040
  2284. #define PIPE_FRAME_HIGH_MASK 0x0000ffff
  2285. #define PIPE_FRAME_HIGH_SHIFT 0
  2286. #define PIPEAFRAMEPIXEL 0x70044
  2287. #define PIPE_FRAME_LOW_MASK 0xff000000
  2288. #define PIPE_FRAME_LOW_SHIFT 24
  2289. #define PIPE_PIXEL_MASK 0x00ffffff
  2290. #define PIPE_PIXEL_SHIFT 0
  2291. /* GM45+ just has to be different */
  2292. #define PIPEA_FRMCOUNT_GM45 0x70040
  2293. #define PIPEA_FLIPCOUNT_GM45 0x70044
  2294. /* Cursor A & B regs */
  2295. #define CURACNTR 0x70080
  2296. /* Old style CUR*CNTR flags (desktop 8xx) */
  2297. #define CURSOR_ENABLE 0x80000000
  2298. #define CURSOR_GAMMA_ENABLE 0x40000000
  2299. #define CURSOR_STRIDE_MASK 0x30000000
  2300. #define CURSOR_FORMAT_SHIFT 24
  2301. #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
  2302. #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
  2303. #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
  2304. #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
  2305. #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
  2306. #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
  2307. /* New style CUR*CNTR flags */
  2308. #define CURSOR_MODE 0x27
  2309. #define CURSOR_MODE_DISABLE 0x00
  2310. #define CURSOR_MODE_64_32B_AX 0x07
  2311. #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
  2312. #define MCURSOR_PIPE_SELECT (1 << 28)
  2313. #define MCURSOR_PIPE_A 0x00
  2314. #define MCURSOR_PIPE_B (1 << 28)
  2315. #define MCURSOR_GAMMA_ENABLE (1 << 26)
  2316. #define CURABASE 0x70084
  2317. #define CURAPOS 0x70088
  2318. #define CURSOR_POS_MASK 0x007FF
  2319. #define CURSOR_POS_SIGN 0x8000
  2320. #define CURSOR_X_SHIFT 0
  2321. #define CURSOR_Y_SHIFT 16
  2322. #define CURSIZE 0x700a0
  2323. #define CURBCNTR 0x700c0
  2324. #define CURBBASE 0x700c4
  2325. #define CURBPOS 0x700c8
  2326. #define CURCNTR(pipe) _PIPE(pipe, CURACNTR, CURBCNTR)
  2327. #define CURBASE(pipe) _PIPE(pipe, CURABASE, CURBBASE)
  2328. #define CURPOS(pipe) _PIPE(pipe, CURAPOS, CURBPOS)
  2329. /* Display A control */
  2330. #define DSPACNTR 0x70180
  2331. #define DISPLAY_PLANE_ENABLE (1<<31)
  2332. #define DISPLAY_PLANE_DISABLE 0
  2333. #define DISPPLANE_GAMMA_ENABLE (1<<30)
  2334. #define DISPPLANE_GAMMA_DISABLE 0
  2335. #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
  2336. #define DISPPLANE_8BPP (0x2<<26)
  2337. #define DISPPLANE_15_16BPP (0x4<<26)
  2338. #define DISPPLANE_16BPP (0x5<<26)
  2339. #define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
  2340. #define DISPPLANE_32BPP (0x7<<26)
  2341. #define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
  2342. #define DISPPLANE_STEREO_ENABLE (1<<25)
  2343. #define DISPPLANE_STEREO_DISABLE 0
  2344. #define DISPPLANE_SEL_PIPE_MASK (1<<24)
  2345. #define DISPPLANE_SEL_PIPE_A 0
  2346. #define DISPPLANE_SEL_PIPE_B (1<<24)
  2347. #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
  2348. #define DISPPLANE_SRC_KEY_DISABLE 0
  2349. #define DISPPLANE_LINE_DOUBLE (1<<20)
  2350. #define DISPPLANE_NO_LINE_DOUBLE 0
  2351. #define DISPPLANE_STEREO_POLARITY_FIRST 0
  2352. #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
  2353. #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
  2354. #define DISPPLANE_TILED (1<<10)
  2355. #define DSPAADDR 0x70184
  2356. #define DSPASTRIDE 0x70188
  2357. #define DSPAPOS 0x7018C /* reserved */
  2358. #define DSPASIZE 0x70190
  2359. #define DSPASURF 0x7019C /* 965+ only */
  2360. #define DSPATILEOFF 0x701A4 /* 965+ only */
  2361. #define DSPCNTR(plane) _PIPE(plane, DSPACNTR, DSPBCNTR)
  2362. #define DSPADDR(plane) _PIPE(plane, DSPAADDR, DSPBADDR)
  2363. #define DSPSTRIDE(plane) _PIPE(plane, DSPASTRIDE, DSPBSTRIDE)
  2364. #define DSPPOS(plane) _PIPE(plane, DSPAPOS, DSPBPOS)
  2365. #define DSPSIZE(plane) _PIPE(plane, DSPASIZE, DSPBSIZE)
  2366. #define DSPSURF(plane) _PIPE(plane, DSPASURF, DSPBSURF)
  2367. #define DSPTILEOFF(plane) _PIPE(plane, DSPATILEOFF, DSPBTILEOFF)
  2368. /* VBIOS flags */
  2369. #define SWF00 0x71410
  2370. #define SWF01 0x71414
  2371. #define SWF02 0x71418
  2372. #define SWF03 0x7141c
  2373. #define SWF04 0x71420
  2374. #define SWF05 0x71424
  2375. #define SWF06 0x71428
  2376. #define SWF10 0x70410
  2377. #define SWF11 0x70414
  2378. #define SWF14 0x71420
  2379. #define SWF30 0x72414
  2380. #define SWF31 0x72418
  2381. #define SWF32 0x7241c
  2382. /* Pipe B */
  2383. #define PIPEBDSL 0x71000
  2384. #define PIPEBCONF 0x71008
  2385. #define PIPEBSTAT 0x71024
  2386. #define PIPEBFRAMEHIGH 0x71040
  2387. #define PIPEBFRAMEPIXEL 0x71044
  2388. #define PIPEB_FRMCOUNT_GM45 0x71040
  2389. #define PIPEB_FLIPCOUNT_GM45 0x71044
  2390. /* Display B control */
  2391. #define DSPBCNTR 0x71180
  2392. #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
  2393. #define DISPPLANE_ALPHA_TRANS_DISABLE 0
  2394. #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
  2395. #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
  2396. #define DSPBADDR 0x71184
  2397. #define DSPBSTRIDE 0x71188
  2398. #define DSPBPOS 0x7118C
  2399. #define DSPBSIZE 0x71190
  2400. #define DSPBSURF 0x7119C
  2401. #define DSPBTILEOFF 0x711A4
  2402. /* VBIOS regs */
  2403. #define VGACNTRL 0x71400
  2404. # define VGA_DISP_DISABLE (1 << 31)
  2405. # define VGA_2X_MODE (1 << 30)
  2406. # define VGA_PIPE_B_SELECT (1 << 29)
  2407. /* Ironlake */
  2408. #define CPU_VGACNTRL 0x41000
  2409. #define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
  2410. #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
  2411. #define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
  2412. #define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
  2413. #define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
  2414. #define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
  2415. #define DIGITAL_PORTA_NO_DETECT (0 << 0)
  2416. #define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
  2417. #define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
  2418. /* refresh rate hardware control */
  2419. #define RR_HW_CTL 0x45300
  2420. #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
  2421. #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
  2422. #define FDI_PLL_BIOS_0 0x46000
  2423. #define FDI_PLL_FB_CLOCK_MASK 0xff
  2424. #define FDI_PLL_BIOS_1 0x46004
  2425. #define FDI_PLL_BIOS_2 0x46008
  2426. #define DISPLAY_PORT_PLL_BIOS_0 0x4600c
  2427. #define DISPLAY_PORT_PLL_BIOS_1 0x46010
  2428. #define DISPLAY_PORT_PLL_BIOS_2 0x46014
  2429. #define PCH_DSPCLK_GATE_D 0x42020
  2430. # define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
  2431. # define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
  2432. #define PCH_3DCGDIS0 0x46020
  2433. # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
  2434. # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
  2435. #define PCH_3DCGDIS1 0x46024
  2436. # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
  2437. #define FDI_PLL_FREQ_CTL 0x46030
  2438. #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
  2439. #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
  2440. #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
  2441. #define PIPEA_DATA_M1 0x60030
  2442. #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
  2443. #define TU_SIZE_MASK 0x7e000000
  2444. #define PIPE_DATA_M1_OFFSET 0
  2445. #define PIPEA_DATA_N1 0x60034
  2446. #define PIPE_DATA_N1_OFFSET 0
  2447. #define PIPEA_DATA_M2 0x60038
  2448. #define PIPE_DATA_M2_OFFSET 0
  2449. #define PIPEA_DATA_N2 0x6003c
  2450. #define PIPE_DATA_N2_OFFSET 0
  2451. #define PIPEA_LINK_M1 0x60040
  2452. #define PIPE_LINK_M1_OFFSET 0
  2453. #define PIPEA_LINK_N1 0x60044
  2454. #define PIPE_LINK_N1_OFFSET 0
  2455. #define PIPEA_LINK_M2 0x60048
  2456. #define PIPE_LINK_M2_OFFSET 0
  2457. #define PIPEA_LINK_N2 0x6004c
  2458. #define PIPE_LINK_N2_OFFSET 0
  2459. /* PIPEB timing regs are same start from 0x61000 */
  2460. #define PIPEB_DATA_M1 0x61030
  2461. #define PIPEB_DATA_N1 0x61034
  2462. #define PIPEB_DATA_M2 0x61038
  2463. #define PIPEB_DATA_N2 0x6103c
  2464. #define PIPEB_LINK_M1 0x61040
  2465. #define PIPEB_LINK_N1 0x61044
  2466. #define PIPEB_LINK_M2 0x61048
  2467. #define PIPEB_LINK_N2 0x6104c
  2468. #define PIPE_DATA_M1(pipe) _PIPE(pipe, PIPEA_DATA_M1, PIPEB_DATA_M1)
  2469. #define PIPE_DATA_N1(pipe) _PIPE(pipe, PIPEA_DATA_N1, PIPEB_DATA_N1)
  2470. #define PIPE_DATA_M2(pipe) _PIPE(pipe, PIPEA_DATA_M2, PIPEB_DATA_M2)
  2471. #define PIPE_DATA_N2(pipe) _PIPE(pipe, PIPEA_DATA_N2, PIPEB_DATA_N2)
  2472. #define PIPE_LINK_M1(pipe) _PIPE(pipe, PIPEA_LINK_M1, PIPEB_LINK_M1)
  2473. #define PIPE_LINK_N1(pipe) _PIPE(pipe, PIPEA_LINK_N1, PIPEB_LINK_N1)
  2474. #define PIPE_LINK_M2(pipe) _PIPE(pipe, PIPEA_LINK_M2, PIPEB_LINK_M2)
  2475. #define PIPE_LINK_N2(pipe) _PIPE(pipe, PIPEA_LINK_N2, PIPEB_LINK_N2)
  2476. /* CPU panel fitter */
  2477. #define PFA_CTL_1 0x68080
  2478. #define PFB_CTL_1 0x68880
  2479. #define PF_ENABLE (1<<31)
  2480. #define PF_FILTER_MASK (3<<23)
  2481. #define PF_FILTER_PROGRAMMED (0<<23)
  2482. #define PF_FILTER_MED_3x3 (1<<23)
  2483. #define PF_FILTER_EDGE_ENHANCE (2<<23)
  2484. #define PF_FILTER_EDGE_SOFTEN (3<<23)
  2485. #define PFA_WIN_SZ 0x68074
  2486. #define PFB_WIN_SZ 0x68874
  2487. #define PFA_WIN_POS 0x68070
  2488. #define PFB_WIN_POS 0x68870
  2489. /* legacy palette */
  2490. #define LGC_PALETTE_A 0x4a000
  2491. #define LGC_PALETTE_B 0x4a800
  2492. /* interrupts */
  2493. #define DE_MASTER_IRQ_CONTROL (1 << 31)
  2494. #define DE_SPRITEB_FLIP_DONE (1 << 29)
  2495. #define DE_SPRITEA_FLIP_DONE (1 << 28)
  2496. #define DE_PLANEB_FLIP_DONE (1 << 27)
  2497. #define DE_PLANEA_FLIP_DONE (1 << 26)
  2498. #define DE_PCU_EVENT (1 << 25)
  2499. #define DE_GTT_FAULT (1 << 24)
  2500. #define DE_POISON (1 << 23)
  2501. #define DE_PERFORM_COUNTER (1 << 22)
  2502. #define DE_PCH_EVENT (1 << 21)
  2503. #define DE_AUX_CHANNEL_A (1 << 20)
  2504. #define DE_DP_A_HOTPLUG (1 << 19)
  2505. #define DE_GSE (1 << 18)
  2506. #define DE_PIPEB_VBLANK (1 << 15)
  2507. #define DE_PIPEB_EVEN_FIELD (1 << 14)
  2508. #define DE_PIPEB_ODD_FIELD (1 << 13)
  2509. #define DE_PIPEB_LINE_COMPARE (1 << 12)
  2510. #define DE_PIPEB_VSYNC (1 << 11)
  2511. #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
  2512. #define DE_PIPEA_VBLANK (1 << 7)
  2513. #define DE_PIPEA_EVEN_FIELD (1 << 6)
  2514. #define DE_PIPEA_ODD_FIELD (1 << 5)
  2515. #define DE_PIPEA_LINE_COMPARE (1 << 4)
  2516. #define DE_PIPEA_VSYNC (1 << 3)
  2517. #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
  2518. #define DEISR 0x44000
  2519. #define DEIMR 0x44004
  2520. #define DEIIR 0x44008
  2521. #define DEIER 0x4400c
  2522. /* GT interrupt */
  2523. #define GT_PIPE_NOTIFY (1 << 4)
  2524. #define GT_SYNC_STATUS (1 << 2)
  2525. #define GT_USER_INTERRUPT (1 << 0)
  2526. #define GT_BSD_USER_INTERRUPT (1 << 5)
  2527. #define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
  2528. #define GT_BLT_USER_INTERRUPT (1 << 22)
  2529. #define GTISR 0x44010
  2530. #define GTIMR 0x44014
  2531. #define GTIIR 0x44018
  2532. #define GTIER 0x4401c
  2533. #define ILK_DISPLAY_CHICKEN2 0x42004
  2534. /* Required on all Ironlake and Sandybridge according to the B-Spec. */
  2535. #define ILK_ELPIN_409_SELECT (1 << 25)
  2536. #define ILK_DPARB_GATE (1<<22)
  2537. #define ILK_VSDPFD_FULL (1<<21)
  2538. #define ILK_DISPLAY_CHICKEN_FUSES 0x42014
  2539. #define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
  2540. #define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
  2541. #define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
  2542. #define ILK_HDCP_DISABLE (1<<25)
  2543. #define ILK_eDP_A_DISABLE (1<<24)
  2544. #define ILK_DESKTOP (1<<23)
  2545. #define ILK_DSPCLK_GATE 0x42020
  2546. #define ILK_DPARB_CLK_GATE (1<<5)
  2547. #define ILK_DPFD_CLK_GATE (1<<7)
  2548. /* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
  2549. #define ILK_CLK_FBC (1<<7)
  2550. #define ILK_DPFC_DIS1 (1<<8)
  2551. #define ILK_DPFC_DIS2 (1<<9)
  2552. #define DISP_ARB_CTL 0x45000
  2553. #define DISP_TILE_SURFACE_SWIZZLING (1<<13)
  2554. #define DISP_FBC_WM_DIS (1<<15)
  2555. /* PCH */
  2556. /* south display engine interrupt */
  2557. #define SDE_AUDIO_POWER_D (1 << 27)
  2558. #define SDE_AUDIO_POWER_C (1 << 26)
  2559. #define SDE_AUDIO_POWER_B (1 << 25)
  2560. #define SDE_AUDIO_POWER_SHIFT (25)
  2561. #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
  2562. #define SDE_GMBUS (1 << 24)
  2563. #define SDE_AUDIO_HDCP_TRANSB (1 << 23)
  2564. #define SDE_AUDIO_HDCP_TRANSA (1 << 22)
  2565. #define SDE_AUDIO_HDCP_MASK (3 << 22)
  2566. #define SDE_AUDIO_TRANSB (1 << 21)
  2567. #define SDE_AUDIO_TRANSA (1 << 20)
  2568. #define SDE_AUDIO_TRANS_MASK (3 << 20)
  2569. #define SDE_POISON (1 << 19)
  2570. /* 18 reserved */
  2571. #define SDE_FDI_RXB (1 << 17)
  2572. #define SDE_FDI_RXA (1 << 16)
  2573. #define SDE_FDI_MASK (3 << 16)
  2574. #define SDE_AUXD (1 << 15)
  2575. #define SDE_AUXC (1 << 14)
  2576. #define SDE_AUXB (1 << 13)
  2577. #define SDE_AUX_MASK (7 << 13)
  2578. /* 12 reserved */
  2579. #define SDE_CRT_HOTPLUG (1 << 11)
  2580. #define SDE_PORTD_HOTPLUG (1 << 10)
  2581. #define SDE_PORTC_HOTPLUG (1 << 9)
  2582. #define SDE_PORTB_HOTPLUG (1 << 8)
  2583. #define SDE_SDVOB_HOTPLUG (1 << 6)
  2584. #define SDE_HOTPLUG_MASK (0xf << 8)
  2585. #define SDE_TRANSB_CRC_DONE (1 << 5)
  2586. #define SDE_TRANSB_CRC_ERR (1 << 4)
  2587. #define SDE_TRANSB_FIFO_UNDER (1 << 3)
  2588. #define SDE_TRANSA_CRC_DONE (1 << 2)
  2589. #define SDE_TRANSA_CRC_ERR (1 << 1)
  2590. #define SDE_TRANSA_FIFO_UNDER (1 << 0)
  2591. #define SDE_TRANS_MASK (0x3f)
  2592. /* CPT */
  2593. #define SDE_CRT_HOTPLUG_CPT (1 << 19)
  2594. #define SDE_PORTD_HOTPLUG_CPT (1 << 23)
  2595. #define SDE_PORTC_HOTPLUG_CPT (1 << 22)
  2596. #define SDE_PORTB_HOTPLUG_CPT (1 << 21)
  2597. #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
  2598. SDE_PORTD_HOTPLUG_CPT | \
  2599. SDE_PORTC_HOTPLUG_CPT | \
  2600. SDE_PORTB_HOTPLUG_CPT)
  2601. #define SDEISR 0xc4000
  2602. #define SDEIMR 0xc4004
  2603. #define SDEIIR 0xc4008
  2604. #define SDEIER 0xc400c
  2605. /* digital port hotplug */
  2606. #define PCH_PORT_HOTPLUG 0xc4030
  2607. #define PORTD_HOTPLUG_ENABLE (1 << 20)
  2608. #define PORTD_PULSE_DURATION_2ms (0)
  2609. #define PORTD_PULSE_DURATION_4_5ms (1 << 18)
  2610. #define PORTD_PULSE_DURATION_6ms (2 << 18)
  2611. #define PORTD_PULSE_DURATION_100ms (3 << 18)
  2612. #define PORTD_HOTPLUG_NO_DETECT (0)
  2613. #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
  2614. #define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
  2615. #define PORTC_HOTPLUG_ENABLE (1 << 12)
  2616. #define PORTC_PULSE_DURATION_2ms (0)
  2617. #define PORTC_PULSE_DURATION_4_5ms (1 << 10)
  2618. #define PORTC_PULSE_DURATION_6ms (2 << 10)
  2619. #define PORTC_PULSE_DURATION_100ms (3 << 10)
  2620. #define PORTC_HOTPLUG_NO_DETECT (0)
  2621. #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
  2622. #define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
  2623. #define PORTB_HOTPLUG_ENABLE (1 << 4)
  2624. #define PORTB_PULSE_DURATION_2ms (0)
  2625. #define PORTB_PULSE_DURATION_4_5ms (1 << 2)
  2626. #define PORTB_PULSE_DURATION_6ms (2 << 2)
  2627. #define PORTB_PULSE_DURATION_100ms (3 << 2)
  2628. #define PORTB_HOTPLUG_NO_DETECT (0)
  2629. #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
  2630. #define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
  2631. #define PCH_GPIOA 0xc5010
  2632. #define PCH_GPIOB 0xc5014
  2633. #define PCH_GPIOC 0xc5018
  2634. #define PCH_GPIOD 0xc501c
  2635. #define PCH_GPIOE 0xc5020
  2636. #define PCH_GPIOF 0xc5024
  2637. #define PCH_GMBUS0 0xc5100
  2638. #define PCH_GMBUS1 0xc5104
  2639. #define PCH_GMBUS2 0xc5108
  2640. #define PCH_GMBUS3 0xc510c
  2641. #define PCH_GMBUS4 0xc5110
  2642. #define PCH_GMBUS5 0xc5120
  2643. #define PCH_DPLL_A 0xc6014
  2644. #define PCH_DPLL_B 0xc6018
  2645. #define PCH_DPLL(pipe) _PIPE(pipe, PCH_DPLL_A, PCH_DPLL_B)
  2646. #define PCH_FPA0 0xc6040
  2647. #define FP_CB_TUNE (0x3<<22)
  2648. #define PCH_FPA1 0xc6044
  2649. #define PCH_FPB0 0xc6048
  2650. #define PCH_FPB1 0xc604c
  2651. #define PCH_FP0(pipe) _PIPE(pipe, PCH_FPA0, PCH_FPB0)
  2652. #define PCH_FP1(pipe) _PIPE(pipe, PCH_FPA1, PCH_FPB1)
  2653. #define PCH_DPLL_TEST 0xc606c
  2654. #define PCH_DREF_CONTROL 0xC6200
  2655. #define DREF_CONTROL_MASK 0x7fc3
  2656. #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
  2657. #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
  2658. #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
  2659. #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
  2660. #define DREF_SSC_SOURCE_DISABLE (0<<11)
  2661. #define DREF_SSC_SOURCE_ENABLE (2<<11)
  2662. #define DREF_SSC_SOURCE_MASK (3<<11)
  2663. #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
  2664. #define DREF_NONSPREAD_CK505_ENABLE (1<<9)
  2665. #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
  2666. #define DREF_NONSPREAD_SOURCE_MASK (3<<9)
  2667. #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
  2668. #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
  2669. #define DREF_SSC4_DOWNSPREAD (0<<6)
  2670. #define DREF_SSC4_CENTERSPREAD (1<<6)
  2671. #define DREF_SSC1_DISABLE (0<<1)
  2672. #define DREF_SSC1_ENABLE (1<<1)
  2673. #define DREF_SSC4_DISABLE (0)
  2674. #define DREF_SSC4_ENABLE (1)
  2675. #define PCH_RAWCLK_FREQ 0xc6204
  2676. #define FDL_TP1_TIMER_SHIFT 12
  2677. #define FDL_TP1_TIMER_MASK (3<<12)
  2678. #define FDL_TP2_TIMER_SHIFT 10
  2679. #define FDL_TP2_TIMER_MASK (3<<10)
  2680. #define RAWCLK_FREQ_MASK 0x3ff
  2681. #define PCH_DPLL_TMR_CFG 0xc6208
  2682. #define PCH_SSC4_PARMS 0xc6210
  2683. #define PCH_SSC4_AUX_PARMS 0xc6214
  2684. #define PCH_DPLL_SEL 0xc7000
  2685. #define TRANSA_DPLL_ENABLE (1<<3)
  2686. #define TRANSA_DPLLB_SEL (1<<0)
  2687. #define TRANSA_DPLLA_SEL 0
  2688. #define TRANSB_DPLL_ENABLE (1<<7)
  2689. #define TRANSB_DPLLB_SEL (1<<4)
  2690. #define TRANSB_DPLLA_SEL (0)
  2691. #define TRANSC_DPLL_ENABLE (1<<11)
  2692. #define TRANSC_DPLLB_SEL (1<<8)
  2693. #define TRANSC_DPLLA_SEL (0)
  2694. /* transcoder */
  2695. #define TRANS_HTOTAL_A 0xe0000
  2696. #define TRANS_HTOTAL_SHIFT 16
  2697. #define TRANS_HACTIVE_SHIFT 0
  2698. #define TRANS_HBLANK_A 0xe0004
  2699. #define TRANS_HBLANK_END_SHIFT 16
  2700. #define TRANS_HBLANK_START_SHIFT 0
  2701. #define TRANS_HSYNC_A 0xe0008
  2702. #define TRANS_HSYNC_END_SHIFT 16
  2703. #define TRANS_HSYNC_START_SHIFT 0
  2704. #define TRANS_VTOTAL_A 0xe000c
  2705. #define TRANS_VTOTAL_SHIFT 16
  2706. #define TRANS_VACTIVE_SHIFT 0
  2707. #define TRANS_VBLANK_A 0xe0010
  2708. #define TRANS_VBLANK_END_SHIFT 16
  2709. #define TRANS_VBLANK_START_SHIFT 0
  2710. #define TRANS_VSYNC_A 0xe0014
  2711. #define TRANS_VSYNC_END_SHIFT 16
  2712. #define TRANS_VSYNC_START_SHIFT 0
  2713. #define TRANSA_DATA_M1 0xe0030
  2714. #define TRANSA_DATA_N1 0xe0034
  2715. #define TRANSA_DATA_M2 0xe0038
  2716. #define TRANSA_DATA_N2 0xe003c
  2717. #define TRANSA_DP_LINK_M1 0xe0040
  2718. #define TRANSA_DP_LINK_N1 0xe0044
  2719. #define TRANSA_DP_LINK_M2 0xe0048
  2720. #define TRANSA_DP_LINK_N2 0xe004c
  2721. #define TRANS_HTOTAL_B 0xe1000
  2722. #define TRANS_HBLANK_B 0xe1004
  2723. #define TRANS_HSYNC_B 0xe1008
  2724. #define TRANS_VTOTAL_B 0xe100c
  2725. #define TRANS_VBLANK_B 0xe1010
  2726. #define TRANS_VSYNC_B 0xe1014
  2727. #define TRANS_HTOTAL(pipe) _PIPE(pipe, TRANS_HTOTAL_A, TRANS_HTOTAL_B)
  2728. #define TRANS_HBLANK(pipe) _PIPE(pipe, TRANS_HBLANK_A, TRANS_HBLANK_B)
  2729. #define TRANS_HSYNC(pipe) _PIPE(pipe, TRANS_HSYNC_A, TRANS_HSYNC_B)
  2730. #define TRANS_VTOTAL(pipe) _PIPE(pipe, TRANS_VTOTAL_A, TRANS_VTOTAL_B)
  2731. #define TRANS_VBLANK(pipe) _PIPE(pipe, TRANS_VBLANK_A, TRANS_VBLANK_B)
  2732. #define TRANS_VSYNC(pipe) _PIPE(pipe, TRANS_VSYNC_A, TRANS_VSYNC_B)
  2733. #define TRANSB_DATA_M1 0xe1030
  2734. #define TRANSB_DATA_N1 0xe1034
  2735. #define TRANSB_DATA_M2 0xe1038
  2736. #define TRANSB_DATA_N2 0xe103c
  2737. #define TRANSB_DP_LINK_M1 0xe1040
  2738. #define TRANSB_DP_LINK_N1 0xe1044
  2739. #define TRANSB_DP_LINK_M2 0xe1048
  2740. #define TRANSB_DP_LINK_N2 0xe104c
  2741. #define TRANSACONF 0xf0008
  2742. #define TRANSBCONF 0xf1008
  2743. #define TRANSCONF(plane) _PIPE(plane, TRANSACONF, TRANSBCONF)
  2744. #define TRANS_DISABLE (0<<31)
  2745. #define TRANS_ENABLE (1<<31)
  2746. #define TRANS_STATE_MASK (1<<30)
  2747. #define TRANS_STATE_DISABLE (0<<30)
  2748. #define TRANS_STATE_ENABLE (1<<30)
  2749. #define TRANS_FSYNC_DELAY_HB1 (0<<27)
  2750. #define TRANS_FSYNC_DELAY_HB2 (1<<27)
  2751. #define TRANS_FSYNC_DELAY_HB3 (2<<27)
  2752. #define TRANS_FSYNC_DELAY_HB4 (3<<27)
  2753. #define TRANS_DP_AUDIO_ONLY (1<<26)
  2754. #define TRANS_DP_VIDEO_AUDIO (0<<26)
  2755. #define TRANS_PROGRESSIVE (0<<21)
  2756. #define TRANS_8BPC (0<<5)
  2757. #define TRANS_10BPC (1<<5)
  2758. #define TRANS_6BPC (2<<5)
  2759. #define TRANS_12BPC (3<<5)
  2760. #define FDI_RXA_CHICKEN 0xc200c
  2761. #define FDI_RXB_CHICKEN 0xc2010
  2762. #define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1)
  2763. #define FDI_RX_CHICKEN(pipe) _PIPE(pipe, FDI_RXA_CHICKEN, FDI_RXB_CHICKEN)
  2764. #define SOUTH_DSPCLK_GATE_D 0xc2020
  2765. #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
  2766. /* CPU: FDI_TX */
  2767. #define FDI_TXA_CTL 0x60100
  2768. #define FDI_TXB_CTL 0x61100
  2769. #define FDI_TX_CTL(pipe) _PIPE(pipe, FDI_TXA_CTL, FDI_TXB_CTL)
  2770. #define FDI_TX_DISABLE (0<<31)
  2771. #define FDI_TX_ENABLE (1<<31)
  2772. #define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
  2773. #define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
  2774. #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
  2775. #define FDI_LINK_TRAIN_NONE (3<<28)
  2776. #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
  2777. #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
  2778. #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
  2779. #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
  2780. #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
  2781. #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
  2782. #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
  2783. #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
  2784. /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
  2785. SNB has different settings. */
  2786. /* SNB A-stepping */
  2787. #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
  2788. #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
  2789. #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
  2790. #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
  2791. /* SNB B-stepping */
  2792. #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
  2793. #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
  2794. #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
  2795. #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
  2796. #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
  2797. #define FDI_DP_PORT_WIDTH_X1 (0<<19)
  2798. #define FDI_DP_PORT_WIDTH_X2 (1<<19)
  2799. #define FDI_DP_PORT_WIDTH_X3 (2<<19)
  2800. #define FDI_DP_PORT_WIDTH_X4 (3<<19)
  2801. #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
  2802. /* Ironlake: hardwired to 1 */
  2803. #define FDI_TX_PLL_ENABLE (1<<14)
  2804. /* both Tx and Rx */
  2805. #define FDI_SCRAMBLING_ENABLE (0<<7)
  2806. #define FDI_SCRAMBLING_DISABLE (1<<7)
  2807. /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
  2808. #define FDI_RXA_CTL 0xf000c
  2809. #define FDI_RXB_CTL 0xf100c
  2810. #define FDI_RX_CTL(pipe) _PIPE(pipe, FDI_RXA_CTL, FDI_RXB_CTL)
  2811. #define FDI_RX_ENABLE (1<<31)
  2812. /* train, dp width same as FDI_TX */
  2813. #define FDI_DP_PORT_WIDTH_X8 (7<<19)
  2814. #define FDI_8BPC (0<<16)
  2815. #define FDI_10BPC (1<<16)
  2816. #define FDI_6BPC (2<<16)
  2817. #define FDI_12BPC (3<<16)
  2818. #define FDI_LINK_REVERSE_OVERWRITE (1<<15)
  2819. #define FDI_DMI_LINK_REVERSE_MASK (1<<14)
  2820. #define FDI_RX_PLL_ENABLE (1<<13)
  2821. #define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
  2822. #define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
  2823. #define FDI_FS_ERR_REPORT_ENABLE (1<<9)
  2824. #define FDI_FE_ERR_REPORT_ENABLE (1<<8)
  2825. #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
  2826. #define FDI_PCDCLK (1<<4)
  2827. /* CPT */
  2828. #define FDI_AUTO_TRAINING (1<<10)
  2829. #define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
  2830. #define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
  2831. #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
  2832. #define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
  2833. #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
  2834. #define FDI_RXA_MISC 0xf0010
  2835. #define FDI_RXB_MISC 0xf1010
  2836. #define FDI_RXA_TUSIZE1 0xf0030
  2837. #define FDI_RXA_TUSIZE2 0xf0038
  2838. #define FDI_RXB_TUSIZE1 0xf1030
  2839. #define FDI_RXB_TUSIZE2 0xf1038
  2840. #define FDI_RX_MISC(pipe) _PIPE(pipe, FDI_RXA_MISC, FDI_RXB_MISC)
  2841. #define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, FDI_RXA_TUSIZE1, FDI_RXB_TUSIZE1)
  2842. #define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, FDI_RXA_TUSIZE2, FDI_RXB_TUSIZE2)
  2843. /* FDI_RX interrupt register format */
  2844. #define FDI_RX_INTER_LANE_ALIGN (1<<10)
  2845. #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
  2846. #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
  2847. #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
  2848. #define FDI_RX_FS_CODE_ERR (1<<6)
  2849. #define FDI_RX_FE_CODE_ERR (1<<5)
  2850. #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
  2851. #define FDI_RX_HDCP_LINK_FAIL (1<<3)
  2852. #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
  2853. #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
  2854. #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
  2855. #define FDI_RXA_IIR 0xf0014
  2856. #define FDI_RXA_IMR 0xf0018
  2857. #define FDI_RXB_IIR 0xf1014
  2858. #define FDI_RXB_IMR 0xf1018
  2859. #define FDI_RX_IIR(pipe) _PIPE(pipe, FDI_RXA_IIR, FDI_RXB_IIR)
  2860. #define FDI_RX_IMR(pipe) _PIPE(pipe, FDI_RXA_IMR, FDI_RXB_IMR)
  2861. #define FDI_PLL_CTL_1 0xfe000
  2862. #define FDI_PLL_CTL_2 0xfe004
  2863. /* CRT */
  2864. #define PCH_ADPA 0xe1100
  2865. #define ADPA_TRANS_SELECT_MASK (1<<30)
  2866. #define ADPA_TRANS_A_SELECT 0
  2867. #define ADPA_TRANS_B_SELECT (1<<30)
  2868. #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
  2869. #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
  2870. #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
  2871. #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
  2872. #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
  2873. #define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
  2874. #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
  2875. #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
  2876. #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
  2877. #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
  2878. #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
  2879. #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
  2880. #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
  2881. #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
  2882. #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
  2883. #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
  2884. #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
  2885. #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
  2886. #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
  2887. /* or SDVOB */
  2888. #define HDMIB 0xe1140
  2889. #define PORT_ENABLE (1 << 31)
  2890. #define TRANSCODER_A (0)
  2891. #define TRANSCODER_B (1 << 30)
  2892. #define COLOR_FORMAT_8bpc (0)
  2893. #define COLOR_FORMAT_12bpc (3 << 26)
  2894. #define SDVOB_HOTPLUG_ENABLE (1 << 23)
  2895. #define SDVO_ENCODING (0)
  2896. #define TMDS_ENCODING (2 << 10)
  2897. #define NULL_PACKET_VSYNC_ENABLE (1 << 9)
  2898. /* CPT */
  2899. #define HDMI_MODE_SELECT (1 << 9)
  2900. #define DVI_MODE_SELECT (0)
  2901. #define SDVOB_BORDER_ENABLE (1 << 7)
  2902. #define AUDIO_ENABLE (1 << 6)
  2903. #define VSYNC_ACTIVE_HIGH (1 << 4)
  2904. #define HSYNC_ACTIVE_HIGH (1 << 3)
  2905. #define PORT_DETECTED (1 << 2)
  2906. /* PCH SDVOB multiplex with HDMIB */
  2907. #define PCH_SDVOB HDMIB
  2908. #define HDMIC 0xe1150
  2909. #define HDMID 0xe1160
  2910. #define PCH_LVDS 0xe1180
  2911. #define LVDS_DETECTED (1 << 1)
  2912. #define BLC_PWM_CPU_CTL2 0x48250
  2913. #define PWM_ENABLE (1 << 31)
  2914. #define PWM_PIPE_A (0 << 29)
  2915. #define PWM_PIPE_B (1 << 29)
  2916. #define BLC_PWM_CPU_CTL 0x48254
  2917. #define BLC_PWM_PCH_CTL1 0xc8250
  2918. #define PWM_PCH_ENABLE (1 << 31)
  2919. #define PWM_POLARITY_ACTIVE_LOW (1 << 29)
  2920. #define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
  2921. #define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
  2922. #define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
  2923. #define BLC_PWM_PCH_CTL2 0xc8254
  2924. #define PCH_PP_STATUS 0xc7200
  2925. #define PCH_PP_CONTROL 0xc7204
  2926. #define PANEL_UNLOCK_REGS (0xabcd << 16)
  2927. #define EDP_FORCE_VDD (1 << 3)
  2928. #define EDP_BLC_ENABLE (1 << 2)
  2929. #define PANEL_POWER_RESET (1 << 1)
  2930. #define PANEL_POWER_OFF (0 << 0)
  2931. #define PANEL_POWER_ON (1 << 0)
  2932. #define PCH_PP_ON_DELAYS 0xc7208
  2933. #define EDP_PANEL (1 << 30)
  2934. #define PCH_PP_OFF_DELAYS 0xc720c
  2935. #define PCH_PP_DIVISOR 0xc7210
  2936. #define PCH_DP_B 0xe4100
  2937. #define PCH_DPB_AUX_CH_CTL 0xe4110
  2938. #define PCH_DPB_AUX_CH_DATA1 0xe4114
  2939. #define PCH_DPB_AUX_CH_DATA2 0xe4118
  2940. #define PCH_DPB_AUX_CH_DATA3 0xe411c
  2941. #define PCH_DPB_AUX_CH_DATA4 0xe4120
  2942. #define PCH_DPB_AUX_CH_DATA5 0xe4124
  2943. #define PCH_DP_C 0xe4200
  2944. #define PCH_DPC_AUX_CH_CTL 0xe4210
  2945. #define PCH_DPC_AUX_CH_DATA1 0xe4214
  2946. #define PCH_DPC_AUX_CH_DATA2 0xe4218
  2947. #define PCH_DPC_AUX_CH_DATA3 0xe421c
  2948. #define PCH_DPC_AUX_CH_DATA4 0xe4220
  2949. #define PCH_DPC_AUX_CH_DATA5 0xe4224
  2950. #define PCH_DP_D 0xe4300
  2951. #define PCH_DPD_AUX_CH_CTL 0xe4310
  2952. #define PCH_DPD_AUX_CH_DATA1 0xe4314
  2953. #define PCH_DPD_AUX_CH_DATA2 0xe4318
  2954. #define PCH_DPD_AUX_CH_DATA3 0xe431c
  2955. #define PCH_DPD_AUX_CH_DATA4 0xe4320
  2956. #define PCH_DPD_AUX_CH_DATA5 0xe4324
  2957. /* CPT */
  2958. #define PORT_TRANS_A_SEL_CPT 0
  2959. #define PORT_TRANS_B_SEL_CPT (1<<29)
  2960. #define PORT_TRANS_C_SEL_CPT (2<<29)
  2961. #define PORT_TRANS_SEL_MASK (3<<29)
  2962. #define TRANS_DP_CTL_A 0xe0300
  2963. #define TRANS_DP_CTL_B 0xe1300
  2964. #define TRANS_DP_CTL_C 0xe2300
  2965. #define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
  2966. #define TRANS_DP_OUTPUT_ENABLE (1<<31)
  2967. #define TRANS_DP_PORT_SEL_B (0<<29)
  2968. #define TRANS_DP_PORT_SEL_C (1<<29)
  2969. #define TRANS_DP_PORT_SEL_D (2<<29)
  2970. #define TRANS_DP_PORT_SEL_MASK (3<<29)
  2971. #define TRANS_DP_AUDIO_ONLY (1<<26)
  2972. #define TRANS_DP_ENH_FRAMING (1<<18)
  2973. #define TRANS_DP_8BPC (0<<9)
  2974. #define TRANS_DP_10BPC (1<<9)
  2975. #define TRANS_DP_6BPC (2<<9)
  2976. #define TRANS_DP_12BPC (3<<9)
  2977. #define TRANS_DP_BPC_MASK (3<<9)
  2978. #define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
  2979. #define TRANS_DP_VSYNC_ACTIVE_LOW 0
  2980. #define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
  2981. #define TRANS_DP_HSYNC_ACTIVE_LOW 0
  2982. #define TRANS_DP_SYNC_MASK (3<<3)
  2983. /* SNB eDP training params */
  2984. /* SNB A-stepping */
  2985. #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
  2986. #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
  2987. #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
  2988. #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
  2989. /* SNB B-stepping */
  2990. #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
  2991. #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
  2992. #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
  2993. #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
  2994. #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
  2995. #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
  2996. #define FORCEWAKE 0xA18C
  2997. #define FORCEWAKE_ACK 0x130090
  2998. #define GEN6_RPNSWREQ 0xA008
  2999. #define GEN6_TURBO_DISABLE (1<<31)
  3000. #define GEN6_FREQUENCY(x) ((x)<<25)
  3001. #define GEN6_OFFSET(x) ((x)<<19)
  3002. #define GEN6_AGGRESSIVE_TURBO (0<<15)
  3003. #define GEN6_RC_VIDEO_FREQ 0xA00C
  3004. #define GEN6_RC_CONTROL 0xA090
  3005. #define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
  3006. #define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
  3007. #define GEN6_RC_CTL_RC6_ENABLE (1<<18)
  3008. #define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
  3009. #define GEN6_RC_CTL_RC7_ENABLE (1<<22)
  3010. #define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
  3011. #define GEN6_RC_CTL_HW_ENABLE (1<<31)
  3012. #define GEN6_RP_DOWN_TIMEOUT 0xA010
  3013. #define GEN6_RP_INTERRUPT_LIMITS 0xA014
  3014. #define GEN6_RPSTAT1 0xA01C
  3015. #define GEN6_RP_CONTROL 0xA024
  3016. #define GEN6_RP_MEDIA_TURBO (1<<11)
  3017. #define GEN6_RP_USE_NORMAL_FREQ (1<<9)
  3018. #define GEN6_RP_MEDIA_IS_GFX (1<<8)
  3019. #define GEN6_RP_ENABLE (1<<7)
  3020. #define GEN6_RP_UP_BUSY_MAX (0x2<<3)
  3021. #define GEN6_RP_DOWN_BUSY_MIN (0x2<<0)
  3022. #define GEN6_RP_UP_THRESHOLD 0xA02C
  3023. #define GEN6_RP_DOWN_THRESHOLD 0xA030
  3024. #define GEN6_RP_UP_EI 0xA068
  3025. #define GEN6_RP_DOWN_EI 0xA06C
  3026. #define GEN6_RP_IDLE_HYSTERSIS 0xA070
  3027. #define GEN6_RC_STATE 0xA094
  3028. #define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
  3029. #define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
  3030. #define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
  3031. #define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
  3032. #define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
  3033. #define GEN6_RC_SLEEP 0xA0B0
  3034. #define GEN6_RC1e_THRESHOLD 0xA0B4
  3035. #define GEN6_RC6_THRESHOLD 0xA0B8
  3036. #define GEN6_RC6p_THRESHOLD 0xA0BC
  3037. #define GEN6_RC6pp_THRESHOLD 0xA0C0
  3038. #define GEN6_PMINTRMSK 0xA168
  3039. #define GEN6_PMISR 0x44020
  3040. #define GEN6_PMIMR 0x44024
  3041. #define GEN6_PMIIR 0x44028
  3042. #define GEN6_PMIER 0x4402C
  3043. #define GEN6_PM_MBOX_EVENT (1<<25)
  3044. #define GEN6_PM_THERMAL_EVENT (1<<24)
  3045. #define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
  3046. #define GEN6_PM_RP_UP_THRESHOLD (1<<5)
  3047. #define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
  3048. #define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
  3049. #define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
  3050. #define GEN6_PCODE_MAILBOX 0x138124
  3051. #define GEN6_PCODE_READY (1<<31)
  3052. #define GEN6_READ_OC_PARAMS 0xc
  3053. #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x9
  3054. #define GEN6_PCODE_DATA 0x138128
  3055. #endif /* _I915_REG_H_ */