i915_irq.c 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include <linux/sysrq.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. #define MAX_NOPID ((u32)~0)
  37. /**
  38. * Interrupts that are always left unmasked.
  39. *
  40. * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
  41. * we leave them always unmasked in IMR and then control enabling them through
  42. * PIPESTAT alone.
  43. */
  44. #define I915_INTERRUPT_ENABLE_FIX \
  45. (I915_ASLE_INTERRUPT | \
  46. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
  47. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
  48. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
  49. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
  50. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  51. /** Interrupts that we mask and unmask at runtime. */
  52. #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
  53. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  54. PIPE_VBLANK_INTERRUPT_STATUS)
  55. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  56. PIPE_VBLANK_INTERRUPT_ENABLE)
  57. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  58. DRM_I915_VBLANK_PIPE_B)
  59. /* For display hotplug interrupt */
  60. static void
  61. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  62. {
  63. if ((dev_priv->irq_mask & mask) != 0) {
  64. dev_priv->irq_mask &= ~mask;
  65. I915_WRITE(DEIMR, dev_priv->irq_mask);
  66. POSTING_READ(DEIMR);
  67. }
  68. }
  69. static inline void
  70. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  71. {
  72. if ((dev_priv->irq_mask & mask) != mask) {
  73. dev_priv->irq_mask |= mask;
  74. I915_WRITE(DEIMR, dev_priv->irq_mask);
  75. POSTING_READ(DEIMR);
  76. }
  77. }
  78. static inline u32
  79. i915_pipestat(int pipe)
  80. {
  81. if (pipe == 0)
  82. return PIPEASTAT;
  83. if (pipe == 1)
  84. return PIPEBSTAT;
  85. BUG();
  86. }
  87. void
  88. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  89. {
  90. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  91. u32 reg = i915_pipestat(pipe);
  92. dev_priv->pipestat[pipe] |= mask;
  93. /* Enable the interrupt, clear any pending status */
  94. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  95. POSTING_READ(reg);
  96. }
  97. }
  98. void
  99. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  100. {
  101. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  102. u32 reg = i915_pipestat(pipe);
  103. dev_priv->pipestat[pipe] &= ~mask;
  104. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  105. POSTING_READ(reg);
  106. }
  107. }
  108. /**
  109. * intel_enable_asle - enable ASLE interrupt for OpRegion
  110. */
  111. void intel_enable_asle(struct drm_device *dev)
  112. {
  113. drm_i915_private_t *dev_priv = dev->dev_private;
  114. unsigned long irqflags;
  115. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  116. if (HAS_PCH_SPLIT(dev))
  117. ironlake_enable_display_irq(dev_priv, DE_GSE);
  118. else {
  119. i915_enable_pipestat(dev_priv, 1,
  120. PIPE_LEGACY_BLC_EVENT_ENABLE);
  121. if (INTEL_INFO(dev)->gen >= 4)
  122. i915_enable_pipestat(dev_priv, 0,
  123. PIPE_LEGACY_BLC_EVENT_ENABLE);
  124. }
  125. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  126. }
  127. /**
  128. * i915_pipe_enabled - check if a pipe is enabled
  129. * @dev: DRM device
  130. * @pipe: pipe to check
  131. *
  132. * Reading certain registers when the pipe is disabled can hang the chip.
  133. * Use this routine to make sure the PLL is running and the pipe is active
  134. * before reading such registers if unsure.
  135. */
  136. static int
  137. i915_pipe_enabled(struct drm_device *dev, int pipe)
  138. {
  139. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  140. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  141. }
  142. /* Called from drm generic code, passed a 'crtc', which
  143. * we use as a pipe index
  144. */
  145. u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  146. {
  147. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  148. unsigned long high_frame;
  149. unsigned long low_frame;
  150. u32 high1, high2, low;
  151. if (!i915_pipe_enabled(dev, pipe)) {
  152. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  153. "pipe %d\n", pipe);
  154. return 0;
  155. }
  156. high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
  157. low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
  158. /*
  159. * High & low register fields aren't synchronized, so make sure
  160. * we get a low value that's stable across two reads of the high
  161. * register.
  162. */
  163. do {
  164. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  165. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  166. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  167. } while (high1 != high2);
  168. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  169. low >>= PIPE_FRAME_LOW_SHIFT;
  170. return (high1 << 8) | low;
  171. }
  172. u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  173. {
  174. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  175. int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
  176. if (!i915_pipe_enabled(dev, pipe)) {
  177. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  178. "pipe %d\n", pipe);
  179. return 0;
  180. }
  181. return I915_READ(reg);
  182. }
  183. int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  184. int *vpos, int *hpos)
  185. {
  186. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  187. u32 vbl = 0, position = 0;
  188. int vbl_start, vbl_end, htotal, vtotal;
  189. bool in_vbl = true;
  190. int ret = 0;
  191. if (!i915_pipe_enabled(dev, pipe)) {
  192. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  193. "pipe %d\n", pipe);
  194. return 0;
  195. }
  196. /* Get vtotal. */
  197. vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
  198. if (INTEL_INFO(dev)->gen >= 4) {
  199. /* No obvious pixelcount register. Only query vertical
  200. * scanout position from Display scan line register.
  201. */
  202. position = I915_READ(PIPEDSL(pipe));
  203. /* Decode into vertical scanout position. Don't have
  204. * horizontal scanout position.
  205. */
  206. *vpos = position & 0x1fff;
  207. *hpos = 0;
  208. } else {
  209. /* Have access to pixelcount since start of frame.
  210. * We can split this into vertical and horizontal
  211. * scanout position.
  212. */
  213. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  214. htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
  215. *vpos = position / htotal;
  216. *hpos = position - (*vpos * htotal);
  217. }
  218. /* Query vblank area. */
  219. vbl = I915_READ(VBLANK(pipe));
  220. /* Test position against vblank region. */
  221. vbl_start = vbl & 0x1fff;
  222. vbl_end = (vbl >> 16) & 0x1fff;
  223. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  224. in_vbl = false;
  225. /* Inside "upper part" of vblank area? Apply corrective offset: */
  226. if (in_vbl && (*vpos >= vbl_start))
  227. *vpos = *vpos - vtotal;
  228. /* Readouts valid? */
  229. if (vbl > 0)
  230. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  231. /* In vblank? */
  232. if (in_vbl)
  233. ret |= DRM_SCANOUTPOS_INVBL;
  234. return ret;
  235. }
  236. int i915_get_vblank_timestamp(struct drm_device *dev, int crtc,
  237. int *max_error,
  238. struct timeval *vblank_time,
  239. unsigned flags)
  240. {
  241. struct drm_crtc *drmcrtc;
  242. if (crtc < 0 || crtc >= dev->num_crtcs) {
  243. DRM_ERROR("Invalid crtc %d\n", crtc);
  244. return -EINVAL;
  245. }
  246. /* Get drm_crtc to timestamp: */
  247. drmcrtc = intel_get_crtc_for_pipe(dev, crtc);
  248. /* Helper routine in DRM core does all the work: */
  249. return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
  250. vblank_time, flags, drmcrtc);
  251. }
  252. /*
  253. * Handle hotplug events outside the interrupt handler proper.
  254. */
  255. static void i915_hotplug_work_func(struct work_struct *work)
  256. {
  257. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  258. hotplug_work);
  259. struct drm_device *dev = dev_priv->dev;
  260. struct drm_mode_config *mode_config = &dev->mode_config;
  261. struct intel_encoder *encoder;
  262. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  263. if (encoder->hot_plug)
  264. encoder->hot_plug(encoder);
  265. /* Just fire off a uevent and let userspace tell us what to do */
  266. drm_helper_hpd_irq_event(dev);
  267. }
  268. static void i915_handle_rps_change(struct drm_device *dev)
  269. {
  270. drm_i915_private_t *dev_priv = dev->dev_private;
  271. u32 busy_up, busy_down, max_avg, min_avg;
  272. u8 new_delay = dev_priv->cur_delay;
  273. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  274. busy_up = I915_READ(RCPREVBSYTUPAVG);
  275. busy_down = I915_READ(RCPREVBSYTDNAVG);
  276. max_avg = I915_READ(RCBMAXAVG);
  277. min_avg = I915_READ(RCBMINAVG);
  278. /* Handle RCS change request from hw */
  279. if (busy_up > max_avg) {
  280. if (dev_priv->cur_delay != dev_priv->max_delay)
  281. new_delay = dev_priv->cur_delay - 1;
  282. if (new_delay < dev_priv->max_delay)
  283. new_delay = dev_priv->max_delay;
  284. } else if (busy_down < min_avg) {
  285. if (dev_priv->cur_delay != dev_priv->min_delay)
  286. new_delay = dev_priv->cur_delay + 1;
  287. if (new_delay > dev_priv->min_delay)
  288. new_delay = dev_priv->min_delay;
  289. }
  290. if (ironlake_set_drps(dev, new_delay))
  291. dev_priv->cur_delay = new_delay;
  292. return;
  293. }
  294. static void notify_ring(struct drm_device *dev,
  295. struct intel_ring_buffer *ring)
  296. {
  297. struct drm_i915_private *dev_priv = dev->dev_private;
  298. u32 seqno = ring->get_seqno(ring);
  299. trace_i915_gem_request_complete(dev, seqno);
  300. ring->irq_seqno = seqno;
  301. wake_up_all(&ring->irq_queue);
  302. dev_priv->hangcheck_count = 0;
  303. mod_timer(&dev_priv->hangcheck_timer,
  304. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  305. }
  306. static void gen6_pm_irq_handler(struct drm_device *dev)
  307. {
  308. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  309. u8 new_delay = dev_priv->cur_delay;
  310. u32 pm_iir;
  311. pm_iir = I915_READ(GEN6_PMIIR);
  312. if (!pm_iir)
  313. return;
  314. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
  315. if (dev_priv->cur_delay != dev_priv->max_delay)
  316. new_delay = dev_priv->cur_delay + 1;
  317. if (new_delay > dev_priv->max_delay)
  318. new_delay = dev_priv->max_delay;
  319. } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
  320. if (dev_priv->cur_delay != dev_priv->min_delay)
  321. new_delay = dev_priv->cur_delay - 1;
  322. if (new_delay < dev_priv->min_delay) {
  323. new_delay = dev_priv->min_delay;
  324. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  325. I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
  326. ((new_delay << 16) & 0x3f0000));
  327. } else {
  328. /* Make sure we continue to get down interrupts
  329. * until we hit the minimum frequency */
  330. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  331. I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
  332. }
  333. }
  334. gen6_set_rps(dev, new_delay);
  335. dev_priv->cur_delay = new_delay;
  336. I915_WRITE(GEN6_PMIIR, pm_iir);
  337. }
  338. static void pch_irq_handler(struct drm_device *dev)
  339. {
  340. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  341. u32 pch_iir;
  342. pch_iir = I915_READ(SDEIIR);
  343. if (pch_iir & SDE_AUDIO_POWER_MASK)
  344. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  345. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  346. SDE_AUDIO_POWER_SHIFT);
  347. if (pch_iir & SDE_GMBUS)
  348. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  349. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  350. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  351. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  352. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  353. if (pch_iir & SDE_POISON)
  354. DRM_ERROR("PCH poison interrupt\n");
  355. if (pch_iir & SDE_FDI_MASK) {
  356. u32 fdia, fdib;
  357. fdia = I915_READ(FDI_RXA_IIR);
  358. fdib = I915_READ(FDI_RXB_IIR);
  359. DRM_DEBUG_DRIVER("PCH FDI RX interrupt; FDI RXA IIR: 0x%08x, FDI RXB IIR: 0x%08x\n", fdia, fdib);
  360. }
  361. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  362. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  363. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  364. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  365. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  366. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  367. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  368. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  369. }
  370. static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
  371. {
  372. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  373. int ret = IRQ_NONE;
  374. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  375. u32 hotplug_mask;
  376. struct drm_i915_master_private *master_priv;
  377. u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
  378. if (IS_GEN6(dev))
  379. bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
  380. /* disable master interrupt before clearing iir */
  381. de_ier = I915_READ(DEIER);
  382. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  383. POSTING_READ(DEIER);
  384. de_iir = I915_READ(DEIIR);
  385. gt_iir = I915_READ(GTIIR);
  386. pch_iir = I915_READ(SDEIIR);
  387. pm_iir = I915_READ(GEN6_PMIIR);
  388. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
  389. (!IS_GEN6(dev) || pm_iir == 0))
  390. goto done;
  391. if (HAS_PCH_CPT(dev))
  392. hotplug_mask = SDE_HOTPLUG_MASK_CPT;
  393. else
  394. hotplug_mask = SDE_HOTPLUG_MASK;
  395. ret = IRQ_HANDLED;
  396. if (dev->primary->master) {
  397. master_priv = dev->primary->master->driver_priv;
  398. if (master_priv->sarea_priv)
  399. master_priv->sarea_priv->last_dispatch =
  400. READ_BREADCRUMB(dev_priv);
  401. }
  402. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  403. notify_ring(dev, &dev_priv->ring[RCS]);
  404. if (gt_iir & bsd_usr_interrupt)
  405. notify_ring(dev, &dev_priv->ring[VCS]);
  406. if (gt_iir & GT_BLT_USER_INTERRUPT)
  407. notify_ring(dev, &dev_priv->ring[BCS]);
  408. if (de_iir & DE_GSE)
  409. intel_opregion_gse_intr(dev);
  410. if (de_iir & DE_PLANEA_FLIP_DONE) {
  411. intel_prepare_page_flip(dev, 0);
  412. intel_finish_page_flip_plane(dev, 0);
  413. }
  414. if (de_iir & DE_PLANEB_FLIP_DONE) {
  415. intel_prepare_page_flip(dev, 1);
  416. intel_finish_page_flip_plane(dev, 1);
  417. }
  418. if (de_iir & DE_PIPEA_VBLANK)
  419. drm_handle_vblank(dev, 0);
  420. if (de_iir & DE_PIPEB_VBLANK)
  421. drm_handle_vblank(dev, 1);
  422. /* check event from PCH */
  423. if (de_iir & DE_PCH_EVENT) {
  424. if (pch_iir & hotplug_mask)
  425. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  426. pch_irq_handler(dev);
  427. }
  428. if (de_iir & DE_PCU_EVENT) {
  429. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  430. i915_handle_rps_change(dev);
  431. }
  432. if (IS_GEN6(dev))
  433. gen6_pm_irq_handler(dev);
  434. /* should clear PCH hotplug event before clear CPU irq */
  435. I915_WRITE(SDEIIR, pch_iir);
  436. I915_WRITE(GTIIR, gt_iir);
  437. I915_WRITE(DEIIR, de_iir);
  438. done:
  439. I915_WRITE(DEIER, de_ier);
  440. POSTING_READ(DEIER);
  441. return ret;
  442. }
  443. /**
  444. * i915_error_work_func - do process context error handling work
  445. * @work: work struct
  446. *
  447. * Fire an error uevent so userspace can see that a hang or error
  448. * was detected.
  449. */
  450. static void i915_error_work_func(struct work_struct *work)
  451. {
  452. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  453. error_work);
  454. struct drm_device *dev = dev_priv->dev;
  455. char *error_event[] = { "ERROR=1", NULL };
  456. char *reset_event[] = { "RESET=1", NULL };
  457. char *reset_done_event[] = { "ERROR=0", NULL };
  458. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  459. if (atomic_read(&dev_priv->mm.wedged)) {
  460. DRM_DEBUG_DRIVER("resetting chip\n");
  461. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  462. if (!i915_reset(dev, GRDOM_RENDER)) {
  463. atomic_set(&dev_priv->mm.wedged, 0);
  464. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  465. }
  466. complete_all(&dev_priv->error_completion);
  467. }
  468. }
  469. #ifdef CONFIG_DEBUG_FS
  470. static struct drm_i915_error_object *
  471. i915_error_object_create(struct drm_i915_private *dev_priv,
  472. struct drm_i915_gem_object *src)
  473. {
  474. struct drm_i915_error_object *dst;
  475. int page, page_count;
  476. u32 reloc_offset;
  477. if (src == NULL || src->pages == NULL)
  478. return NULL;
  479. page_count = src->base.size / PAGE_SIZE;
  480. dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
  481. if (dst == NULL)
  482. return NULL;
  483. reloc_offset = src->gtt_offset;
  484. for (page = 0; page < page_count; page++) {
  485. unsigned long flags;
  486. void __iomem *s;
  487. void *d;
  488. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  489. if (d == NULL)
  490. goto unwind;
  491. local_irq_save(flags);
  492. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  493. reloc_offset);
  494. memcpy_fromio(d, s, PAGE_SIZE);
  495. io_mapping_unmap_atomic(s);
  496. local_irq_restore(flags);
  497. dst->pages[page] = d;
  498. reloc_offset += PAGE_SIZE;
  499. }
  500. dst->page_count = page_count;
  501. dst->gtt_offset = src->gtt_offset;
  502. return dst;
  503. unwind:
  504. while (page--)
  505. kfree(dst->pages[page]);
  506. kfree(dst);
  507. return NULL;
  508. }
  509. static void
  510. i915_error_object_free(struct drm_i915_error_object *obj)
  511. {
  512. int page;
  513. if (obj == NULL)
  514. return;
  515. for (page = 0; page < obj->page_count; page++)
  516. kfree(obj->pages[page]);
  517. kfree(obj);
  518. }
  519. static void
  520. i915_error_state_free(struct drm_device *dev,
  521. struct drm_i915_error_state *error)
  522. {
  523. i915_error_object_free(error->batchbuffer[0]);
  524. i915_error_object_free(error->batchbuffer[1]);
  525. i915_error_object_free(error->ringbuffer);
  526. kfree(error->active_bo);
  527. kfree(error->overlay);
  528. kfree(error);
  529. }
  530. static u32 capture_bo_list(struct drm_i915_error_buffer *err,
  531. int count,
  532. struct list_head *head)
  533. {
  534. struct drm_i915_gem_object *obj;
  535. int i = 0;
  536. list_for_each_entry(obj, head, mm_list) {
  537. err->size = obj->base.size;
  538. err->name = obj->base.name;
  539. err->seqno = obj->last_rendering_seqno;
  540. err->gtt_offset = obj->gtt_offset;
  541. err->read_domains = obj->base.read_domains;
  542. err->write_domain = obj->base.write_domain;
  543. err->fence_reg = obj->fence_reg;
  544. err->pinned = 0;
  545. if (obj->pin_count > 0)
  546. err->pinned = 1;
  547. if (obj->user_pin_count > 0)
  548. err->pinned = -1;
  549. err->tiling = obj->tiling_mode;
  550. err->dirty = obj->dirty;
  551. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  552. err->ring = obj->ring ? obj->ring->id : 0;
  553. err->agp_type = obj->agp_type == AGP_USER_CACHED_MEMORY;
  554. if (++i == count)
  555. break;
  556. err++;
  557. }
  558. return i;
  559. }
  560. static void i915_gem_record_fences(struct drm_device *dev,
  561. struct drm_i915_error_state *error)
  562. {
  563. struct drm_i915_private *dev_priv = dev->dev_private;
  564. int i;
  565. /* Fences */
  566. switch (INTEL_INFO(dev)->gen) {
  567. case 6:
  568. for (i = 0; i < 16; i++)
  569. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  570. break;
  571. case 5:
  572. case 4:
  573. for (i = 0; i < 16; i++)
  574. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  575. break;
  576. case 3:
  577. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  578. for (i = 0; i < 8; i++)
  579. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  580. case 2:
  581. for (i = 0; i < 8; i++)
  582. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  583. break;
  584. }
  585. }
  586. static struct drm_i915_error_object *
  587. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  588. struct intel_ring_buffer *ring)
  589. {
  590. struct drm_i915_gem_object *obj;
  591. u32 seqno;
  592. if (!ring->get_seqno)
  593. return NULL;
  594. seqno = ring->get_seqno(ring);
  595. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  596. if (obj->ring != ring)
  597. continue;
  598. if (!i915_seqno_passed(obj->last_rendering_seqno, seqno))
  599. continue;
  600. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  601. continue;
  602. /* We need to copy these to an anonymous buffer as the simplest
  603. * method to avoid being overwritten by userspace.
  604. */
  605. return i915_error_object_create(dev_priv, obj);
  606. }
  607. return NULL;
  608. }
  609. /**
  610. * i915_capture_error_state - capture an error record for later analysis
  611. * @dev: drm device
  612. *
  613. * Should be called when an error is detected (either a hang or an error
  614. * interrupt) to capture error state from the time of the error. Fills
  615. * out a structure which becomes available in debugfs for user level tools
  616. * to pick up.
  617. */
  618. static void i915_capture_error_state(struct drm_device *dev)
  619. {
  620. struct drm_i915_private *dev_priv = dev->dev_private;
  621. struct drm_i915_gem_object *obj;
  622. struct drm_i915_error_state *error;
  623. unsigned long flags;
  624. int i;
  625. spin_lock_irqsave(&dev_priv->error_lock, flags);
  626. error = dev_priv->first_error;
  627. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  628. if (error)
  629. return;
  630. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  631. if (!error) {
  632. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  633. return;
  634. }
  635. DRM_DEBUG_DRIVER("generating error event\n");
  636. error->seqno = dev_priv->ring[RCS].get_seqno(&dev_priv->ring[RCS]);
  637. error->eir = I915_READ(EIR);
  638. error->pgtbl_er = I915_READ(PGTBL_ER);
  639. error->pipeastat = I915_READ(PIPEASTAT);
  640. error->pipebstat = I915_READ(PIPEBSTAT);
  641. error->instpm = I915_READ(INSTPM);
  642. error->error = 0;
  643. if (INTEL_INFO(dev)->gen >= 6) {
  644. error->error = I915_READ(ERROR_GEN6);
  645. error->bcs_acthd = I915_READ(BCS_ACTHD);
  646. error->bcs_ipehr = I915_READ(BCS_IPEHR);
  647. error->bcs_ipeir = I915_READ(BCS_IPEIR);
  648. error->bcs_instdone = I915_READ(BCS_INSTDONE);
  649. error->bcs_seqno = 0;
  650. if (dev_priv->ring[BCS].get_seqno)
  651. error->bcs_seqno = dev_priv->ring[BCS].get_seqno(&dev_priv->ring[BCS]);
  652. error->vcs_acthd = I915_READ(VCS_ACTHD);
  653. error->vcs_ipehr = I915_READ(VCS_IPEHR);
  654. error->vcs_ipeir = I915_READ(VCS_IPEIR);
  655. error->vcs_instdone = I915_READ(VCS_INSTDONE);
  656. error->vcs_seqno = 0;
  657. if (dev_priv->ring[VCS].get_seqno)
  658. error->vcs_seqno = dev_priv->ring[VCS].get_seqno(&dev_priv->ring[VCS]);
  659. }
  660. if (INTEL_INFO(dev)->gen >= 4) {
  661. error->ipeir = I915_READ(IPEIR_I965);
  662. error->ipehr = I915_READ(IPEHR_I965);
  663. error->instdone = I915_READ(INSTDONE_I965);
  664. error->instps = I915_READ(INSTPS);
  665. error->instdone1 = I915_READ(INSTDONE1);
  666. error->acthd = I915_READ(ACTHD_I965);
  667. error->bbaddr = I915_READ64(BB_ADDR);
  668. } else {
  669. error->ipeir = I915_READ(IPEIR);
  670. error->ipehr = I915_READ(IPEHR);
  671. error->instdone = I915_READ(INSTDONE);
  672. error->acthd = I915_READ(ACTHD);
  673. error->bbaddr = 0;
  674. }
  675. i915_gem_record_fences(dev, error);
  676. /* Record the active batchbuffers */
  677. for (i = 0; i < I915_NUM_RINGS; i++)
  678. error->batchbuffer[i] =
  679. i915_error_first_batchbuffer(dev_priv,
  680. &dev_priv->ring[i]);
  681. /* Record the ringbuffer */
  682. error->ringbuffer = i915_error_object_create(dev_priv,
  683. dev_priv->ring[RCS].obj);
  684. /* Record buffers on the active and pinned lists. */
  685. error->active_bo = NULL;
  686. error->pinned_bo = NULL;
  687. i = 0;
  688. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  689. i++;
  690. error->active_bo_count = i;
  691. list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
  692. i++;
  693. error->pinned_bo_count = i - error->active_bo_count;
  694. if (i) {
  695. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  696. GFP_ATOMIC);
  697. if (error->active_bo)
  698. error->pinned_bo =
  699. error->active_bo + error->active_bo_count;
  700. }
  701. if (error->active_bo)
  702. error->active_bo_count =
  703. capture_bo_list(error->active_bo,
  704. error->active_bo_count,
  705. &dev_priv->mm.active_list);
  706. if (error->pinned_bo)
  707. error->pinned_bo_count =
  708. capture_bo_list(error->pinned_bo,
  709. error->pinned_bo_count,
  710. &dev_priv->mm.pinned_list);
  711. do_gettimeofday(&error->time);
  712. error->overlay = intel_overlay_capture_error_state(dev);
  713. error->display = intel_display_capture_error_state(dev);
  714. spin_lock_irqsave(&dev_priv->error_lock, flags);
  715. if (dev_priv->first_error == NULL) {
  716. dev_priv->first_error = error;
  717. error = NULL;
  718. }
  719. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  720. if (error)
  721. i915_error_state_free(dev, error);
  722. }
  723. void i915_destroy_error_state(struct drm_device *dev)
  724. {
  725. struct drm_i915_private *dev_priv = dev->dev_private;
  726. struct drm_i915_error_state *error;
  727. spin_lock(&dev_priv->error_lock);
  728. error = dev_priv->first_error;
  729. dev_priv->first_error = NULL;
  730. spin_unlock(&dev_priv->error_lock);
  731. if (error)
  732. i915_error_state_free(dev, error);
  733. }
  734. #else
  735. #define i915_capture_error_state(x)
  736. #endif
  737. static void i915_report_and_clear_eir(struct drm_device *dev)
  738. {
  739. struct drm_i915_private *dev_priv = dev->dev_private;
  740. u32 eir = I915_READ(EIR);
  741. if (!eir)
  742. return;
  743. printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
  744. eir);
  745. if (IS_G4X(dev)) {
  746. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  747. u32 ipeir = I915_READ(IPEIR_I965);
  748. printk(KERN_ERR " IPEIR: 0x%08x\n",
  749. I915_READ(IPEIR_I965));
  750. printk(KERN_ERR " IPEHR: 0x%08x\n",
  751. I915_READ(IPEHR_I965));
  752. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  753. I915_READ(INSTDONE_I965));
  754. printk(KERN_ERR " INSTPS: 0x%08x\n",
  755. I915_READ(INSTPS));
  756. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  757. I915_READ(INSTDONE1));
  758. printk(KERN_ERR " ACTHD: 0x%08x\n",
  759. I915_READ(ACTHD_I965));
  760. I915_WRITE(IPEIR_I965, ipeir);
  761. POSTING_READ(IPEIR_I965);
  762. }
  763. if (eir & GM45_ERROR_PAGE_TABLE) {
  764. u32 pgtbl_err = I915_READ(PGTBL_ER);
  765. printk(KERN_ERR "page table error\n");
  766. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  767. pgtbl_err);
  768. I915_WRITE(PGTBL_ER, pgtbl_err);
  769. POSTING_READ(PGTBL_ER);
  770. }
  771. }
  772. if (!IS_GEN2(dev)) {
  773. if (eir & I915_ERROR_PAGE_TABLE) {
  774. u32 pgtbl_err = I915_READ(PGTBL_ER);
  775. printk(KERN_ERR "page table error\n");
  776. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  777. pgtbl_err);
  778. I915_WRITE(PGTBL_ER, pgtbl_err);
  779. POSTING_READ(PGTBL_ER);
  780. }
  781. }
  782. if (eir & I915_ERROR_MEMORY_REFRESH) {
  783. u32 pipea_stats = I915_READ(PIPEASTAT);
  784. u32 pipeb_stats = I915_READ(PIPEBSTAT);
  785. printk(KERN_ERR "memory refresh error\n");
  786. printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
  787. pipea_stats);
  788. printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
  789. pipeb_stats);
  790. /* pipestat has already been acked */
  791. }
  792. if (eir & I915_ERROR_INSTRUCTION) {
  793. printk(KERN_ERR "instruction error\n");
  794. printk(KERN_ERR " INSTPM: 0x%08x\n",
  795. I915_READ(INSTPM));
  796. if (INTEL_INFO(dev)->gen < 4) {
  797. u32 ipeir = I915_READ(IPEIR);
  798. printk(KERN_ERR " IPEIR: 0x%08x\n",
  799. I915_READ(IPEIR));
  800. printk(KERN_ERR " IPEHR: 0x%08x\n",
  801. I915_READ(IPEHR));
  802. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  803. I915_READ(INSTDONE));
  804. printk(KERN_ERR " ACTHD: 0x%08x\n",
  805. I915_READ(ACTHD));
  806. I915_WRITE(IPEIR, ipeir);
  807. POSTING_READ(IPEIR);
  808. } else {
  809. u32 ipeir = I915_READ(IPEIR_I965);
  810. printk(KERN_ERR " IPEIR: 0x%08x\n",
  811. I915_READ(IPEIR_I965));
  812. printk(KERN_ERR " IPEHR: 0x%08x\n",
  813. I915_READ(IPEHR_I965));
  814. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  815. I915_READ(INSTDONE_I965));
  816. printk(KERN_ERR " INSTPS: 0x%08x\n",
  817. I915_READ(INSTPS));
  818. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  819. I915_READ(INSTDONE1));
  820. printk(KERN_ERR " ACTHD: 0x%08x\n",
  821. I915_READ(ACTHD_I965));
  822. I915_WRITE(IPEIR_I965, ipeir);
  823. POSTING_READ(IPEIR_I965);
  824. }
  825. }
  826. I915_WRITE(EIR, eir);
  827. POSTING_READ(EIR);
  828. eir = I915_READ(EIR);
  829. if (eir) {
  830. /*
  831. * some errors might have become stuck,
  832. * mask them.
  833. */
  834. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  835. I915_WRITE(EMR, I915_READ(EMR) | eir);
  836. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  837. }
  838. }
  839. /**
  840. * i915_handle_error - handle an error interrupt
  841. * @dev: drm device
  842. *
  843. * Do some basic checking of regsiter state at error interrupt time and
  844. * dump it to the syslog. Also call i915_capture_error_state() to make
  845. * sure we get a record and make it available in debugfs. Fire a uevent
  846. * so userspace knows something bad happened (should trigger collection
  847. * of a ring dump etc.).
  848. */
  849. void i915_handle_error(struct drm_device *dev, bool wedged)
  850. {
  851. struct drm_i915_private *dev_priv = dev->dev_private;
  852. i915_capture_error_state(dev);
  853. i915_report_and_clear_eir(dev);
  854. if (wedged) {
  855. INIT_COMPLETION(dev_priv->error_completion);
  856. atomic_set(&dev_priv->mm.wedged, 1);
  857. /*
  858. * Wakeup waiting processes so they don't hang
  859. */
  860. wake_up_all(&dev_priv->ring[RCS].irq_queue);
  861. if (HAS_BSD(dev))
  862. wake_up_all(&dev_priv->ring[VCS].irq_queue);
  863. if (HAS_BLT(dev))
  864. wake_up_all(&dev_priv->ring[BCS].irq_queue);
  865. }
  866. queue_work(dev_priv->wq, &dev_priv->error_work);
  867. }
  868. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  869. {
  870. drm_i915_private_t *dev_priv = dev->dev_private;
  871. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  872. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  873. struct drm_i915_gem_object *obj;
  874. struct intel_unpin_work *work;
  875. unsigned long flags;
  876. bool stall_detected;
  877. /* Ignore early vblank irqs */
  878. if (intel_crtc == NULL)
  879. return;
  880. spin_lock_irqsave(&dev->event_lock, flags);
  881. work = intel_crtc->unpin_work;
  882. if (work == NULL || work->pending || !work->enable_stall_check) {
  883. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  884. spin_unlock_irqrestore(&dev->event_lock, flags);
  885. return;
  886. }
  887. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  888. obj = work->pending_flip_obj;
  889. if (INTEL_INFO(dev)->gen >= 4) {
  890. int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
  891. stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
  892. } else {
  893. int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
  894. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  895. crtc->y * crtc->fb->pitch +
  896. crtc->x * crtc->fb->bits_per_pixel/8);
  897. }
  898. spin_unlock_irqrestore(&dev->event_lock, flags);
  899. if (stall_detected) {
  900. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  901. intel_prepare_page_flip(dev, intel_crtc->plane);
  902. }
  903. }
  904. irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
  905. {
  906. struct drm_device *dev = (struct drm_device *) arg;
  907. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  908. struct drm_i915_master_private *master_priv;
  909. u32 iir, new_iir;
  910. u32 pipea_stats, pipeb_stats;
  911. u32 vblank_status;
  912. int vblank = 0;
  913. unsigned long irqflags;
  914. int irq_received;
  915. int ret = IRQ_NONE;
  916. atomic_inc(&dev_priv->irq_received);
  917. if (HAS_PCH_SPLIT(dev))
  918. return ironlake_irq_handler(dev);
  919. iir = I915_READ(IIR);
  920. if (INTEL_INFO(dev)->gen >= 4)
  921. vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
  922. else
  923. vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
  924. for (;;) {
  925. irq_received = iir != 0;
  926. /* Can't rely on pipestat interrupt bit in iir as it might
  927. * have been cleared after the pipestat interrupt was received.
  928. * It doesn't set the bit in iir again, but it still produces
  929. * interrupts (for non-MSI).
  930. */
  931. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  932. pipea_stats = I915_READ(PIPEASTAT);
  933. pipeb_stats = I915_READ(PIPEBSTAT);
  934. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  935. i915_handle_error(dev, false);
  936. /*
  937. * Clear the PIPE(A|B)STAT regs before the IIR
  938. */
  939. if (pipea_stats & 0x8000ffff) {
  940. if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
  941. DRM_DEBUG_DRIVER("pipe a underrun\n");
  942. I915_WRITE(PIPEASTAT, pipea_stats);
  943. irq_received = 1;
  944. }
  945. if (pipeb_stats & 0x8000ffff) {
  946. if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
  947. DRM_DEBUG_DRIVER("pipe b underrun\n");
  948. I915_WRITE(PIPEBSTAT, pipeb_stats);
  949. irq_received = 1;
  950. }
  951. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  952. if (!irq_received)
  953. break;
  954. ret = IRQ_HANDLED;
  955. /* Consume port. Then clear IIR or we'll miss events */
  956. if ((I915_HAS_HOTPLUG(dev)) &&
  957. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  958. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  959. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  960. hotplug_status);
  961. if (hotplug_status & dev_priv->hotplug_supported_mask)
  962. queue_work(dev_priv->wq,
  963. &dev_priv->hotplug_work);
  964. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  965. I915_READ(PORT_HOTPLUG_STAT);
  966. }
  967. I915_WRITE(IIR, iir);
  968. new_iir = I915_READ(IIR); /* Flush posted writes */
  969. if (dev->primary->master) {
  970. master_priv = dev->primary->master->driver_priv;
  971. if (master_priv->sarea_priv)
  972. master_priv->sarea_priv->last_dispatch =
  973. READ_BREADCRUMB(dev_priv);
  974. }
  975. if (iir & I915_USER_INTERRUPT)
  976. notify_ring(dev, &dev_priv->ring[RCS]);
  977. if (iir & I915_BSD_USER_INTERRUPT)
  978. notify_ring(dev, &dev_priv->ring[VCS]);
  979. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  980. intel_prepare_page_flip(dev, 0);
  981. if (dev_priv->flip_pending_is_done)
  982. intel_finish_page_flip_plane(dev, 0);
  983. }
  984. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  985. intel_prepare_page_flip(dev, 1);
  986. if (dev_priv->flip_pending_is_done)
  987. intel_finish_page_flip_plane(dev, 1);
  988. }
  989. if (pipea_stats & vblank_status) {
  990. vblank++;
  991. drm_handle_vblank(dev, 0);
  992. if (!dev_priv->flip_pending_is_done) {
  993. i915_pageflip_stall_check(dev, 0);
  994. intel_finish_page_flip(dev, 0);
  995. }
  996. }
  997. if (pipeb_stats & vblank_status) {
  998. vblank++;
  999. drm_handle_vblank(dev, 1);
  1000. if (!dev_priv->flip_pending_is_done) {
  1001. i915_pageflip_stall_check(dev, 1);
  1002. intel_finish_page_flip(dev, 1);
  1003. }
  1004. }
  1005. if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
  1006. (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
  1007. (iir & I915_ASLE_INTERRUPT))
  1008. intel_opregion_asle_intr(dev);
  1009. /* With MSI, interrupts are only generated when iir
  1010. * transitions from zero to nonzero. If another bit got
  1011. * set while we were handling the existing iir bits, then
  1012. * we would never get another interrupt.
  1013. *
  1014. * This is fine on non-MSI as well, as if we hit this path
  1015. * we avoid exiting the interrupt handler only to generate
  1016. * another one.
  1017. *
  1018. * Note that for MSI this could cause a stray interrupt report
  1019. * if an interrupt landed in the time between writing IIR and
  1020. * the posting read. This should be rare enough to never
  1021. * trigger the 99% of 100,000 interrupts test for disabling
  1022. * stray interrupts.
  1023. */
  1024. iir = new_iir;
  1025. }
  1026. return ret;
  1027. }
  1028. static int i915_emit_irq(struct drm_device * dev)
  1029. {
  1030. drm_i915_private_t *dev_priv = dev->dev_private;
  1031. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1032. i915_kernel_lost_context(dev);
  1033. DRM_DEBUG_DRIVER("\n");
  1034. dev_priv->counter++;
  1035. if (dev_priv->counter > 0x7FFFFFFFUL)
  1036. dev_priv->counter = 1;
  1037. if (master_priv->sarea_priv)
  1038. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  1039. if (BEGIN_LP_RING(4) == 0) {
  1040. OUT_RING(MI_STORE_DWORD_INDEX);
  1041. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1042. OUT_RING(dev_priv->counter);
  1043. OUT_RING(MI_USER_INTERRUPT);
  1044. ADVANCE_LP_RING();
  1045. }
  1046. return dev_priv->counter;
  1047. }
  1048. void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
  1049. {
  1050. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1051. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  1052. if (dev_priv->trace_irq_seqno == 0 &&
  1053. ring->irq_get(ring))
  1054. dev_priv->trace_irq_seqno = seqno;
  1055. }
  1056. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  1057. {
  1058. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1059. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1060. int ret = 0;
  1061. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  1062. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  1063. READ_BREADCRUMB(dev_priv));
  1064. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  1065. if (master_priv->sarea_priv)
  1066. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  1067. return 0;
  1068. }
  1069. if (master_priv->sarea_priv)
  1070. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1071. ret = -ENODEV;
  1072. if (ring->irq_get(ring)) {
  1073. DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
  1074. READ_BREADCRUMB(dev_priv) >= irq_nr);
  1075. ring->irq_put(ring);
  1076. }
  1077. if (ret == -EBUSY) {
  1078. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  1079. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  1080. }
  1081. return ret;
  1082. }
  1083. /* Needs the lock as it touches the ring.
  1084. */
  1085. int i915_irq_emit(struct drm_device *dev, void *data,
  1086. struct drm_file *file_priv)
  1087. {
  1088. drm_i915_private_t *dev_priv = dev->dev_private;
  1089. drm_i915_irq_emit_t *emit = data;
  1090. int result;
  1091. if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
  1092. DRM_ERROR("called with no initialization\n");
  1093. return -EINVAL;
  1094. }
  1095. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  1096. mutex_lock(&dev->struct_mutex);
  1097. result = i915_emit_irq(dev);
  1098. mutex_unlock(&dev->struct_mutex);
  1099. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  1100. DRM_ERROR("copy_to_user\n");
  1101. return -EFAULT;
  1102. }
  1103. return 0;
  1104. }
  1105. /* Doesn't need the hardware lock.
  1106. */
  1107. int i915_irq_wait(struct drm_device *dev, void *data,
  1108. struct drm_file *file_priv)
  1109. {
  1110. drm_i915_private_t *dev_priv = dev->dev_private;
  1111. drm_i915_irq_wait_t *irqwait = data;
  1112. if (!dev_priv) {
  1113. DRM_ERROR("called with no initialization\n");
  1114. return -EINVAL;
  1115. }
  1116. return i915_wait_irq(dev, irqwait->irq_seq);
  1117. }
  1118. /* Called from drm generic code, passed 'crtc' which
  1119. * we use as a pipe index
  1120. */
  1121. int i915_enable_vblank(struct drm_device *dev, int pipe)
  1122. {
  1123. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1124. unsigned long irqflags;
  1125. if (!i915_pipe_enabled(dev, pipe))
  1126. return -EINVAL;
  1127. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1128. if (HAS_PCH_SPLIT(dev))
  1129. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1130. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1131. else if (INTEL_INFO(dev)->gen >= 4)
  1132. i915_enable_pipestat(dev_priv, pipe,
  1133. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1134. else
  1135. i915_enable_pipestat(dev_priv, pipe,
  1136. PIPE_VBLANK_INTERRUPT_ENABLE);
  1137. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1138. return 0;
  1139. }
  1140. /* Called from drm generic code, passed 'crtc' which
  1141. * we use as a pipe index
  1142. */
  1143. void i915_disable_vblank(struct drm_device *dev, int pipe)
  1144. {
  1145. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1146. unsigned long irqflags;
  1147. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1148. if (HAS_PCH_SPLIT(dev))
  1149. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1150. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1151. else
  1152. i915_disable_pipestat(dev_priv, pipe,
  1153. PIPE_VBLANK_INTERRUPT_ENABLE |
  1154. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1155. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1156. }
  1157. void i915_enable_interrupt (struct drm_device *dev)
  1158. {
  1159. struct drm_i915_private *dev_priv = dev->dev_private;
  1160. if (!HAS_PCH_SPLIT(dev))
  1161. intel_opregion_enable_asle(dev);
  1162. dev_priv->irq_enabled = 1;
  1163. }
  1164. /* Set the vblank monitor pipe
  1165. */
  1166. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  1167. struct drm_file *file_priv)
  1168. {
  1169. drm_i915_private_t *dev_priv = dev->dev_private;
  1170. if (!dev_priv) {
  1171. DRM_ERROR("called with no initialization\n");
  1172. return -EINVAL;
  1173. }
  1174. return 0;
  1175. }
  1176. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  1177. struct drm_file *file_priv)
  1178. {
  1179. drm_i915_private_t *dev_priv = dev->dev_private;
  1180. drm_i915_vblank_pipe_t *pipe = data;
  1181. if (!dev_priv) {
  1182. DRM_ERROR("called with no initialization\n");
  1183. return -EINVAL;
  1184. }
  1185. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1186. return 0;
  1187. }
  1188. /**
  1189. * Schedule buffer swap at given vertical blank.
  1190. */
  1191. int i915_vblank_swap(struct drm_device *dev, void *data,
  1192. struct drm_file *file_priv)
  1193. {
  1194. /* The delayed swap mechanism was fundamentally racy, and has been
  1195. * removed. The model was that the client requested a delayed flip/swap
  1196. * from the kernel, then waited for vblank before continuing to perform
  1197. * rendering. The problem was that the kernel might wake the client
  1198. * up before it dispatched the vblank swap (since the lock has to be
  1199. * held while touching the ringbuffer), in which case the client would
  1200. * clear and start the next frame before the swap occurred, and
  1201. * flicker would occur in addition to likely missing the vblank.
  1202. *
  1203. * In the absence of this ioctl, userland falls back to a correct path
  1204. * of waiting for a vblank, then dispatching the swap on its own.
  1205. * Context switching to userland and back is plenty fast enough for
  1206. * meeting the requirements of vblank swapping.
  1207. */
  1208. return -EINVAL;
  1209. }
  1210. static u32
  1211. ring_last_seqno(struct intel_ring_buffer *ring)
  1212. {
  1213. return list_entry(ring->request_list.prev,
  1214. struct drm_i915_gem_request, list)->seqno;
  1215. }
  1216. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1217. {
  1218. if (list_empty(&ring->request_list) ||
  1219. i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
  1220. /* Issue a wake-up to catch stuck h/w. */
  1221. if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
  1222. DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
  1223. ring->name,
  1224. ring->waiting_seqno,
  1225. ring->get_seqno(ring));
  1226. wake_up_all(&ring->irq_queue);
  1227. *err = true;
  1228. }
  1229. return true;
  1230. }
  1231. return false;
  1232. }
  1233. static bool kick_ring(struct intel_ring_buffer *ring)
  1234. {
  1235. struct drm_device *dev = ring->dev;
  1236. struct drm_i915_private *dev_priv = dev->dev_private;
  1237. u32 tmp = I915_READ_CTL(ring);
  1238. if (tmp & RING_WAIT) {
  1239. DRM_ERROR("Kicking stuck wait on %s\n",
  1240. ring->name);
  1241. I915_WRITE_CTL(ring, tmp);
  1242. return true;
  1243. }
  1244. if (IS_GEN6(dev) &&
  1245. (tmp & RING_WAIT_SEMAPHORE)) {
  1246. DRM_ERROR("Kicking stuck semaphore on %s\n",
  1247. ring->name);
  1248. I915_WRITE_CTL(ring, tmp);
  1249. return true;
  1250. }
  1251. return false;
  1252. }
  1253. /**
  1254. * This is called when the chip hasn't reported back with completed
  1255. * batchbuffers in a long time. The first time this is called we simply record
  1256. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1257. * again, we assume the chip is wedged and try to fix it.
  1258. */
  1259. void i915_hangcheck_elapsed(unsigned long data)
  1260. {
  1261. struct drm_device *dev = (struct drm_device *)data;
  1262. drm_i915_private_t *dev_priv = dev->dev_private;
  1263. uint32_t acthd, instdone, instdone1;
  1264. bool err = false;
  1265. /* If all work is done then ACTHD clearly hasn't advanced. */
  1266. if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
  1267. i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
  1268. i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
  1269. dev_priv->hangcheck_count = 0;
  1270. if (err)
  1271. goto repeat;
  1272. return;
  1273. }
  1274. if (INTEL_INFO(dev)->gen < 4) {
  1275. acthd = I915_READ(ACTHD);
  1276. instdone = I915_READ(INSTDONE);
  1277. instdone1 = 0;
  1278. } else {
  1279. acthd = I915_READ(ACTHD_I965);
  1280. instdone = I915_READ(INSTDONE_I965);
  1281. instdone1 = I915_READ(INSTDONE1);
  1282. }
  1283. if (dev_priv->last_acthd == acthd &&
  1284. dev_priv->last_instdone == instdone &&
  1285. dev_priv->last_instdone1 == instdone1) {
  1286. if (dev_priv->hangcheck_count++ > 1) {
  1287. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1288. if (!IS_GEN2(dev)) {
  1289. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1290. * If so we can simply poke the RB_WAIT bit
  1291. * and break the hang. This should work on
  1292. * all but the second generation chipsets.
  1293. */
  1294. if (kick_ring(&dev_priv->ring[RCS]))
  1295. goto repeat;
  1296. if (HAS_BSD(dev) &&
  1297. kick_ring(&dev_priv->ring[VCS]))
  1298. goto repeat;
  1299. if (HAS_BLT(dev) &&
  1300. kick_ring(&dev_priv->ring[BCS]))
  1301. goto repeat;
  1302. }
  1303. i915_handle_error(dev, true);
  1304. return;
  1305. }
  1306. } else {
  1307. dev_priv->hangcheck_count = 0;
  1308. dev_priv->last_acthd = acthd;
  1309. dev_priv->last_instdone = instdone;
  1310. dev_priv->last_instdone1 = instdone1;
  1311. }
  1312. repeat:
  1313. /* Reset timer case chip hangs without another request being added */
  1314. mod_timer(&dev_priv->hangcheck_timer,
  1315. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1316. }
  1317. /* drm_dma.h hooks
  1318. */
  1319. static void ironlake_irq_preinstall(struct drm_device *dev)
  1320. {
  1321. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1322. I915_WRITE(HWSTAM, 0xeffe);
  1323. /* XXX hotplug from PCH */
  1324. I915_WRITE(DEIMR, 0xffffffff);
  1325. I915_WRITE(DEIER, 0x0);
  1326. POSTING_READ(DEIER);
  1327. /* and GT */
  1328. I915_WRITE(GTIMR, 0xffffffff);
  1329. I915_WRITE(GTIER, 0x0);
  1330. POSTING_READ(GTIER);
  1331. /* south display irq */
  1332. I915_WRITE(SDEIMR, 0xffffffff);
  1333. I915_WRITE(SDEIER, 0x0);
  1334. POSTING_READ(SDEIER);
  1335. }
  1336. static int ironlake_irq_postinstall(struct drm_device *dev)
  1337. {
  1338. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1339. /* enable kind of interrupts always enabled */
  1340. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1341. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1342. u32 render_irqs;
  1343. u32 hotplug_mask;
  1344. dev_priv->irq_mask = ~display_mask;
  1345. /* should always can generate irq */
  1346. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1347. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1348. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1349. POSTING_READ(DEIER);
  1350. dev_priv->gt_irq_mask = ~0;
  1351. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1352. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1353. if (IS_GEN6(dev))
  1354. render_irqs =
  1355. GT_USER_INTERRUPT |
  1356. GT_GEN6_BSD_USER_INTERRUPT |
  1357. GT_BLT_USER_INTERRUPT;
  1358. else
  1359. render_irqs =
  1360. GT_USER_INTERRUPT |
  1361. GT_PIPE_NOTIFY |
  1362. GT_BSD_USER_INTERRUPT;
  1363. I915_WRITE(GTIER, render_irqs);
  1364. POSTING_READ(GTIER);
  1365. if (HAS_PCH_CPT(dev)) {
  1366. hotplug_mask = SDE_CRT_HOTPLUG_CPT | SDE_PORTB_HOTPLUG_CPT |
  1367. SDE_PORTC_HOTPLUG_CPT | SDE_PORTD_HOTPLUG_CPT ;
  1368. } else {
  1369. hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
  1370. SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
  1371. hotplug_mask |= SDE_AUX_MASK | SDE_FDI_MASK | SDE_TRANS_MASK;
  1372. I915_WRITE(FDI_RXA_IMR, 0);
  1373. I915_WRITE(FDI_RXB_IMR, 0);
  1374. }
  1375. dev_priv->pch_irq_mask = ~hotplug_mask;
  1376. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1377. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1378. I915_WRITE(SDEIER, hotplug_mask);
  1379. POSTING_READ(SDEIER);
  1380. if (IS_IRONLAKE_M(dev)) {
  1381. /* Clear & enable PCU event interrupts */
  1382. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1383. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1384. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1385. }
  1386. return 0;
  1387. }
  1388. void i915_driver_irq_preinstall(struct drm_device * dev)
  1389. {
  1390. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1391. atomic_set(&dev_priv->irq_received, 0);
  1392. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1393. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1394. if (HAS_PCH_SPLIT(dev)) {
  1395. ironlake_irq_preinstall(dev);
  1396. return;
  1397. }
  1398. if (I915_HAS_HOTPLUG(dev)) {
  1399. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1400. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1401. }
  1402. I915_WRITE(HWSTAM, 0xeffe);
  1403. I915_WRITE(PIPEASTAT, 0);
  1404. I915_WRITE(PIPEBSTAT, 0);
  1405. I915_WRITE(IMR, 0xffffffff);
  1406. I915_WRITE(IER, 0x0);
  1407. POSTING_READ(IER);
  1408. }
  1409. /*
  1410. * Must be called after intel_modeset_init or hotplug interrupts won't be
  1411. * enabled correctly.
  1412. */
  1413. int i915_driver_irq_postinstall(struct drm_device *dev)
  1414. {
  1415. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1416. u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
  1417. u32 error_mask;
  1418. DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
  1419. if (HAS_BSD(dev))
  1420. DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
  1421. if (HAS_BLT(dev))
  1422. DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
  1423. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1424. if (HAS_PCH_SPLIT(dev))
  1425. return ironlake_irq_postinstall(dev);
  1426. /* Unmask the interrupts that we always want on. */
  1427. dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
  1428. dev_priv->pipestat[0] = 0;
  1429. dev_priv->pipestat[1] = 0;
  1430. if (I915_HAS_HOTPLUG(dev)) {
  1431. /* Enable in IER... */
  1432. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1433. /* and unmask in IMR */
  1434. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1435. }
  1436. /*
  1437. * Enable some error detection, note the instruction error mask
  1438. * bit is reserved, so we leave it masked.
  1439. */
  1440. if (IS_G4X(dev)) {
  1441. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1442. GM45_ERROR_MEM_PRIV |
  1443. GM45_ERROR_CP_PRIV |
  1444. I915_ERROR_MEMORY_REFRESH);
  1445. } else {
  1446. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1447. I915_ERROR_MEMORY_REFRESH);
  1448. }
  1449. I915_WRITE(EMR, error_mask);
  1450. I915_WRITE(IMR, dev_priv->irq_mask);
  1451. I915_WRITE(IER, enable_mask);
  1452. POSTING_READ(IER);
  1453. if (I915_HAS_HOTPLUG(dev)) {
  1454. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1455. /* Note HDMI and DP share bits */
  1456. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1457. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1458. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1459. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1460. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1461. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1462. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1463. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1464. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1465. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1466. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1467. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1468. /* Programming the CRT detection parameters tends
  1469. to generate a spurious hotplug event about three
  1470. seconds later. So just do it once.
  1471. */
  1472. if (IS_G4X(dev))
  1473. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  1474. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1475. }
  1476. /* Ignore TV since it's buggy */
  1477. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1478. }
  1479. intel_opregion_enable_asle(dev);
  1480. return 0;
  1481. }
  1482. static void ironlake_irq_uninstall(struct drm_device *dev)
  1483. {
  1484. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1485. I915_WRITE(HWSTAM, 0xffffffff);
  1486. I915_WRITE(DEIMR, 0xffffffff);
  1487. I915_WRITE(DEIER, 0x0);
  1488. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1489. I915_WRITE(GTIMR, 0xffffffff);
  1490. I915_WRITE(GTIER, 0x0);
  1491. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1492. }
  1493. void i915_driver_irq_uninstall(struct drm_device * dev)
  1494. {
  1495. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1496. if (!dev_priv)
  1497. return;
  1498. dev_priv->vblank_pipe = 0;
  1499. if (HAS_PCH_SPLIT(dev)) {
  1500. ironlake_irq_uninstall(dev);
  1501. return;
  1502. }
  1503. if (I915_HAS_HOTPLUG(dev)) {
  1504. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1505. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1506. }
  1507. I915_WRITE(HWSTAM, 0xffffffff);
  1508. I915_WRITE(PIPEASTAT, 0);
  1509. I915_WRITE(PIPEBSTAT, 0);
  1510. I915_WRITE(IMR, 0xffffffff);
  1511. I915_WRITE(IER, 0x0);
  1512. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  1513. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  1514. I915_WRITE(IIR, I915_READ(IIR));
  1515. }