i915_drv.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include "drm_crtc_helper.h"
  37. static int i915_modeset = -1;
  38. module_param_named(modeset, i915_modeset, int, 0400);
  39. unsigned int i915_fbpercrtc = 0;
  40. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  41. unsigned int i915_powersave = 1;
  42. module_param_named(powersave, i915_powersave, int, 0600);
  43. unsigned int i915_lvds_downclock = 0;
  44. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  45. bool i915_try_reset = true;
  46. module_param_named(reset, i915_try_reset, bool, 0600);
  47. static struct drm_driver driver;
  48. extern int intel_agp_enabled;
  49. #define INTEL_VGA_DEVICE(id, info) { \
  50. .class = PCI_CLASS_DISPLAY_VGA << 8, \
  51. .class_mask = 0xffff00, \
  52. .vendor = 0x8086, \
  53. .device = id, \
  54. .subvendor = PCI_ANY_ID, \
  55. .subdevice = PCI_ANY_ID, \
  56. .driver_data = (unsigned long) info }
  57. static const struct intel_device_info intel_i830_info = {
  58. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  59. .has_overlay = 1, .overlay_needs_physical = 1,
  60. };
  61. static const struct intel_device_info intel_845g_info = {
  62. .gen = 2,
  63. .has_overlay = 1, .overlay_needs_physical = 1,
  64. };
  65. static const struct intel_device_info intel_i85x_info = {
  66. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  67. .cursor_needs_physical = 1,
  68. .has_overlay = 1, .overlay_needs_physical = 1,
  69. };
  70. static const struct intel_device_info intel_i865g_info = {
  71. .gen = 2,
  72. .has_overlay = 1, .overlay_needs_physical = 1,
  73. };
  74. static const struct intel_device_info intel_i915g_info = {
  75. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  76. .has_overlay = 1, .overlay_needs_physical = 1,
  77. };
  78. static const struct intel_device_info intel_i915gm_info = {
  79. .gen = 3, .is_mobile = 1,
  80. .cursor_needs_physical = 1,
  81. .has_overlay = 1, .overlay_needs_physical = 1,
  82. .supports_tv = 1,
  83. };
  84. static const struct intel_device_info intel_i945g_info = {
  85. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  86. .has_overlay = 1, .overlay_needs_physical = 1,
  87. };
  88. static const struct intel_device_info intel_i945gm_info = {
  89. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  90. .has_hotplug = 1, .cursor_needs_physical = 1,
  91. .has_overlay = 1, .overlay_needs_physical = 1,
  92. .supports_tv = 1,
  93. };
  94. static const struct intel_device_info intel_i965g_info = {
  95. .gen = 4, .is_broadwater = 1,
  96. .has_hotplug = 1,
  97. .has_overlay = 1,
  98. };
  99. static const struct intel_device_info intel_i965gm_info = {
  100. .gen = 4, .is_crestline = 1,
  101. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  102. .has_overlay = 1,
  103. .supports_tv = 1,
  104. };
  105. static const struct intel_device_info intel_g33_info = {
  106. .gen = 3, .is_g33 = 1,
  107. .need_gfx_hws = 1, .has_hotplug = 1,
  108. .has_overlay = 1,
  109. };
  110. static const struct intel_device_info intel_g45_info = {
  111. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  112. .has_pipe_cxsr = 1, .has_hotplug = 1,
  113. .has_bsd_ring = 1,
  114. };
  115. static const struct intel_device_info intel_gm45_info = {
  116. .gen = 4, .is_g4x = 1,
  117. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  118. .has_pipe_cxsr = 1, .has_hotplug = 1,
  119. .supports_tv = 1,
  120. .has_bsd_ring = 1,
  121. };
  122. static const struct intel_device_info intel_pineview_info = {
  123. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  124. .need_gfx_hws = 1, .has_hotplug = 1,
  125. .has_overlay = 1,
  126. };
  127. static const struct intel_device_info intel_ironlake_d_info = {
  128. .gen = 5,
  129. .need_gfx_hws = 1, .has_pipe_cxsr = 1, .has_hotplug = 1,
  130. .has_bsd_ring = 1,
  131. };
  132. static const struct intel_device_info intel_ironlake_m_info = {
  133. .gen = 5, .is_mobile = 1,
  134. .need_gfx_hws = 1, .has_hotplug = 1,
  135. .has_fbc = 0, /* disabled due to buggy hardware */
  136. .has_bsd_ring = 1,
  137. };
  138. static const struct intel_device_info intel_sandybridge_d_info = {
  139. .gen = 6,
  140. .need_gfx_hws = 1, .has_hotplug = 1,
  141. .has_bsd_ring = 1,
  142. .has_blt_ring = 1,
  143. };
  144. static const struct intel_device_info intel_sandybridge_m_info = {
  145. .gen = 6, .is_mobile = 1,
  146. .need_gfx_hws = 1, .has_hotplug = 1,
  147. .has_fbc = 1,
  148. .has_bsd_ring = 1,
  149. .has_blt_ring = 1,
  150. };
  151. static const struct pci_device_id pciidlist[] = { /* aka */
  152. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  153. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  154. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  155. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  156. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  157. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  158. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  159. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  160. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  161. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  162. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  163. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  164. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  165. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  166. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  167. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  168. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  169. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  170. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  171. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  172. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  173. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  174. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  175. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  176. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  177. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  178. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  179. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  180. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  181. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  182. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  183. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  184. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  185. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  186. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  187. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  188. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  189. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  190. {0, 0, 0}
  191. };
  192. #if defined(CONFIG_DRM_I915_KMS)
  193. MODULE_DEVICE_TABLE(pci, pciidlist);
  194. #endif
  195. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  196. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  197. void intel_detect_pch (struct drm_device *dev)
  198. {
  199. struct drm_i915_private *dev_priv = dev->dev_private;
  200. struct pci_dev *pch;
  201. /*
  202. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  203. * make graphics device passthrough work easy for VMM, that only
  204. * need to expose ISA bridge to let driver know the real hardware
  205. * underneath. This is a requirement from virtualization team.
  206. */
  207. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  208. if (pch) {
  209. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  210. int id;
  211. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  212. if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  213. dev_priv->pch_type = PCH_CPT;
  214. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  215. }
  216. }
  217. pci_dev_put(pch);
  218. }
  219. }
  220. void __gen6_force_wake_get(struct drm_i915_private *dev_priv)
  221. {
  222. int count;
  223. count = 0;
  224. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  225. udelay(10);
  226. I915_WRITE_NOTRACE(FORCEWAKE, 1);
  227. POSTING_READ(FORCEWAKE);
  228. count = 0;
  229. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
  230. udelay(10);
  231. }
  232. void __gen6_force_wake_put(struct drm_i915_private *dev_priv)
  233. {
  234. I915_WRITE_NOTRACE(FORCEWAKE, 0);
  235. POSTING_READ(FORCEWAKE);
  236. }
  237. static int i915_drm_freeze(struct drm_device *dev)
  238. {
  239. struct drm_i915_private *dev_priv = dev->dev_private;
  240. drm_kms_helper_poll_disable(dev);
  241. pci_save_state(dev->pdev);
  242. /* If KMS is active, we do the leavevt stuff here */
  243. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  244. int error = i915_gem_idle(dev);
  245. if (error) {
  246. dev_err(&dev->pdev->dev,
  247. "GEM idle failed, resume might fail\n");
  248. return error;
  249. }
  250. drm_irq_uninstall(dev);
  251. }
  252. i915_save_state(dev);
  253. intel_opregion_fini(dev);
  254. /* Modeset on resume, not lid events */
  255. dev_priv->modeset_on_lid = 0;
  256. return 0;
  257. }
  258. int i915_suspend(struct drm_device *dev, pm_message_t state)
  259. {
  260. int error;
  261. if (!dev || !dev->dev_private) {
  262. DRM_ERROR("dev: %p\n", dev);
  263. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  264. return -ENODEV;
  265. }
  266. if (state.event == PM_EVENT_PRETHAW)
  267. return 0;
  268. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  269. return 0;
  270. error = i915_drm_freeze(dev);
  271. if (error)
  272. return error;
  273. if (state.event == PM_EVENT_SUSPEND) {
  274. /* Shut down the device */
  275. pci_disable_device(dev->pdev);
  276. pci_set_power_state(dev->pdev, PCI_D3hot);
  277. }
  278. return 0;
  279. }
  280. static int i915_drm_thaw(struct drm_device *dev)
  281. {
  282. struct drm_i915_private *dev_priv = dev->dev_private;
  283. int error = 0;
  284. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  285. mutex_lock(&dev->struct_mutex);
  286. i915_gem_restore_gtt_mappings(dev);
  287. mutex_unlock(&dev->struct_mutex);
  288. }
  289. i915_restore_state(dev);
  290. intel_opregion_setup(dev);
  291. /* KMS EnterVT equivalent */
  292. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  293. mutex_lock(&dev->struct_mutex);
  294. dev_priv->mm.suspended = 0;
  295. error = i915_gem_init_ringbuffer(dev);
  296. mutex_unlock(&dev->struct_mutex);
  297. drm_irq_install(dev);
  298. /* Resume the modeset for every activated CRTC */
  299. drm_helper_resume_force_mode(dev);
  300. if (dev_priv->renderctx && dev_priv->pwrctx)
  301. ironlake_enable_rc6(dev);
  302. }
  303. intel_opregion_init(dev);
  304. dev_priv->modeset_on_lid = 0;
  305. return error;
  306. }
  307. int i915_resume(struct drm_device *dev)
  308. {
  309. int ret;
  310. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  311. return 0;
  312. if (pci_enable_device(dev->pdev))
  313. return -EIO;
  314. pci_set_master(dev->pdev);
  315. ret = i915_drm_thaw(dev);
  316. if (ret)
  317. return ret;
  318. drm_kms_helper_poll_enable(dev);
  319. return 0;
  320. }
  321. static int i8xx_do_reset(struct drm_device *dev, u8 flags)
  322. {
  323. struct drm_i915_private *dev_priv = dev->dev_private;
  324. if (IS_I85X(dev))
  325. return -ENODEV;
  326. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  327. POSTING_READ(D_STATE);
  328. if (IS_I830(dev) || IS_845G(dev)) {
  329. I915_WRITE(DEBUG_RESET_I830,
  330. DEBUG_RESET_DISPLAY |
  331. DEBUG_RESET_RENDER |
  332. DEBUG_RESET_FULL);
  333. POSTING_READ(DEBUG_RESET_I830);
  334. msleep(1);
  335. I915_WRITE(DEBUG_RESET_I830, 0);
  336. POSTING_READ(DEBUG_RESET_I830);
  337. }
  338. msleep(1);
  339. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  340. POSTING_READ(D_STATE);
  341. return 0;
  342. }
  343. static int i965_reset_complete(struct drm_device *dev)
  344. {
  345. u8 gdrst;
  346. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  347. return gdrst & 0x1;
  348. }
  349. static int i965_do_reset(struct drm_device *dev, u8 flags)
  350. {
  351. u8 gdrst;
  352. /*
  353. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  354. * well as the reset bit (GR/bit 0). Setting the GR bit
  355. * triggers the reset; when done, the hardware will clear it.
  356. */
  357. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  358. pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
  359. return wait_for(i965_reset_complete(dev), 500);
  360. }
  361. static int ironlake_do_reset(struct drm_device *dev, u8 flags)
  362. {
  363. struct drm_i915_private *dev_priv = dev->dev_private;
  364. u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  365. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
  366. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  367. }
  368. static int gen6_do_reset(struct drm_device *dev, u8 flags)
  369. {
  370. struct drm_i915_private *dev_priv = dev->dev_private;
  371. I915_WRITE(GEN6_GDRST, GEN6_GRDOM_FULL);
  372. return wait_for((I915_READ(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  373. }
  374. /**
  375. * i965_reset - reset chip after a hang
  376. * @dev: drm device to reset
  377. * @flags: reset domains
  378. *
  379. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  380. * reset or otherwise an error code.
  381. *
  382. * Procedure is fairly simple:
  383. * - reset the chip using the reset reg
  384. * - re-init context state
  385. * - re-init hardware status page
  386. * - re-init ring buffer
  387. * - re-init interrupt state
  388. * - re-init display
  389. */
  390. int i915_reset(struct drm_device *dev, u8 flags)
  391. {
  392. drm_i915_private_t *dev_priv = dev->dev_private;
  393. /*
  394. * We really should only reset the display subsystem if we actually
  395. * need to
  396. */
  397. bool need_display = true;
  398. int ret;
  399. if (!i915_try_reset)
  400. return 0;
  401. if (!mutex_trylock(&dev->struct_mutex))
  402. return -EBUSY;
  403. i915_gem_reset(dev);
  404. ret = -ENODEV;
  405. if (get_seconds() - dev_priv->last_gpu_reset < 5) {
  406. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  407. } else switch (INTEL_INFO(dev)->gen) {
  408. case 6:
  409. ret = gen6_do_reset(dev, flags);
  410. break;
  411. case 5:
  412. ret = ironlake_do_reset(dev, flags);
  413. break;
  414. case 4:
  415. ret = i965_do_reset(dev, flags);
  416. break;
  417. case 2:
  418. ret = i8xx_do_reset(dev, flags);
  419. break;
  420. }
  421. dev_priv->last_gpu_reset = get_seconds();
  422. if (ret) {
  423. DRM_ERROR("Failed to reset chip.\n");
  424. mutex_unlock(&dev->struct_mutex);
  425. return ret;
  426. }
  427. /* Ok, now get things going again... */
  428. /*
  429. * Everything depends on having the GTT running, so we need to start
  430. * there. Fortunately we don't need to do this unless we reset the
  431. * chip at a PCI level.
  432. *
  433. * Next we need to restore the context, but we don't use those
  434. * yet either...
  435. *
  436. * Ring buffer needs to be re-initialized in the KMS case, or if X
  437. * was running at the time of the reset (i.e. we weren't VT
  438. * switched away).
  439. */
  440. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  441. !dev_priv->mm.suspended) {
  442. dev_priv->mm.suspended = 0;
  443. dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
  444. if (HAS_BSD(dev))
  445. dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
  446. if (HAS_BLT(dev))
  447. dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
  448. mutex_unlock(&dev->struct_mutex);
  449. drm_irq_uninstall(dev);
  450. drm_irq_install(dev);
  451. mutex_lock(&dev->struct_mutex);
  452. }
  453. mutex_unlock(&dev->struct_mutex);
  454. /*
  455. * Perform a full modeset as on later generations, e.g. Ironlake, we may
  456. * need to retrain the display link and cannot just restore the register
  457. * values.
  458. */
  459. if (need_display) {
  460. mutex_lock(&dev->mode_config.mutex);
  461. drm_helper_resume_force_mode(dev);
  462. mutex_unlock(&dev->mode_config.mutex);
  463. }
  464. return 0;
  465. }
  466. static int __devinit
  467. i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  468. {
  469. return drm_get_pci_dev(pdev, ent, &driver);
  470. }
  471. static void
  472. i915_pci_remove(struct pci_dev *pdev)
  473. {
  474. struct drm_device *dev = pci_get_drvdata(pdev);
  475. drm_put_dev(dev);
  476. }
  477. static int i915_pm_suspend(struct device *dev)
  478. {
  479. struct pci_dev *pdev = to_pci_dev(dev);
  480. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  481. int error;
  482. if (!drm_dev || !drm_dev->dev_private) {
  483. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  484. return -ENODEV;
  485. }
  486. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  487. return 0;
  488. error = i915_drm_freeze(drm_dev);
  489. if (error)
  490. return error;
  491. pci_disable_device(pdev);
  492. pci_set_power_state(pdev, PCI_D3hot);
  493. return 0;
  494. }
  495. static int i915_pm_resume(struct device *dev)
  496. {
  497. struct pci_dev *pdev = to_pci_dev(dev);
  498. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  499. return i915_resume(drm_dev);
  500. }
  501. static int i915_pm_freeze(struct device *dev)
  502. {
  503. struct pci_dev *pdev = to_pci_dev(dev);
  504. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  505. if (!drm_dev || !drm_dev->dev_private) {
  506. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  507. return -ENODEV;
  508. }
  509. return i915_drm_freeze(drm_dev);
  510. }
  511. static int i915_pm_thaw(struct device *dev)
  512. {
  513. struct pci_dev *pdev = to_pci_dev(dev);
  514. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  515. return i915_drm_thaw(drm_dev);
  516. }
  517. static int i915_pm_poweroff(struct device *dev)
  518. {
  519. struct pci_dev *pdev = to_pci_dev(dev);
  520. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  521. return i915_drm_freeze(drm_dev);
  522. }
  523. static const struct dev_pm_ops i915_pm_ops = {
  524. .suspend = i915_pm_suspend,
  525. .resume = i915_pm_resume,
  526. .freeze = i915_pm_freeze,
  527. .thaw = i915_pm_thaw,
  528. .poweroff = i915_pm_poweroff,
  529. .restore = i915_pm_resume,
  530. };
  531. static struct vm_operations_struct i915_gem_vm_ops = {
  532. .fault = i915_gem_fault,
  533. .open = drm_gem_vm_open,
  534. .close = drm_gem_vm_close,
  535. };
  536. static struct drm_driver driver = {
  537. /* don't use mtrr's here, the Xserver or user space app should
  538. * deal with them for intel hardware.
  539. */
  540. .driver_features =
  541. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  542. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
  543. .load = i915_driver_load,
  544. .unload = i915_driver_unload,
  545. .open = i915_driver_open,
  546. .lastclose = i915_driver_lastclose,
  547. .preclose = i915_driver_preclose,
  548. .postclose = i915_driver_postclose,
  549. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  550. .suspend = i915_suspend,
  551. .resume = i915_resume,
  552. .device_is_agp = i915_driver_device_is_agp,
  553. .enable_vblank = i915_enable_vblank,
  554. .disable_vblank = i915_disable_vblank,
  555. .get_vblank_timestamp = i915_get_vblank_timestamp,
  556. .get_scanout_position = i915_get_crtc_scanoutpos,
  557. .irq_preinstall = i915_driver_irq_preinstall,
  558. .irq_postinstall = i915_driver_irq_postinstall,
  559. .irq_uninstall = i915_driver_irq_uninstall,
  560. .irq_handler = i915_driver_irq_handler,
  561. .reclaim_buffers = drm_core_reclaim_buffers,
  562. .master_create = i915_master_create,
  563. .master_destroy = i915_master_destroy,
  564. #if defined(CONFIG_DEBUG_FS)
  565. .debugfs_init = i915_debugfs_init,
  566. .debugfs_cleanup = i915_debugfs_cleanup,
  567. #endif
  568. .gem_init_object = i915_gem_init_object,
  569. .gem_free_object = i915_gem_free_object,
  570. .gem_vm_ops = &i915_gem_vm_ops,
  571. .ioctls = i915_ioctls,
  572. .fops = {
  573. .owner = THIS_MODULE,
  574. .open = drm_open,
  575. .release = drm_release,
  576. .unlocked_ioctl = drm_ioctl,
  577. .mmap = drm_gem_mmap,
  578. .poll = drm_poll,
  579. .fasync = drm_fasync,
  580. .read = drm_read,
  581. #ifdef CONFIG_COMPAT
  582. .compat_ioctl = i915_compat_ioctl,
  583. #endif
  584. .llseek = noop_llseek,
  585. },
  586. .pci_driver = {
  587. .name = DRIVER_NAME,
  588. .id_table = pciidlist,
  589. .probe = i915_pci_probe,
  590. .remove = i915_pci_remove,
  591. .driver.pm = &i915_pm_ops,
  592. },
  593. .name = DRIVER_NAME,
  594. .desc = DRIVER_DESC,
  595. .date = DRIVER_DATE,
  596. .major = DRIVER_MAJOR,
  597. .minor = DRIVER_MINOR,
  598. .patchlevel = DRIVER_PATCHLEVEL,
  599. };
  600. static int __init i915_init(void)
  601. {
  602. if (!intel_agp_enabled) {
  603. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  604. return -ENODEV;
  605. }
  606. driver.num_ioctls = i915_max_ioctl;
  607. /*
  608. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  609. * explicitly disabled with the module pararmeter.
  610. *
  611. * Otherwise, just follow the parameter (defaulting to off).
  612. *
  613. * Allow optional vga_text_mode_force boot option to override
  614. * the default behavior.
  615. */
  616. #if defined(CONFIG_DRM_I915_KMS)
  617. if (i915_modeset != 0)
  618. driver.driver_features |= DRIVER_MODESET;
  619. #endif
  620. if (i915_modeset == 1)
  621. driver.driver_features |= DRIVER_MODESET;
  622. #ifdef CONFIG_VGA_CONSOLE
  623. if (vgacon_text_force() && i915_modeset == -1)
  624. driver.driver_features &= ~DRIVER_MODESET;
  625. #endif
  626. return drm_init(&driver);
  627. }
  628. static void __exit i915_exit(void)
  629. {
  630. drm_exit(&driver);
  631. }
  632. module_init(i915_init);
  633. module_exit(i915_exit);
  634. MODULE_AUTHOR(DRIVER_AUTHOR);
  635. MODULE_DESCRIPTION(DRIVER_DESC);
  636. MODULE_LICENSE("GPL and additional rights");