i915_dma.c 57 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "drm_fb_helper.h"
  32. #include "intel_drv.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include "../../../platform/x86/intel_ips.h"
  37. #include <linux/pci.h>
  38. #include <linux/vgaarb.h>
  39. #include <linux/acpi.h>
  40. #include <linux/pnp.h>
  41. #include <linux/vga_switcheroo.h>
  42. #include <linux/slab.h>
  43. #include <acpi/video.h>
  44. /**
  45. * Sets up the hardware status page for devices that need a physical address
  46. * in the register.
  47. */
  48. static int i915_init_phys_hws(struct drm_device *dev)
  49. {
  50. drm_i915_private_t *dev_priv = dev->dev_private;
  51. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  52. /* Program Hardware Status Page */
  53. dev_priv->status_page_dmah =
  54. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
  55. if (!dev_priv->status_page_dmah) {
  56. DRM_ERROR("Can not allocate hardware status page\n");
  57. return -ENOMEM;
  58. }
  59. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  60. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  61. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  62. if (INTEL_INFO(dev)->gen >= 4)
  63. dev_priv->dma_status_page |= (dev_priv->dma_status_page >> 28) &
  64. 0xf0;
  65. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  66. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  67. return 0;
  68. }
  69. /**
  70. * Frees the hardware status page, whether it's a physical address or a virtual
  71. * address set up by the X Server.
  72. */
  73. static void i915_free_hws(struct drm_device *dev)
  74. {
  75. drm_i915_private_t *dev_priv = dev->dev_private;
  76. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  77. if (dev_priv->status_page_dmah) {
  78. drm_pci_free(dev, dev_priv->status_page_dmah);
  79. dev_priv->status_page_dmah = NULL;
  80. }
  81. if (ring->status_page.gfx_addr) {
  82. ring->status_page.gfx_addr = 0;
  83. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  84. }
  85. /* Need to rewrite hardware status page */
  86. I915_WRITE(HWS_PGA, 0x1ffff000);
  87. }
  88. void i915_kernel_lost_context(struct drm_device * dev)
  89. {
  90. drm_i915_private_t *dev_priv = dev->dev_private;
  91. struct drm_i915_master_private *master_priv;
  92. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  93. /*
  94. * We should never lose context on the ring with modesetting
  95. * as we don't expose it to userspace
  96. */
  97. if (drm_core_check_feature(dev, DRIVER_MODESET))
  98. return;
  99. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  100. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  101. ring->space = ring->head - (ring->tail + 8);
  102. if (ring->space < 0)
  103. ring->space += ring->size;
  104. if (!dev->primary->master)
  105. return;
  106. master_priv = dev->primary->master->driver_priv;
  107. if (ring->head == ring->tail && master_priv->sarea_priv)
  108. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  109. }
  110. static int i915_dma_cleanup(struct drm_device * dev)
  111. {
  112. drm_i915_private_t *dev_priv = dev->dev_private;
  113. int i;
  114. /* Make sure interrupts are disabled here because the uninstall ioctl
  115. * may not have been called from userspace and after dev_private
  116. * is freed, it's too late.
  117. */
  118. if (dev->irq_enabled)
  119. drm_irq_uninstall(dev);
  120. mutex_lock(&dev->struct_mutex);
  121. for (i = 0; i < I915_NUM_RINGS; i++)
  122. intel_cleanup_ring_buffer(&dev_priv->ring[i]);
  123. mutex_unlock(&dev->struct_mutex);
  124. /* Clear the HWS virtual address at teardown */
  125. if (I915_NEED_GFX_HWS(dev))
  126. i915_free_hws(dev);
  127. return 0;
  128. }
  129. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  130. {
  131. drm_i915_private_t *dev_priv = dev->dev_private;
  132. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  133. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  134. master_priv->sarea = drm_getsarea(dev);
  135. if (master_priv->sarea) {
  136. master_priv->sarea_priv = (drm_i915_sarea_t *)
  137. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  138. } else {
  139. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  140. }
  141. if (init->ring_size != 0) {
  142. if (ring->obj != NULL) {
  143. i915_dma_cleanup(dev);
  144. DRM_ERROR("Client tried to initialize ringbuffer in "
  145. "GEM mode\n");
  146. return -EINVAL;
  147. }
  148. ring->size = init->ring_size;
  149. ring->map.offset = init->ring_start;
  150. ring->map.size = init->ring_size;
  151. ring->map.type = 0;
  152. ring->map.flags = 0;
  153. ring->map.mtrr = 0;
  154. drm_core_ioremap_wc(&ring->map, dev);
  155. if (ring->map.handle == NULL) {
  156. i915_dma_cleanup(dev);
  157. DRM_ERROR("can not ioremap virtual address for"
  158. " ring buffer\n");
  159. return -ENOMEM;
  160. }
  161. }
  162. ring->virtual_start = ring->map.handle;
  163. dev_priv->cpp = init->cpp;
  164. dev_priv->back_offset = init->back_offset;
  165. dev_priv->front_offset = init->front_offset;
  166. dev_priv->current_page = 0;
  167. if (master_priv->sarea_priv)
  168. master_priv->sarea_priv->pf_current_page = 0;
  169. /* Allow hardware batchbuffers unless told otherwise.
  170. */
  171. dev_priv->allow_batchbuffer = 1;
  172. return 0;
  173. }
  174. static int i915_dma_resume(struct drm_device * dev)
  175. {
  176. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  177. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  178. DRM_DEBUG_DRIVER("%s\n", __func__);
  179. if (ring->map.handle == NULL) {
  180. DRM_ERROR("can not ioremap virtual address for"
  181. " ring buffer\n");
  182. return -ENOMEM;
  183. }
  184. /* Program Hardware Status Page */
  185. if (!ring->status_page.page_addr) {
  186. DRM_ERROR("Can not find hardware status page\n");
  187. return -EINVAL;
  188. }
  189. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  190. ring->status_page.page_addr);
  191. if (ring->status_page.gfx_addr != 0)
  192. intel_ring_setup_status_page(ring);
  193. else
  194. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  195. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  196. return 0;
  197. }
  198. static int i915_dma_init(struct drm_device *dev, void *data,
  199. struct drm_file *file_priv)
  200. {
  201. drm_i915_init_t *init = data;
  202. int retcode = 0;
  203. switch (init->func) {
  204. case I915_INIT_DMA:
  205. retcode = i915_initialize(dev, init);
  206. break;
  207. case I915_CLEANUP_DMA:
  208. retcode = i915_dma_cleanup(dev);
  209. break;
  210. case I915_RESUME_DMA:
  211. retcode = i915_dma_resume(dev);
  212. break;
  213. default:
  214. retcode = -EINVAL;
  215. break;
  216. }
  217. return retcode;
  218. }
  219. /* Implement basically the same security restrictions as hardware does
  220. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  221. *
  222. * Most of the calculations below involve calculating the size of a
  223. * particular instruction. It's important to get the size right as
  224. * that tells us where the next instruction to check is. Any illegal
  225. * instruction detected will be given a size of zero, which is a
  226. * signal to abort the rest of the buffer.
  227. */
  228. static int validate_cmd(int cmd)
  229. {
  230. switch (((cmd >> 29) & 0x7)) {
  231. case 0x0:
  232. switch ((cmd >> 23) & 0x3f) {
  233. case 0x0:
  234. return 1; /* MI_NOOP */
  235. case 0x4:
  236. return 1; /* MI_FLUSH */
  237. default:
  238. return 0; /* disallow everything else */
  239. }
  240. break;
  241. case 0x1:
  242. return 0; /* reserved */
  243. case 0x2:
  244. return (cmd & 0xff) + 2; /* 2d commands */
  245. case 0x3:
  246. if (((cmd >> 24) & 0x1f) <= 0x18)
  247. return 1;
  248. switch ((cmd >> 24) & 0x1f) {
  249. case 0x1c:
  250. return 1;
  251. case 0x1d:
  252. switch ((cmd >> 16) & 0xff) {
  253. case 0x3:
  254. return (cmd & 0x1f) + 2;
  255. case 0x4:
  256. return (cmd & 0xf) + 2;
  257. default:
  258. return (cmd & 0xffff) + 2;
  259. }
  260. case 0x1e:
  261. if (cmd & (1 << 23))
  262. return (cmd & 0xffff) + 1;
  263. else
  264. return 1;
  265. case 0x1f:
  266. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  267. return (cmd & 0x1ffff) + 2;
  268. else if (cmd & (1 << 17)) /* indirect random */
  269. if ((cmd & 0xffff) == 0)
  270. return 0; /* unknown length, too hard */
  271. else
  272. return (((cmd & 0xffff) + 1) / 2) + 1;
  273. else
  274. return 2; /* indirect sequential */
  275. default:
  276. return 0;
  277. }
  278. default:
  279. return 0;
  280. }
  281. return 0;
  282. }
  283. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  284. {
  285. drm_i915_private_t *dev_priv = dev->dev_private;
  286. int i, ret;
  287. if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->size - 8)
  288. return -EINVAL;
  289. for (i = 0; i < dwords;) {
  290. int sz = validate_cmd(buffer[i]);
  291. if (sz == 0 || i + sz > dwords)
  292. return -EINVAL;
  293. i += sz;
  294. }
  295. ret = BEGIN_LP_RING((dwords+1)&~1);
  296. if (ret)
  297. return ret;
  298. for (i = 0; i < dwords; i++)
  299. OUT_RING(buffer[i]);
  300. if (dwords & 1)
  301. OUT_RING(0);
  302. ADVANCE_LP_RING();
  303. return 0;
  304. }
  305. int
  306. i915_emit_box(struct drm_device *dev,
  307. struct drm_clip_rect *box,
  308. int DR1, int DR4)
  309. {
  310. struct drm_i915_private *dev_priv = dev->dev_private;
  311. int ret;
  312. if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
  313. box->y2 <= 0 || box->x2 <= 0) {
  314. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  315. box->x1, box->y1, box->x2, box->y2);
  316. return -EINVAL;
  317. }
  318. if (INTEL_INFO(dev)->gen >= 4) {
  319. ret = BEGIN_LP_RING(4);
  320. if (ret)
  321. return ret;
  322. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  323. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  324. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  325. OUT_RING(DR4);
  326. } else {
  327. ret = BEGIN_LP_RING(6);
  328. if (ret)
  329. return ret;
  330. OUT_RING(GFX_OP_DRAWRECT_INFO);
  331. OUT_RING(DR1);
  332. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  333. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  334. OUT_RING(DR4);
  335. OUT_RING(0);
  336. }
  337. ADVANCE_LP_RING();
  338. return 0;
  339. }
  340. /* XXX: Emitting the counter should really be moved to part of the IRQ
  341. * emit. For now, do it in both places:
  342. */
  343. static void i915_emit_breadcrumb(struct drm_device *dev)
  344. {
  345. drm_i915_private_t *dev_priv = dev->dev_private;
  346. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  347. dev_priv->counter++;
  348. if (dev_priv->counter > 0x7FFFFFFFUL)
  349. dev_priv->counter = 0;
  350. if (master_priv->sarea_priv)
  351. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  352. if (BEGIN_LP_RING(4) == 0) {
  353. OUT_RING(MI_STORE_DWORD_INDEX);
  354. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  355. OUT_RING(dev_priv->counter);
  356. OUT_RING(0);
  357. ADVANCE_LP_RING();
  358. }
  359. }
  360. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  361. drm_i915_cmdbuffer_t *cmd,
  362. struct drm_clip_rect *cliprects,
  363. void *cmdbuf)
  364. {
  365. int nbox = cmd->num_cliprects;
  366. int i = 0, count, ret;
  367. if (cmd->sz & 0x3) {
  368. DRM_ERROR("alignment");
  369. return -EINVAL;
  370. }
  371. i915_kernel_lost_context(dev);
  372. count = nbox ? nbox : 1;
  373. for (i = 0; i < count; i++) {
  374. if (i < nbox) {
  375. ret = i915_emit_box(dev, &cliprects[i],
  376. cmd->DR1, cmd->DR4);
  377. if (ret)
  378. return ret;
  379. }
  380. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  381. if (ret)
  382. return ret;
  383. }
  384. i915_emit_breadcrumb(dev);
  385. return 0;
  386. }
  387. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  388. drm_i915_batchbuffer_t * batch,
  389. struct drm_clip_rect *cliprects)
  390. {
  391. struct drm_i915_private *dev_priv = dev->dev_private;
  392. int nbox = batch->num_cliprects;
  393. int i, count, ret;
  394. if ((batch->start | batch->used) & 0x7) {
  395. DRM_ERROR("alignment");
  396. return -EINVAL;
  397. }
  398. i915_kernel_lost_context(dev);
  399. count = nbox ? nbox : 1;
  400. for (i = 0; i < count; i++) {
  401. if (i < nbox) {
  402. ret = i915_emit_box(dev, &cliprects[i],
  403. batch->DR1, batch->DR4);
  404. if (ret)
  405. return ret;
  406. }
  407. if (!IS_I830(dev) && !IS_845G(dev)) {
  408. ret = BEGIN_LP_RING(2);
  409. if (ret)
  410. return ret;
  411. if (INTEL_INFO(dev)->gen >= 4) {
  412. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  413. OUT_RING(batch->start);
  414. } else {
  415. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  416. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  417. }
  418. } else {
  419. ret = BEGIN_LP_RING(4);
  420. if (ret)
  421. return ret;
  422. OUT_RING(MI_BATCH_BUFFER);
  423. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  424. OUT_RING(batch->start + batch->used - 4);
  425. OUT_RING(0);
  426. }
  427. ADVANCE_LP_RING();
  428. }
  429. if (IS_G4X(dev) || IS_GEN5(dev)) {
  430. if (BEGIN_LP_RING(2) == 0) {
  431. OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
  432. OUT_RING(MI_NOOP);
  433. ADVANCE_LP_RING();
  434. }
  435. }
  436. i915_emit_breadcrumb(dev);
  437. return 0;
  438. }
  439. static int i915_dispatch_flip(struct drm_device * dev)
  440. {
  441. drm_i915_private_t *dev_priv = dev->dev_private;
  442. struct drm_i915_master_private *master_priv =
  443. dev->primary->master->driver_priv;
  444. int ret;
  445. if (!master_priv->sarea_priv)
  446. return -EINVAL;
  447. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  448. __func__,
  449. dev_priv->current_page,
  450. master_priv->sarea_priv->pf_current_page);
  451. i915_kernel_lost_context(dev);
  452. ret = BEGIN_LP_RING(10);
  453. if (ret)
  454. return ret;
  455. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  456. OUT_RING(0);
  457. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  458. OUT_RING(0);
  459. if (dev_priv->current_page == 0) {
  460. OUT_RING(dev_priv->back_offset);
  461. dev_priv->current_page = 1;
  462. } else {
  463. OUT_RING(dev_priv->front_offset);
  464. dev_priv->current_page = 0;
  465. }
  466. OUT_RING(0);
  467. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  468. OUT_RING(0);
  469. ADVANCE_LP_RING();
  470. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  471. if (BEGIN_LP_RING(4) == 0) {
  472. OUT_RING(MI_STORE_DWORD_INDEX);
  473. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  474. OUT_RING(dev_priv->counter);
  475. OUT_RING(0);
  476. ADVANCE_LP_RING();
  477. }
  478. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  479. return 0;
  480. }
  481. static int i915_quiescent(struct drm_device *dev)
  482. {
  483. struct intel_ring_buffer *ring = LP_RING(dev->dev_private);
  484. i915_kernel_lost_context(dev);
  485. return intel_wait_ring_buffer(ring, ring->size - 8);
  486. }
  487. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  488. struct drm_file *file_priv)
  489. {
  490. int ret;
  491. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  492. mutex_lock(&dev->struct_mutex);
  493. ret = i915_quiescent(dev);
  494. mutex_unlock(&dev->struct_mutex);
  495. return ret;
  496. }
  497. static int i915_batchbuffer(struct drm_device *dev, void *data,
  498. struct drm_file *file_priv)
  499. {
  500. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  501. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  502. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  503. master_priv->sarea_priv;
  504. drm_i915_batchbuffer_t *batch = data;
  505. int ret;
  506. struct drm_clip_rect *cliprects = NULL;
  507. if (!dev_priv->allow_batchbuffer) {
  508. DRM_ERROR("Batchbuffer ioctl disabled\n");
  509. return -EINVAL;
  510. }
  511. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  512. batch->start, batch->used, batch->num_cliprects);
  513. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  514. if (batch->num_cliprects < 0)
  515. return -EINVAL;
  516. if (batch->num_cliprects) {
  517. cliprects = kcalloc(batch->num_cliprects,
  518. sizeof(struct drm_clip_rect),
  519. GFP_KERNEL);
  520. if (cliprects == NULL)
  521. return -ENOMEM;
  522. ret = copy_from_user(cliprects, batch->cliprects,
  523. batch->num_cliprects *
  524. sizeof(struct drm_clip_rect));
  525. if (ret != 0) {
  526. ret = -EFAULT;
  527. goto fail_free;
  528. }
  529. }
  530. mutex_lock(&dev->struct_mutex);
  531. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  532. mutex_unlock(&dev->struct_mutex);
  533. if (sarea_priv)
  534. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  535. fail_free:
  536. kfree(cliprects);
  537. return ret;
  538. }
  539. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  540. struct drm_file *file_priv)
  541. {
  542. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  543. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  544. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  545. master_priv->sarea_priv;
  546. drm_i915_cmdbuffer_t *cmdbuf = data;
  547. struct drm_clip_rect *cliprects = NULL;
  548. void *batch_data;
  549. int ret;
  550. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  551. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  552. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  553. if (cmdbuf->num_cliprects < 0)
  554. return -EINVAL;
  555. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  556. if (batch_data == NULL)
  557. return -ENOMEM;
  558. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  559. if (ret != 0) {
  560. ret = -EFAULT;
  561. goto fail_batch_free;
  562. }
  563. if (cmdbuf->num_cliprects) {
  564. cliprects = kcalloc(cmdbuf->num_cliprects,
  565. sizeof(struct drm_clip_rect), GFP_KERNEL);
  566. if (cliprects == NULL) {
  567. ret = -ENOMEM;
  568. goto fail_batch_free;
  569. }
  570. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  571. cmdbuf->num_cliprects *
  572. sizeof(struct drm_clip_rect));
  573. if (ret != 0) {
  574. ret = -EFAULT;
  575. goto fail_clip_free;
  576. }
  577. }
  578. mutex_lock(&dev->struct_mutex);
  579. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  580. mutex_unlock(&dev->struct_mutex);
  581. if (ret) {
  582. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  583. goto fail_clip_free;
  584. }
  585. if (sarea_priv)
  586. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  587. fail_clip_free:
  588. kfree(cliprects);
  589. fail_batch_free:
  590. kfree(batch_data);
  591. return ret;
  592. }
  593. static int i915_flip_bufs(struct drm_device *dev, void *data,
  594. struct drm_file *file_priv)
  595. {
  596. int ret;
  597. DRM_DEBUG_DRIVER("%s\n", __func__);
  598. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  599. mutex_lock(&dev->struct_mutex);
  600. ret = i915_dispatch_flip(dev);
  601. mutex_unlock(&dev->struct_mutex);
  602. return ret;
  603. }
  604. static int i915_getparam(struct drm_device *dev, void *data,
  605. struct drm_file *file_priv)
  606. {
  607. drm_i915_private_t *dev_priv = dev->dev_private;
  608. drm_i915_getparam_t *param = data;
  609. int value;
  610. if (!dev_priv) {
  611. DRM_ERROR("called with no initialization\n");
  612. return -EINVAL;
  613. }
  614. switch (param->param) {
  615. case I915_PARAM_IRQ_ACTIVE:
  616. value = dev->pdev->irq ? 1 : 0;
  617. break;
  618. case I915_PARAM_ALLOW_BATCHBUFFER:
  619. value = dev_priv->allow_batchbuffer ? 1 : 0;
  620. break;
  621. case I915_PARAM_LAST_DISPATCH:
  622. value = READ_BREADCRUMB(dev_priv);
  623. break;
  624. case I915_PARAM_CHIPSET_ID:
  625. value = dev->pci_device;
  626. break;
  627. case I915_PARAM_HAS_GEM:
  628. value = dev_priv->has_gem;
  629. break;
  630. case I915_PARAM_NUM_FENCES_AVAIL:
  631. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  632. break;
  633. case I915_PARAM_HAS_OVERLAY:
  634. value = dev_priv->overlay ? 1 : 0;
  635. break;
  636. case I915_PARAM_HAS_PAGEFLIPPING:
  637. value = 1;
  638. break;
  639. case I915_PARAM_HAS_EXECBUF2:
  640. /* depends on GEM */
  641. value = dev_priv->has_gem;
  642. break;
  643. case I915_PARAM_HAS_BSD:
  644. value = HAS_BSD(dev);
  645. break;
  646. case I915_PARAM_HAS_BLT:
  647. value = HAS_BLT(dev);
  648. break;
  649. case I915_PARAM_HAS_RELAXED_FENCING:
  650. value = 1;
  651. break;
  652. case I915_PARAM_HAS_COHERENT_RINGS:
  653. value = 1;
  654. break;
  655. case I915_PARAM_HAS_EXEC_CONSTANTS:
  656. value = INTEL_INFO(dev)->gen >= 4;
  657. break;
  658. default:
  659. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  660. param->param);
  661. return -EINVAL;
  662. }
  663. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  664. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  665. return -EFAULT;
  666. }
  667. return 0;
  668. }
  669. static int i915_setparam(struct drm_device *dev, void *data,
  670. struct drm_file *file_priv)
  671. {
  672. drm_i915_private_t *dev_priv = dev->dev_private;
  673. drm_i915_setparam_t *param = data;
  674. if (!dev_priv) {
  675. DRM_ERROR("called with no initialization\n");
  676. return -EINVAL;
  677. }
  678. switch (param->param) {
  679. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  680. break;
  681. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  682. dev_priv->tex_lru_log_granularity = param->value;
  683. break;
  684. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  685. dev_priv->allow_batchbuffer = param->value;
  686. break;
  687. case I915_SETPARAM_NUM_USED_FENCES:
  688. if (param->value > dev_priv->num_fence_regs ||
  689. param->value < 0)
  690. return -EINVAL;
  691. /* Userspace can use first N regs */
  692. dev_priv->fence_reg_start = param->value;
  693. break;
  694. default:
  695. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  696. param->param);
  697. return -EINVAL;
  698. }
  699. return 0;
  700. }
  701. static int i915_set_status_page(struct drm_device *dev, void *data,
  702. struct drm_file *file_priv)
  703. {
  704. drm_i915_private_t *dev_priv = dev->dev_private;
  705. drm_i915_hws_addr_t *hws = data;
  706. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  707. if (!I915_NEED_GFX_HWS(dev))
  708. return -EINVAL;
  709. if (!dev_priv) {
  710. DRM_ERROR("called with no initialization\n");
  711. return -EINVAL;
  712. }
  713. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  714. WARN(1, "tried to set status page when mode setting active\n");
  715. return 0;
  716. }
  717. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  718. ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
  719. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  720. dev_priv->hws_map.size = 4*1024;
  721. dev_priv->hws_map.type = 0;
  722. dev_priv->hws_map.flags = 0;
  723. dev_priv->hws_map.mtrr = 0;
  724. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  725. if (dev_priv->hws_map.handle == NULL) {
  726. i915_dma_cleanup(dev);
  727. ring->status_page.gfx_addr = 0;
  728. DRM_ERROR("can not ioremap virtual address for"
  729. " G33 hw status page\n");
  730. return -ENOMEM;
  731. }
  732. ring->status_page.page_addr = dev_priv->hws_map.handle;
  733. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  734. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  735. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  736. ring->status_page.gfx_addr);
  737. DRM_DEBUG_DRIVER("load hws at %p\n",
  738. ring->status_page.page_addr);
  739. return 0;
  740. }
  741. static int i915_get_bridge_dev(struct drm_device *dev)
  742. {
  743. struct drm_i915_private *dev_priv = dev->dev_private;
  744. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
  745. if (!dev_priv->bridge_dev) {
  746. DRM_ERROR("bridge device not found\n");
  747. return -1;
  748. }
  749. return 0;
  750. }
  751. #define MCHBAR_I915 0x44
  752. #define MCHBAR_I965 0x48
  753. #define MCHBAR_SIZE (4*4096)
  754. #define DEVEN_REG 0x54
  755. #define DEVEN_MCHBAR_EN (1 << 28)
  756. /* Allocate space for the MCH regs if needed, return nonzero on error */
  757. static int
  758. intel_alloc_mchbar_resource(struct drm_device *dev)
  759. {
  760. drm_i915_private_t *dev_priv = dev->dev_private;
  761. int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  762. u32 temp_lo, temp_hi = 0;
  763. u64 mchbar_addr;
  764. int ret;
  765. if (INTEL_INFO(dev)->gen >= 4)
  766. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  767. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  768. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  769. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  770. #ifdef CONFIG_PNP
  771. if (mchbar_addr &&
  772. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
  773. return 0;
  774. #endif
  775. /* Get some space for it */
  776. dev_priv->mch_res.name = "i915 MCHBAR";
  777. dev_priv->mch_res.flags = IORESOURCE_MEM;
  778. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
  779. &dev_priv->mch_res,
  780. MCHBAR_SIZE, MCHBAR_SIZE,
  781. PCIBIOS_MIN_MEM,
  782. 0, pcibios_align_resource,
  783. dev_priv->bridge_dev);
  784. if (ret) {
  785. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  786. dev_priv->mch_res.start = 0;
  787. return ret;
  788. }
  789. if (INTEL_INFO(dev)->gen >= 4)
  790. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  791. upper_32_bits(dev_priv->mch_res.start));
  792. pci_write_config_dword(dev_priv->bridge_dev, reg,
  793. lower_32_bits(dev_priv->mch_res.start));
  794. return 0;
  795. }
  796. /* Setup MCHBAR if possible, return true if we should disable it again */
  797. static void
  798. intel_setup_mchbar(struct drm_device *dev)
  799. {
  800. drm_i915_private_t *dev_priv = dev->dev_private;
  801. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  802. u32 temp;
  803. bool enabled;
  804. dev_priv->mchbar_need_disable = false;
  805. if (IS_I915G(dev) || IS_I915GM(dev)) {
  806. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  807. enabled = !!(temp & DEVEN_MCHBAR_EN);
  808. } else {
  809. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  810. enabled = temp & 1;
  811. }
  812. /* If it's already enabled, don't have to do anything */
  813. if (enabled)
  814. return;
  815. if (intel_alloc_mchbar_resource(dev))
  816. return;
  817. dev_priv->mchbar_need_disable = true;
  818. /* Space is allocated or reserved, so enable it. */
  819. if (IS_I915G(dev) || IS_I915GM(dev)) {
  820. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  821. temp | DEVEN_MCHBAR_EN);
  822. } else {
  823. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  824. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  825. }
  826. }
  827. static void
  828. intel_teardown_mchbar(struct drm_device *dev)
  829. {
  830. drm_i915_private_t *dev_priv = dev->dev_private;
  831. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  832. u32 temp;
  833. if (dev_priv->mchbar_need_disable) {
  834. if (IS_I915G(dev) || IS_I915GM(dev)) {
  835. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  836. temp &= ~DEVEN_MCHBAR_EN;
  837. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  838. } else {
  839. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  840. temp &= ~1;
  841. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  842. }
  843. }
  844. if (dev_priv->mch_res.start)
  845. release_resource(&dev_priv->mch_res);
  846. }
  847. #define PTE_ADDRESS_MASK 0xfffff000
  848. #define PTE_ADDRESS_MASK_HIGH 0x000000f0 /* i915+ */
  849. #define PTE_MAPPING_TYPE_UNCACHED (0 << 1)
  850. #define PTE_MAPPING_TYPE_DCACHE (1 << 1) /* i830 only */
  851. #define PTE_MAPPING_TYPE_CACHED (3 << 1)
  852. #define PTE_MAPPING_TYPE_MASK (3 << 1)
  853. #define PTE_VALID (1 << 0)
  854. /**
  855. * i915_stolen_to_phys - take an offset into stolen memory and turn it into
  856. * a physical one
  857. * @dev: drm device
  858. * @offset: address to translate
  859. *
  860. * Some chip functions require allocations from stolen space and need the
  861. * physical address of the memory in question.
  862. */
  863. static unsigned long i915_stolen_to_phys(struct drm_device *dev, u32 offset)
  864. {
  865. struct drm_i915_private *dev_priv = dev->dev_private;
  866. struct pci_dev *pdev = dev_priv->bridge_dev;
  867. u32 base;
  868. #if 0
  869. /* On the machines I have tested the Graphics Base of Stolen Memory
  870. * is unreliable, so compute the base by subtracting the stolen memory
  871. * from the Top of Low Usable DRAM which is where the BIOS places
  872. * the graphics stolen memory.
  873. */
  874. if (INTEL_INFO(dev)->gen > 3 || IS_G33(dev)) {
  875. /* top 32bits are reserved = 0 */
  876. pci_read_config_dword(pdev, 0xA4, &base);
  877. } else {
  878. /* XXX presume 8xx is the same as i915 */
  879. pci_bus_read_config_dword(pdev->bus, 2, 0x5C, &base);
  880. }
  881. #else
  882. if (INTEL_INFO(dev)->gen > 3 || IS_G33(dev)) {
  883. u16 val;
  884. pci_read_config_word(pdev, 0xb0, &val);
  885. base = val >> 4 << 20;
  886. } else {
  887. u8 val;
  888. pci_read_config_byte(pdev, 0x9c, &val);
  889. base = val >> 3 << 27;
  890. }
  891. base -= dev_priv->mm.gtt->stolen_size;
  892. #endif
  893. return base + offset;
  894. }
  895. static void i915_warn_stolen(struct drm_device *dev)
  896. {
  897. DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
  898. DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
  899. }
  900. static void i915_setup_compression(struct drm_device *dev, int size)
  901. {
  902. struct drm_i915_private *dev_priv = dev->dev_private;
  903. struct drm_mm_node *compressed_fb, *uninitialized_var(compressed_llb);
  904. unsigned long cfb_base;
  905. unsigned long ll_base = 0;
  906. compressed_fb = drm_mm_search_free(&dev_priv->mm.stolen, size, 4096, 0);
  907. if (compressed_fb)
  908. compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
  909. if (!compressed_fb)
  910. goto err;
  911. cfb_base = i915_stolen_to_phys(dev, compressed_fb->start);
  912. if (!cfb_base)
  913. goto err_fb;
  914. if (!(IS_GM45(dev) || HAS_PCH_SPLIT(dev))) {
  915. compressed_llb = drm_mm_search_free(&dev_priv->mm.stolen,
  916. 4096, 4096, 0);
  917. if (compressed_llb)
  918. compressed_llb = drm_mm_get_block(compressed_llb,
  919. 4096, 4096);
  920. if (!compressed_llb)
  921. goto err_fb;
  922. ll_base = i915_stolen_to_phys(dev, compressed_llb->start);
  923. if (!ll_base)
  924. goto err_llb;
  925. }
  926. dev_priv->cfb_size = size;
  927. intel_disable_fbc(dev);
  928. dev_priv->compressed_fb = compressed_fb;
  929. if (HAS_PCH_SPLIT(dev))
  930. I915_WRITE(ILK_DPFC_CB_BASE, compressed_fb->start);
  931. else if (IS_GM45(dev)) {
  932. I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
  933. } else {
  934. I915_WRITE(FBC_CFB_BASE, cfb_base);
  935. I915_WRITE(FBC_LL_BASE, ll_base);
  936. dev_priv->compressed_llb = compressed_llb;
  937. }
  938. DRM_DEBUG_KMS("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n",
  939. cfb_base, ll_base, size >> 20);
  940. return;
  941. err_llb:
  942. drm_mm_put_block(compressed_llb);
  943. err_fb:
  944. drm_mm_put_block(compressed_fb);
  945. err:
  946. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  947. i915_warn_stolen(dev);
  948. }
  949. static void i915_cleanup_compression(struct drm_device *dev)
  950. {
  951. struct drm_i915_private *dev_priv = dev->dev_private;
  952. drm_mm_put_block(dev_priv->compressed_fb);
  953. if (dev_priv->compressed_llb)
  954. drm_mm_put_block(dev_priv->compressed_llb);
  955. }
  956. /* true = enable decode, false = disable decoder */
  957. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  958. {
  959. struct drm_device *dev = cookie;
  960. intel_modeset_vga_set_state(dev, state);
  961. if (state)
  962. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  963. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  964. else
  965. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  966. }
  967. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  968. {
  969. struct drm_device *dev = pci_get_drvdata(pdev);
  970. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  971. if (state == VGA_SWITCHEROO_ON) {
  972. printk(KERN_INFO "i915: switched on\n");
  973. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  974. /* i915 resume handler doesn't set to D0 */
  975. pci_set_power_state(dev->pdev, PCI_D0);
  976. i915_resume(dev);
  977. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  978. } else {
  979. printk(KERN_ERR "i915: switched off\n");
  980. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  981. i915_suspend(dev, pmm);
  982. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  983. }
  984. }
  985. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  986. {
  987. struct drm_device *dev = pci_get_drvdata(pdev);
  988. bool can_switch;
  989. spin_lock(&dev->count_lock);
  990. can_switch = (dev->open_count == 0);
  991. spin_unlock(&dev->count_lock);
  992. return can_switch;
  993. }
  994. static int i915_load_modeset_init(struct drm_device *dev)
  995. {
  996. struct drm_i915_private *dev_priv = dev->dev_private;
  997. unsigned long prealloc_size, gtt_size, mappable_size;
  998. int ret = 0;
  999. prealloc_size = dev_priv->mm.gtt->stolen_size;
  1000. gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
  1001. mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  1002. /* Basic memrange allocator for stolen space */
  1003. drm_mm_init(&dev_priv->mm.stolen, 0, prealloc_size);
  1004. /* Let GEM Manage all of the aperture.
  1005. *
  1006. * However, leave one page at the end still bound to the scratch page.
  1007. * There are a number of places where the hardware apparently
  1008. * prefetches past the end of the object, and we've seen multiple
  1009. * hangs with the GPU head pointer stuck in a batchbuffer bound
  1010. * at the last page of the aperture. One page should be enough to
  1011. * keep any prefetching inside of the aperture.
  1012. */
  1013. i915_gem_do_init(dev, 0, mappable_size, gtt_size - PAGE_SIZE);
  1014. mutex_lock(&dev->struct_mutex);
  1015. ret = i915_gem_init_ringbuffer(dev);
  1016. mutex_unlock(&dev->struct_mutex);
  1017. if (ret)
  1018. goto out;
  1019. /* Try to set up FBC with a reasonable compressed buffer size */
  1020. if (I915_HAS_FBC(dev) && i915_powersave) {
  1021. int cfb_size;
  1022. /* Leave 1M for line length buffer & misc. */
  1023. /* Try to get a 32M buffer... */
  1024. if (prealloc_size > (36*1024*1024))
  1025. cfb_size = 32*1024*1024;
  1026. else /* fall back to 7/8 of the stolen space */
  1027. cfb_size = prealloc_size * 7 / 8;
  1028. i915_setup_compression(dev, cfb_size);
  1029. }
  1030. /* Allow hardware batchbuffers unless told otherwise. */
  1031. dev_priv->allow_batchbuffer = 1;
  1032. ret = intel_parse_bios(dev);
  1033. if (ret)
  1034. DRM_INFO("failed to find VBIOS tables\n");
  1035. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  1036. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1037. if (ret)
  1038. goto cleanup_ringbuffer;
  1039. intel_register_dsm_handler();
  1040. ret = vga_switcheroo_register_client(dev->pdev,
  1041. i915_switcheroo_set_state,
  1042. NULL,
  1043. i915_switcheroo_can_switch);
  1044. if (ret)
  1045. goto cleanup_vga_client;
  1046. /* IIR "flip pending" bit means done if this bit is set */
  1047. if (IS_GEN3(dev) && (I915_READ(ECOSKPD) & ECO_FLIP_DONE))
  1048. dev_priv->flip_pending_is_done = true;
  1049. intel_modeset_init(dev);
  1050. ret = drm_irq_install(dev);
  1051. if (ret)
  1052. goto cleanup_vga_switcheroo;
  1053. /* Always safe in the mode setting case. */
  1054. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1055. dev->vblank_disable_allowed = 1;
  1056. ret = intel_fbdev_init(dev);
  1057. if (ret)
  1058. goto cleanup_irq;
  1059. drm_kms_helper_poll_init(dev);
  1060. /* We're off and running w/KMS */
  1061. dev_priv->mm.suspended = 0;
  1062. return 0;
  1063. cleanup_irq:
  1064. drm_irq_uninstall(dev);
  1065. cleanup_vga_switcheroo:
  1066. vga_switcheroo_unregister_client(dev->pdev);
  1067. cleanup_vga_client:
  1068. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1069. cleanup_ringbuffer:
  1070. mutex_lock(&dev->struct_mutex);
  1071. i915_gem_cleanup_ringbuffer(dev);
  1072. mutex_unlock(&dev->struct_mutex);
  1073. out:
  1074. return ret;
  1075. }
  1076. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1077. {
  1078. struct drm_i915_master_private *master_priv;
  1079. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1080. if (!master_priv)
  1081. return -ENOMEM;
  1082. master->driver_priv = master_priv;
  1083. return 0;
  1084. }
  1085. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1086. {
  1087. struct drm_i915_master_private *master_priv = master->driver_priv;
  1088. if (!master_priv)
  1089. return;
  1090. kfree(master_priv);
  1091. master->driver_priv = NULL;
  1092. }
  1093. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  1094. {
  1095. drm_i915_private_t *dev_priv = dev->dev_private;
  1096. u32 tmp;
  1097. tmp = I915_READ(CLKCFG);
  1098. switch (tmp & CLKCFG_FSB_MASK) {
  1099. case CLKCFG_FSB_533:
  1100. dev_priv->fsb_freq = 533; /* 133*4 */
  1101. break;
  1102. case CLKCFG_FSB_800:
  1103. dev_priv->fsb_freq = 800; /* 200*4 */
  1104. break;
  1105. case CLKCFG_FSB_667:
  1106. dev_priv->fsb_freq = 667; /* 167*4 */
  1107. break;
  1108. case CLKCFG_FSB_400:
  1109. dev_priv->fsb_freq = 400; /* 100*4 */
  1110. break;
  1111. }
  1112. switch (tmp & CLKCFG_MEM_MASK) {
  1113. case CLKCFG_MEM_533:
  1114. dev_priv->mem_freq = 533;
  1115. break;
  1116. case CLKCFG_MEM_667:
  1117. dev_priv->mem_freq = 667;
  1118. break;
  1119. case CLKCFG_MEM_800:
  1120. dev_priv->mem_freq = 800;
  1121. break;
  1122. }
  1123. /* detect pineview DDR3 setting */
  1124. tmp = I915_READ(CSHRDDR3CTL);
  1125. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  1126. }
  1127. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  1128. {
  1129. drm_i915_private_t *dev_priv = dev->dev_private;
  1130. u16 ddrpll, csipll;
  1131. ddrpll = I915_READ16(DDRMPLL1);
  1132. csipll = I915_READ16(CSIPLL0);
  1133. switch (ddrpll & 0xff) {
  1134. case 0xc:
  1135. dev_priv->mem_freq = 800;
  1136. break;
  1137. case 0x10:
  1138. dev_priv->mem_freq = 1066;
  1139. break;
  1140. case 0x14:
  1141. dev_priv->mem_freq = 1333;
  1142. break;
  1143. case 0x18:
  1144. dev_priv->mem_freq = 1600;
  1145. break;
  1146. default:
  1147. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  1148. ddrpll & 0xff);
  1149. dev_priv->mem_freq = 0;
  1150. break;
  1151. }
  1152. dev_priv->r_t = dev_priv->mem_freq;
  1153. switch (csipll & 0x3ff) {
  1154. case 0x00c:
  1155. dev_priv->fsb_freq = 3200;
  1156. break;
  1157. case 0x00e:
  1158. dev_priv->fsb_freq = 3733;
  1159. break;
  1160. case 0x010:
  1161. dev_priv->fsb_freq = 4266;
  1162. break;
  1163. case 0x012:
  1164. dev_priv->fsb_freq = 4800;
  1165. break;
  1166. case 0x014:
  1167. dev_priv->fsb_freq = 5333;
  1168. break;
  1169. case 0x016:
  1170. dev_priv->fsb_freq = 5866;
  1171. break;
  1172. case 0x018:
  1173. dev_priv->fsb_freq = 6400;
  1174. break;
  1175. default:
  1176. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  1177. csipll & 0x3ff);
  1178. dev_priv->fsb_freq = 0;
  1179. break;
  1180. }
  1181. if (dev_priv->fsb_freq == 3200) {
  1182. dev_priv->c_m = 0;
  1183. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  1184. dev_priv->c_m = 1;
  1185. } else {
  1186. dev_priv->c_m = 2;
  1187. }
  1188. }
  1189. static const struct cparams {
  1190. u16 i;
  1191. u16 t;
  1192. u16 m;
  1193. u16 c;
  1194. } cparams[] = {
  1195. { 1, 1333, 301, 28664 },
  1196. { 1, 1066, 294, 24460 },
  1197. { 1, 800, 294, 25192 },
  1198. { 0, 1333, 276, 27605 },
  1199. { 0, 1066, 276, 27605 },
  1200. { 0, 800, 231, 23784 },
  1201. };
  1202. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  1203. {
  1204. u64 total_count, diff, ret;
  1205. u32 count1, count2, count3, m = 0, c = 0;
  1206. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  1207. int i;
  1208. diff1 = now - dev_priv->last_time1;
  1209. count1 = I915_READ(DMIEC);
  1210. count2 = I915_READ(DDREC);
  1211. count3 = I915_READ(CSIEC);
  1212. total_count = count1 + count2 + count3;
  1213. /* FIXME: handle per-counter overflow */
  1214. if (total_count < dev_priv->last_count1) {
  1215. diff = ~0UL - dev_priv->last_count1;
  1216. diff += total_count;
  1217. } else {
  1218. diff = total_count - dev_priv->last_count1;
  1219. }
  1220. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  1221. if (cparams[i].i == dev_priv->c_m &&
  1222. cparams[i].t == dev_priv->r_t) {
  1223. m = cparams[i].m;
  1224. c = cparams[i].c;
  1225. break;
  1226. }
  1227. }
  1228. diff = div_u64(diff, diff1);
  1229. ret = ((m * diff) + c);
  1230. ret = div_u64(ret, 10);
  1231. dev_priv->last_count1 = total_count;
  1232. dev_priv->last_time1 = now;
  1233. return ret;
  1234. }
  1235. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  1236. {
  1237. unsigned long m, x, b;
  1238. u32 tsfs;
  1239. tsfs = I915_READ(TSFS);
  1240. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  1241. x = I915_READ8(TR1);
  1242. b = tsfs & TSFS_INTR_MASK;
  1243. return ((m * x) / 127) - b;
  1244. }
  1245. static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  1246. {
  1247. static const struct v_table {
  1248. u16 vd; /* in .1 mil */
  1249. u16 vm; /* in .1 mil */
  1250. } v_table[] = {
  1251. { 0, 0, },
  1252. { 375, 0, },
  1253. { 500, 0, },
  1254. { 625, 0, },
  1255. { 750, 0, },
  1256. { 875, 0, },
  1257. { 1000, 0, },
  1258. { 1125, 0, },
  1259. { 4125, 3000, },
  1260. { 4125, 3000, },
  1261. { 4125, 3000, },
  1262. { 4125, 3000, },
  1263. { 4125, 3000, },
  1264. { 4125, 3000, },
  1265. { 4125, 3000, },
  1266. { 4125, 3000, },
  1267. { 4125, 3000, },
  1268. { 4125, 3000, },
  1269. { 4125, 3000, },
  1270. { 4125, 3000, },
  1271. { 4125, 3000, },
  1272. { 4125, 3000, },
  1273. { 4125, 3000, },
  1274. { 4125, 3000, },
  1275. { 4125, 3000, },
  1276. { 4125, 3000, },
  1277. { 4125, 3000, },
  1278. { 4125, 3000, },
  1279. { 4125, 3000, },
  1280. { 4125, 3000, },
  1281. { 4125, 3000, },
  1282. { 4125, 3000, },
  1283. { 4250, 3125, },
  1284. { 4375, 3250, },
  1285. { 4500, 3375, },
  1286. { 4625, 3500, },
  1287. { 4750, 3625, },
  1288. { 4875, 3750, },
  1289. { 5000, 3875, },
  1290. { 5125, 4000, },
  1291. { 5250, 4125, },
  1292. { 5375, 4250, },
  1293. { 5500, 4375, },
  1294. { 5625, 4500, },
  1295. { 5750, 4625, },
  1296. { 5875, 4750, },
  1297. { 6000, 4875, },
  1298. { 6125, 5000, },
  1299. { 6250, 5125, },
  1300. { 6375, 5250, },
  1301. { 6500, 5375, },
  1302. { 6625, 5500, },
  1303. { 6750, 5625, },
  1304. { 6875, 5750, },
  1305. { 7000, 5875, },
  1306. { 7125, 6000, },
  1307. { 7250, 6125, },
  1308. { 7375, 6250, },
  1309. { 7500, 6375, },
  1310. { 7625, 6500, },
  1311. { 7750, 6625, },
  1312. { 7875, 6750, },
  1313. { 8000, 6875, },
  1314. { 8125, 7000, },
  1315. { 8250, 7125, },
  1316. { 8375, 7250, },
  1317. { 8500, 7375, },
  1318. { 8625, 7500, },
  1319. { 8750, 7625, },
  1320. { 8875, 7750, },
  1321. { 9000, 7875, },
  1322. { 9125, 8000, },
  1323. { 9250, 8125, },
  1324. { 9375, 8250, },
  1325. { 9500, 8375, },
  1326. { 9625, 8500, },
  1327. { 9750, 8625, },
  1328. { 9875, 8750, },
  1329. { 10000, 8875, },
  1330. { 10125, 9000, },
  1331. { 10250, 9125, },
  1332. { 10375, 9250, },
  1333. { 10500, 9375, },
  1334. { 10625, 9500, },
  1335. { 10750, 9625, },
  1336. { 10875, 9750, },
  1337. { 11000, 9875, },
  1338. { 11125, 10000, },
  1339. { 11250, 10125, },
  1340. { 11375, 10250, },
  1341. { 11500, 10375, },
  1342. { 11625, 10500, },
  1343. { 11750, 10625, },
  1344. { 11875, 10750, },
  1345. { 12000, 10875, },
  1346. { 12125, 11000, },
  1347. { 12250, 11125, },
  1348. { 12375, 11250, },
  1349. { 12500, 11375, },
  1350. { 12625, 11500, },
  1351. { 12750, 11625, },
  1352. { 12875, 11750, },
  1353. { 13000, 11875, },
  1354. { 13125, 12000, },
  1355. { 13250, 12125, },
  1356. { 13375, 12250, },
  1357. { 13500, 12375, },
  1358. { 13625, 12500, },
  1359. { 13750, 12625, },
  1360. { 13875, 12750, },
  1361. { 14000, 12875, },
  1362. { 14125, 13000, },
  1363. { 14250, 13125, },
  1364. { 14375, 13250, },
  1365. { 14500, 13375, },
  1366. { 14625, 13500, },
  1367. { 14750, 13625, },
  1368. { 14875, 13750, },
  1369. { 15000, 13875, },
  1370. { 15125, 14000, },
  1371. { 15250, 14125, },
  1372. { 15375, 14250, },
  1373. { 15500, 14375, },
  1374. { 15625, 14500, },
  1375. { 15750, 14625, },
  1376. { 15875, 14750, },
  1377. { 16000, 14875, },
  1378. { 16125, 15000, },
  1379. };
  1380. if (dev_priv->info->is_mobile)
  1381. return v_table[pxvid].vm;
  1382. else
  1383. return v_table[pxvid].vd;
  1384. }
  1385. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  1386. {
  1387. struct timespec now, diff1;
  1388. u64 diff;
  1389. unsigned long diffms;
  1390. u32 count;
  1391. getrawmonotonic(&now);
  1392. diff1 = timespec_sub(now, dev_priv->last_time2);
  1393. /* Don't divide by 0 */
  1394. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  1395. if (!diffms)
  1396. return;
  1397. count = I915_READ(GFXEC);
  1398. if (count < dev_priv->last_count2) {
  1399. diff = ~0UL - dev_priv->last_count2;
  1400. diff += count;
  1401. } else {
  1402. diff = count - dev_priv->last_count2;
  1403. }
  1404. dev_priv->last_count2 = count;
  1405. dev_priv->last_time2 = now;
  1406. /* More magic constants... */
  1407. diff = diff * 1181;
  1408. diff = div_u64(diff, diffms * 10);
  1409. dev_priv->gfx_power = diff;
  1410. }
  1411. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  1412. {
  1413. unsigned long t, corr, state1, corr2, state2;
  1414. u32 pxvid, ext_v;
  1415. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->cur_delay * 4));
  1416. pxvid = (pxvid >> 24) & 0x7f;
  1417. ext_v = pvid_to_extvid(dev_priv, pxvid);
  1418. state1 = ext_v;
  1419. t = i915_mch_val(dev_priv);
  1420. /* Revel in the empirically derived constants */
  1421. /* Correction factor in 1/100000 units */
  1422. if (t > 80)
  1423. corr = ((t * 2349) + 135940);
  1424. else if (t >= 50)
  1425. corr = ((t * 964) + 29317);
  1426. else /* < 50 */
  1427. corr = ((t * 301) + 1004);
  1428. corr = corr * ((150142 * state1) / 10000 - 78642);
  1429. corr /= 100000;
  1430. corr2 = (corr * dev_priv->corr);
  1431. state2 = (corr2 * state1) / 10000;
  1432. state2 /= 100; /* convert to mW */
  1433. i915_update_gfx_val(dev_priv);
  1434. return dev_priv->gfx_power + state2;
  1435. }
  1436. /* Global for IPS driver to get at the current i915 device */
  1437. static struct drm_i915_private *i915_mch_dev;
  1438. /*
  1439. * Lock protecting IPS related data structures
  1440. * - i915_mch_dev
  1441. * - dev_priv->max_delay
  1442. * - dev_priv->min_delay
  1443. * - dev_priv->fmax
  1444. * - dev_priv->gpu_busy
  1445. */
  1446. static DEFINE_SPINLOCK(mchdev_lock);
  1447. /**
  1448. * i915_read_mch_val - return value for IPS use
  1449. *
  1450. * Calculate and return a value for the IPS driver to use when deciding whether
  1451. * we have thermal and power headroom to increase CPU or GPU power budget.
  1452. */
  1453. unsigned long i915_read_mch_val(void)
  1454. {
  1455. struct drm_i915_private *dev_priv;
  1456. unsigned long chipset_val, graphics_val, ret = 0;
  1457. spin_lock(&mchdev_lock);
  1458. if (!i915_mch_dev)
  1459. goto out_unlock;
  1460. dev_priv = i915_mch_dev;
  1461. chipset_val = i915_chipset_val(dev_priv);
  1462. graphics_val = i915_gfx_val(dev_priv);
  1463. ret = chipset_val + graphics_val;
  1464. out_unlock:
  1465. spin_unlock(&mchdev_lock);
  1466. return ret;
  1467. }
  1468. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  1469. /**
  1470. * i915_gpu_raise - raise GPU frequency limit
  1471. *
  1472. * Raise the limit; IPS indicates we have thermal headroom.
  1473. */
  1474. bool i915_gpu_raise(void)
  1475. {
  1476. struct drm_i915_private *dev_priv;
  1477. bool ret = true;
  1478. spin_lock(&mchdev_lock);
  1479. if (!i915_mch_dev) {
  1480. ret = false;
  1481. goto out_unlock;
  1482. }
  1483. dev_priv = i915_mch_dev;
  1484. if (dev_priv->max_delay > dev_priv->fmax)
  1485. dev_priv->max_delay--;
  1486. out_unlock:
  1487. spin_unlock(&mchdev_lock);
  1488. return ret;
  1489. }
  1490. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  1491. /**
  1492. * i915_gpu_lower - lower GPU frequency limit
  1493. *
  1494. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  1495. * frequency maximum.
  1496. */
  1497. bool i915_gpu_lower(void)
  1498. {
  1499. struct drm_i915_private *dev_priv;
  1500. bool ret = true;
  1501. spin_lock(&mchdev_lock);
  1502. if (!i915_mch_dev) {
  1503. ret = false;
  1504. goto out_unlock;
  1505. }
  1506. dev_priv = i915_mch_dev;
  1507. if (dev_priv->max_delay < dev_priv->min_delay)
  1508. dev_priv->max_delay++;
  1509. out_unlock:
  1510. spin_unlock(&mchdev_lock);
  1511. return ret;
  1512. }
  1513. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  1514. /**
  1515. * i915_gpu_busy - indicate GPU business to IPS
  1516. *
  1517. * Tell the IPS driver whether or not the GPU is busy.
  1518. */
  1519. bool i915_gpu_busy(void)
  1520. {
  1521. struct drm_i915_private *dev_priv;
  1522. bool ret = false;
  1523. spin_lock(&mchdev_lock);
  1524. if (!i915_mch_dev)
  1525. goto out_unlock;
  1526. dev_priv = i915_mch_dev;
  1527. ret = dev_priv->busy;
  1528. out_unlock:
  1529. spin_unlock(&mchdev_lock);
  1530. return ret;
  1531. }
  1532. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  1533. /**
  1534. * i915_gpu_turbo_disable - disable graphics turbo
  1535. *
  1536. * Disable graphics turbo by resetting the max frequency and setting the
  1537. * current frequency to the default.
  1538. */
  1539. bool i915_gpu_turbo_disable(void)
  1540. {
  1541. struct drm_i915_private *dev_priv;
  1542. bool ret = true;
  1543. spin_lock(&mchdev_lock);
  1544. if (!i915_mch_dev) {
  1545. ret = false;
  1546. goto out_unlock;
  1547. }
  1548. dev_priv = i915_mch_dev;
  1549. dev_priv->max_delay = dev_priv->fstart;
  1550. if (!ironlake_set_drps(dev_priv->dev, dev_priv->fstart))
  1551. ret = false;
  1552. out_unlock:
  1553. spin_unlock(&mchdev_lock);
  1554. return ret;
  1555. }
  1556. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  1557. /**
  1558. * Tells the intel_ips driver that the i915 driver is now loaded, if
  1559. * IPS got loaded first.
  1560. *
  1561. * This awkward dance is so that neither module has to depend on the
  1562. * other in order for IPS to do the appropriate communication of
  1563. * GPU turbo limits to i915.
  1564. */
  1565. static void
  1566. ips_ping_for_i915_load(void)
  1567. {
  1568. void (*link)(void);
  1569. link = symbol_get(ips_link_to_i915_driver);
  1570. if (link) {
  1571. link();
  1572. symbol_put(ips_link_to_i915_driver);
  1573. }
  1574. }
  1575. /**
  1576. * i915_driver_load - setup chip and create an initial config
  1577. * @dev: DRM device
  1578. * @flags: startup flags
  1579. *
  1580. * The driver load routine has to do several things:
  1581. * - drive output discovery via intel_modeset_init()
  1582. * - initialize the memory manager
  1583. * - allocate initial config memory
  1584. * - setup the DRM framebuffer with the allocated memory
  1585. */
  1586. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1587. {
  1588. struct drm_i915_private *dev_priv;
  1589. int ret = 0, mmio_bar;
  1590. uint32_t agp_size;
  1591. /* i915 has 4 more counters */
  1592. dev->counters += 4;
  1593. dev->types[6] = _DRM_STAT_IRQ;
  1594. dev->types[7] = _DRM_STAT_PRIMARY;
  1595. dev->types[8] = _DRM_STAT_SECONDARY;
  1596. dev->types[9] = _DRM_STAT_DMA;
  1597. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1598. if (dev_priv == NULL)
  1599. return -ENOMEM;
  1600. dev->dev_private = (void *)dev_priv;
  1601. dev_priv->dev = dev;
  1602. dev_priv->info = (struct intel_device_info *) flags;
  1603. if (i915_get_bridge_dev(dev)) {
  1604. ret = -EIO;
  1605. goto free_priv;
  1606. }
  1607. /* overlay on gen2 is broken and can't address above 1G */
  1608. if (IS_GEN2(dev))
  1609. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
  1610. mmio_bar = IS_GEN2(dev) ? 1 : 0;
  1611. dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, 0);
  1612. if (!dev_priv->regs) {
  1613. DRM_ERROR("failed to map registers\n");
  1614. ret = -EIO;
  1615. goto put_bridge;
  1616. }
  1617. dev_priv->mm.gtt = intel_gtt_get();
  1618. if (!dev_priv->mm.gtt) {
  1619. DRM_ERROR("Failed to initialize GTT\n");
  1620. ret = -ENODEV;
  1621. goto out_iomapfree;
  1622. }
  1623. agp_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  1624. dev_priv->mm.gtt_mapping =
  1625. io_mapping_create_wc(dev->agp->base, agp_size);
  1626. if (dev_priv->mm.gtt_mapping == NULL) {
  1627. ret = -EIO;
  1628. goto out_rmmap;
  1629. }
  1630. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1631. * one would think, because the kernel disables PAT on first
  1632. * generation Core chips because WC PAT gets overridden by a UC
  1633. * MTRR if present. Even if a UC MTRR isn't present.
  1634. */
  1635. dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
  1636. agp_size,
  1637. MTRR_TYPE_WRCOMB, 1);
  1638. if (dev_priv->mm.gtt_mtrr < 0) {
  1639. DRM_INFO("MTRR allocation failed. Graphics "
  1640. "performance may suffer.\n");
  1641. }
  1642. /* The i915 workqueue is primarily used for batched retirement of
  1643. * requests (and thus managing bo) once the task has been completed
  1644. * by the GPU. i915_gem_retire_requests() is called directly when we
  1645. * need high-priority retirement, such as waiting for an explicit
  1646. * bo.
  1647. *
  1648. * It is also used for periodic low-priority events, such as
  1649. * idle-timers and recording error state.
  1650. *
  1651. * All tasks on the workqueue are expected to acquire the dev mutex
  1652. * so there is no point in running more than one instance of the
  1653. * workqueue at any time: max_active = 1 and NON_REENTRANT.
  1654. */
  1655. dev_priv->wq = alloc_workqueue("i915",
  1656. WQ_UNBOUND | WQ_NON_REENTRANT,
  1657. 1);
  1658. if (dev_priv->wq == NULL) {
  1659. DRM_ERROR("Failed to create our workqueue.\n");
  1660. ret = -ENOMEM;
  1661. goto out_iomapfree;
  1662. }
  1663. /* enable GEM by default */
  1664. dev_priv->has_gem = 1;
  1665. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  1666. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  1667. if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev)) {
  1668. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  1669. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  1670. }
  1671. /* Try to make sure MCHBAR is enabled before poking at it */
  1672. intel_setup_mchbar(dev);
  1673. intel_setup_gmbus(dev);
  1674. intel_opregion_setup(dev);
  1675. /* Make sure the bios did its job and set up vital registers */
  1676. intel_setup_bios(dev);
  1677. i915_gem_load(dev);
  1678. /* Init HWS */
  1679. if (!I915_NEED_GFX_HWS(dev)) {
  1680. ret = i915_init_phys_hws(dev);
  1681. if (ret)
  1682. goto out_gem_unload;
  1683. }
  1684. if (IS_PINEVIEW(dev))
  1685. i915_pineview_get_mem_freq(dev);
  1686. else if (IS_GEN5(dev))
  1687. i915_ironlake_get_mem_freq(dev);
  1688. /* On the 945G/GM, the chipset reports the MSI capability on the
  1689. * integrated graphics even though the support isn't actually there
  1690. * according to the published specs. It doesn't appear to function
  1691. * correctly in testing on 945G.
  1692. * This may be a side effect of MSI having been made available for PEG
  1693. * and the registers being closely associated.
  1694. *
  1695. * According to chipset errata, on the 965GM, MSI interrupts may
  1696. * be lost or delayed, but we use them anyways to avoid
  1697. * stuck interrupts on some machines.
  1698. */
  1699. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1700. pci_enable_msi(dev->pdev);
  1701. spin_lock_init(&dev_priv->irq_lock);
  1702. spin_lock_init(&dev_priv->error_lock);
  1703. dev_priv->trace_irq_seqno = 0;
  1704. ret = drm_vblank_init(dev, I915_NUM_PIPE);
  1705. if (ret)
  1706. goto out_gem_unload;
  1707. /* Start out suspended */
  1708. dev_priv->mm.suspended = 1;
  1709. intel_detect_pch(dev);
  1710. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1711. ret = i915_load_modeset_init(dev);
  1712. if (ret < 0) {
  1713. DRM_ERROR("failed to init modeset\n");
  1714. goto out_gem_unload;
  1715. }
  1716. }
  1717. /* Must be done after probing outputs */
  1718. intel_opregion_init(dev);
  1719. acpi_video_register();
  1720. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1721. (unsigned long) dev);
  1722. spin_lock(&mchdev_lock);
  1723. i915_mch_dev = dev_priv;
  1724. dev_priv->mchdev_lock = &mchdev_lock;
  1725. spin_unlock(&mchdev_lock);
  1726. ips_ping_for_i915_load();
  1727. return 0;
  1728. out_gem_unload:
  1729. if (dev->pdev->msi_enabled)
  1730. pci_disable_msi(dev->pdev);
  1731. intel_teardown_gmbus(dev);
  1732. intel_teardown_mchbar(dev);
  1733. destroy_workqueue(dev_priv->wq);
  1734. out_iomapfree:
  1735. io_mapping_free(dev_priv->mm.gtt_mapping);
  1736. out_rmmap:
  1737. pci_iounmap(dev->pdev, dev_priv->regs);
  1738. put_bridge:
  1739. pci_dev_put(dev_priv->bridge_dev);
  1740. free_priv:
  1741. kfree(dev_priv);
  1742. return ret;
  1743. }
  1744. int i915_driver_unload(struct drm_device *dev)
  1745. {
  1746. struct drm_i915_private *dev_priv = dev->dev_private;
  1747. int ret;
  1748. spin_lock(&mchdev_lock);
  1749. i915_mch_dev = NULL;
  1750. spin_unlock(&mchdev_lock);
  1751. if (dev_priv->mm.inactive_shrinker.shrink)
  1752. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1753. mutex_lock(&dev->struct_mutex);
  1754. ret = i915_gpu_idle(dev);
  1755. if (ret)
  1756. DRM_ERROR("failed to idle hardware: %d\n", ret);
  1757. mutex_unlock(&dev->struct_mutex);
  1758. /* Cancel the retire work handler, which should be idle now. */
  1759. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  1760. io_mapping_free(dev_priv->mm.gtt_mapping);
  1761. if (dev_priv->mm.gtt_mtrr >= 0) {
  1762. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1763. dev->agp->agp_info.aper_size * 1024 * 1024);
  1764. dev_priv->mm.gtt_mtrr = -1;
  1765. }
  1766. acpi_video_unregister();
  1767. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1768. intel_fbdev_fini(dev);
  1769. intel_modeset_cleanup(dev);
  1770. /*
  1771. * free the memory space allocated for the child device
  1772. * config parsed from VBT
  1773. */
  1774. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1775. kfree(dev_priv->child_dev);
  1776. dev_priv->child_dev = NULL;
  1777. dev_priv->child_dev_num = 0;
  1778. }
  1779. vga_switcheroo_unregister_client(dev->pdev);
  1780. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1781. }
  1782. /* Free error state after interrupts are fully disabled. */
  1783. del_timer_sync(&dev_priv->hangcheck_timer);
  1784. cancel_work_sync(&dev_priv->error_work);
  1785. i915_destroy_error_state(dev);
  1786. if (dev->pdev->msi_enabled)
  1787. pci_disable_msi(dev->pdev);
  1788. intel_opregion_fini(dev);
  1789. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1790. /* Flush any outstanding unpin_work. */
  1791. flush_workqueue(dev_priv->wq);
  1792. i915_gem_free_all_phys_object(dev);
  1793. mutex_lock(&dev->struct_mutex);
  1794. i915_gem_cleanup_ringbuffer(dev);
  1795. mutex_unlock(&dev->struct_mutex);
  1796. if (I915_HAS_FBC(dev) && i915_powersave)
  1797. i915_cleanup_compression(dev);
  1798. drm_mm_takedown(&dev_priv->mm.stolen);
  1799. intel_cleanup_overlay(dev);
  1800. if (!I915_NEED_GFX_HWS(dev))
  1801. i915_free_hws(dev);
  1802. }
  1803. if (dev_priv->regs != NULL)
  1804. pci_iounmap(dev->pdev, dev_priv->regs);
  1805. intel_teardown_gmbus(dev);
  1806. intel_teardown_mchbar(dev);
  1807. destroy_workqueue(dev_priv->wq);
  1808. pci_dev_put(dev_priv->bridge_dev);
  1809. kfree(dev->dev_private);
  1810. return 0;
  1811. }
  1812. int i915_driver_open(struct drm_device *dev, struct drm_file *file)
  1813. {
  1814. struct drm_i915_file_private *file_priv;
  1815. DRM_DEBUG_DRIVER("\n");
  1816. file_priv = kmalloc(sizeof(*file_priv), GFP_KERNEL);
  1817. if (!file_priv)
  1818. return -ENOMEM;
  1819. file->driver_priv = file_priv;
  1820. spin_lock_init(&file_priv->mm.lock);
  1821. INIT_LIST_HEAD(&file_priv->mm.request_list);
  1822. return 0;
  1823. }
  1824. /**
  1825. * i915_driver_lastclose - clean up after all DRM clients have exited
  1826. * @dev: DRM device
  1827. *
  1828. * Take care of cleaning up after all DRM clients have exited. In the
  1829. * mode setting case, we want to restore the kernel's initial mode (just
  1830. * in case the last client left us in a bad state).
  1831. *
  1832. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1833. * and DMA structures, since the kernel won't be using them, and clea
  1834. * up any GEM state.
  1835. */
  1836. void i915_driver_lastclose(struct drm_device * dev)
  1837. {
  1838. drm_i915_private_t *dev_priv = dev->dev_private;
  1839. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1840. drm_fb_helper_restore();
  1841. vga_switcheroo_process_delayed_switch();
  1842. return;
  1843. }
  1844. i915_gem_lastclose(dev);
  1845. if (dev_priv->agp_heap)
  1846. i915_mem_takedown(&(dev_priv->agp_heap));
  1847. i915_dma_cleanup(dev);
  1848. }
  1849. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1850. {
  1851. drm_i915_private_t *dev_priv = dev->dev_private;
  1852. i915_gem_release(dev, file_priv);
  1853. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  1854. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  1855. }
  1856. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
  1857. {
  1858. struct drm_i915_file_private *file_priv = file->driver_priv;
  1859. kfree(file_priv);
  1860. }
  1861. struct drm_ioctl_desc i915_ioctls[] = {
  1862. DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1863. DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1864. DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1865. DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1866. DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1867. DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1868. DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH),
  1869. DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1870. DRM_IOCTL_DEF_DRV(I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  1871. DRM_IOCTL_DEF_DRV(I915_FREE, i915_mem_free, DRM_AUTH),
  1872. DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1873. DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1874. DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1875. DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1876. DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
  1877. DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1878. DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1879. DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1880. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  1881. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
  1882. DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1883. DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1884. DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1885. DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1886. DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1887. DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1888. DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
  1889. DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
  1890. DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
  1891. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
  1892. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
  1893. DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
  1894. DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
  1895. DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
  1896. DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
  1897. DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
  1898. DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  1899. DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
  1900. DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1901. DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1902. };
  1903. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1904. /**
  1905. * Determine if the device really is AGP or not.
  1906. *
  1907. * All Intel graphics chipsets are treated as AGP, even if they are really
  1908. * PCI-e.
  1909. *
  1910. * \param dev The device to be tested.
  1911. *
  1912. * \returns
  1913. * A value of 1 is always retured to indictate every i9x5 is AGP.
  1914. */
  1915. int i915_driver_device_is_agp(struct drm_device * dev)
  1916. {
  1917. return 1;
  1918. }