i915_debugfs.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/debugfs.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "intel_drv.h"
  34. #include "intel_ringbuffer.h"
  35. #include "i915_drm.h"
  36. #include "i915_drv.h"
  37. #define DRM_I915_RING_DEBUG 1
  38. #if defined(CONFIG_DEBUG_FS)
  39. enum {
  40. ACTIVE_LIST,
  41. FLUSHING_LIST,
  42. INACTIVE_LIST,
  43. PINNED_LIST,
  44. DEFERRED_FREE_LIST,
  45. };
  46. static const char *yesno(int v)
  47. {
  48. return v ? "yes" : "no";
  49. }
  50. static int i915_capabilities(struct seq_file *m, void *data)
  51. {
  52. struct drm_info_node *node = (struct drm_info_node *) m->private;
  53. struct drm_device *dev = node->minor->dev;
  54. const struct intel_device_info *info = INTEL_INFO(dev);
  55. seq_printf(m, "gen: %d\n", info->gen);
  56. #define B(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  57. B(is_mobile);
  58. B(is_i85x);
  59. B(is_i915g);
  60. B(is_i945gm);
  61. B(is_g33);
  62. B(need_gfx_hws);
  63. B(is_g4x);
  64. B(is_pineview);
  65. B(is_broadwater);
  66. B(is_crestline);
  67. B(has_fbc);
  68. B(has_pipe_cxsr);
  69. B(has_hotplug);
  70. B(cursor_needs_physical);
  71. B(has_overlay);
  72. B(overlay_needs_physical);
  73. B(supports_tv);
  74. B(has_bsd_ring);
  75. B(has_blt_ring);
  76. #undef B
  77. return 0;
  78. }
  79. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  80. {
  81. if (obj->user_pin_count > 0)
  82. return "P";
  83. else if (obj->pin_count > 0)
  84. return "p";
  85. else
  86. return " ";
  87. }
  88. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  89. {
  90. switch (obj->tiling_mode) {
  91. default:
  92. case I915_TILING_NONE: return " ";
  93. case I915_TILING_X: return "X";
  94. case I915_TILING_Y: return "Y";
  95. }
  96. }
  97. static const char *agp_type_str(int type)
  98. {
  99. switch (type) {
  100. case 0: return " uncached";
  101. case 1: return " snooped";
  102. default: return "";
  103. }
  104. }
  105. static void
  106. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  107. {
  108. seq_printf(m, "%p: %s%s %8zd %04x %04x %d %d%s%s%s",
  109. &obj->base,
  110. get_pin_flag(obj),
  111. get_tiling_flag(obj),
  112. obj->base.size,
  113. obj->base.read_domains,
  114. obj->base.write_domain,
  115. obj->last_rendering_seqno,
  116. obj->last_fenced_seqno,
  117. agp_type_str(obj->agp_type == AGP_USER_CACHED_MEMORY),
  118. obj->dirty ? " dirty" : "",
  119. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  120. if (obj->base.name)
  121. seq_printf(m, " (name: %d)", obj->base.name);
  122. if (obj->fence_reg != I915_FENCE_REG_NONE)
  123. seq_printf(m, " (fence: %d)", obj->fence_reg);
  124. if (obj->gtt_space != NULL)
  125. seq_printf(m, " (gtt offset: %08x, size: %08x)",
  126. obj->gtt_offset, (unsigned int)obj->gtt_space->size);
  127. if (obj->pin_mappable || obj->fault_mappable) {
  128. char s[3], *t = s;
  129. if (obj->pin_mappable)
  130. *t++ = 'p';
  131. if (obj->fault_mappable)
  132. *t++ = 'f';
  133. *t = '\0';
  134. seq_printf(m, " (%s mappable)", s);
  135. }
  136. if (obj->ring != NULL)
  137. seq_printf(m, " (%s)", obj->ring->name);
  138. }
  139. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  140. {
  141. struct drm_info_node *node = (struct drm_info_node *) m->private;
  142. uintptr_t list = (uintptr_t) node->info_ent->data;
  143. struct list_head *head;
  144. struct drm_device *dev = node->minor->dev;
  145. drm_i915_private_t *dev_priv = dev->dev_private;
  146. struct drm_i915_gem_object *obj;
  147. size_t total_obj_size, total_gtt_size;
  148. int count, ret;
  149. ret = mutex_lock_interruptible(&dev->struct_mutex);
  150. if (ret)
  151. return ret;
  152. switch (list) {
  153. case ACTIVE_LIST:
  154. seq_printf(m, "Active:\n");
  155. head = &dev_priv->mm.active_list;
  156. break;
  157. case INACTIVE_LIST:
  158. seq_printf(m, "Inactive:\n");
  159. head = &dev_priv->mm.inactive_list;
  160. break;
  161. case PINNED_LIST:
  162. seq_printf(m, "Pinned:\n");
  163. head = &dev_priv->mm.pinned_list;
  164. break;
  165. case FLUSHING_LIST:
  166. seq_printf(m, "Flushing:\n");
  167. head = &dev_priv->mm.flushing_list;
  168. break;
  169. case DEFERRED_FREE_LIST:
  170. seq_printf(m, "Deferred free:\n");
  171. head = &dev_priv->mm.deferred_free_list;
  172. break;
  173. default:
  174. mutex_unlock(&dev->struct_mutex);
  175. return -EINVAL;
  176. }
  177. total_obj_size = total_gtt_size = count = 0;
  178. list_for_each_entry(obj, head, mm_list) {
  179. seq_printf(m, " ");
  180. describe_obj(m, obj);
  181. seq_printf(m, "\n");
  182. total_obj_size += obj->base.size;
  183. total_gtt_size += obj->gtt_space->size;
  184. count++;
  185. }
  186. mutex_unlock(&dev->struct_mutex);
  187. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  188. count, total_obj_size, total_gtt_size);
  189. return 0;
  190. }
  191. #define count_objects(list, member) do { \
  192. list_for_each_entry(obj, list, member) { \
  193. size += obj->gtt_space->size; \
  194. ++count; \
  195. if (obj->map_and_fenceable) { \
  196. mappable_size += obj->gtt_space->size; \
  197. ++mappable_count; \
  198. } \
  199. } \
  200. } while(0)
  201. static int i915_gem_object_info(struct seq_file *m, void* data)
  202. {
  203. struct drm_info_node *node = (struct drm_info_node *) m->private;
  204. struct drm_device *dev = node->minor->dev;
  205. struct drm_i915_private *dev_priv = dev->dev_private;
  206. u32 count, mappable_count;
  207. size_t size, mappable_size;
  208. struct drm_i915_gem_object *obj;
  209. int ret;
  210. ret = mutex_lock_interruptible(&dev->struct_mutex);
  211. if (ret)
  212. return ret;
  213. seq_printf(m, "%u objects, %zu bytes\n",
  214. dev_priv->mm.object_count,
  215. dev_priv->mm.object_memory);
  216. size = count = mappable_size = mappable_count = 0;
  217. count_objects(&dev_priv->mm.gtt_list, gtt_list);
  218. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  219. count, mappable_count, size, mappable_size);
  220. size = count = mappable_size = mappable_count = 0;
  221. count_objects(&dev_priv->mm.active_list, mm_list);
  222. count_objects(&dev_priv->mm.flushing_list, mm_list);
  223. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  224. count, mappable_count, size, mappable_size);
  225. size = count = mappable_size = mappable_count = 0;
  226. count_objects(&dev_priv->mm.pinned_list, mm_list);
  227. seq_printf(m, " %u [%u] pinned objects, %zu [%zu] bytes\n",
  228. count, mappable_count, size, mappable_size);
  229. size = count = mappable_size = mappable_count = 0;
  230. count_objects(&dev_priv->mm.inactive_list, mm_list);
  231. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  232. count, mappable_count, size, mappable_size);
  233. size = count = mappable_size = mappable_count = 0;
  234. count_objects(&dev_priv->mm.deferred_free_list, mm_list);
  235. seq_printf(m, " %u [%u] freed objects, %zu [%zu] bytes\n",
  236. count, mappable_count, size, mappable_size);
  237. size = count = mappable_size = mappable_count = 0;
  238. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
  239. if (obj->fault_mappable) {
  240. size += obj->gtt_space->size;
  241. ++count;
  242. }
  243. if (obj->pin_mappable) {
  244. mappable_size += obj->gtt_space->size;
  245. ++mappable_count;
  246. }
  247. }
  248. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  249. mappable_count, mappable_size);
  250. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  251. count, size);
  252. seq_printf(m, "%zu [%zu] gtt total\n",
  253. dev_priv->mm.gtt_total, dev_priv->mm.mappable_gtt_total);
  254. mutex_unlock(&dev->struct_mutex);
  255. return 0;
  256. }
  257. static int i915_gem_gtt_info(struct seq_file *m, void* data)
  258. {
  259. struct drm_info_node *node = (struct drm_info_node *) m->private;
  260. struct drm_device *dev = node->minor->dev;
  261. struct drm_i915_private *dev_priv = dev->dev_private;
  262. struct drm_i915_gem_object *obj;
  263. size_t total_obj_size, total_gtt_size;
  264. int count, ret;
  265. ret = mutex_lock_interruptible(&dev->struct_mutex);
  266. if (ret)
  267. return ret;
  268. total_obj_size = total_gtt_size = count = 0;
  269. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
  270. seq_printf(m, " ");
  271. describe_obj(m, obj);
  272. seq_printf(m, "\n");
  273. total_obj_size += obj->base.size;
  274. total_gtt_size += obj->gtt_space->size;
  275. count++;
  276. }
  277. mutex_unlock(&dev->struct_mutex);
  278. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  279. count, total_obj_size, total_gtt_size);
  280. return 0;
  281. }
  282. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  283. {
  284. struct drm_info_node *node = (struct drm_info_node *) m->private;
  285. struct drm_device *dev = node->minor->dev;
  286. unsigned long flags;
  287. struct intel_crtc *crtc;
  288. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  289. const char *pipe = crtc->pipe ? "B" : "A";
  290. const char *plane = crtc->plane ? "B" : "A";
  291. struct intel_unpin_work *work;
  292. spin_lock_irqsave(&dev->event_lock, flags);
  293. work = crtc->unpin_work;
  294. if (work == NULL) {
  295. seq_printf(m, "No flip due on pipe %s (plane %s)\n",
  296. pipe, plane);
  297. } else {
  298. if (!work->pending) {
  299. seq_printf(m, "Flip queued on pipe %s (plane %s)\n",
  300. pipe, plane);
  301. } else {
  302. seq_printf(m, "Flip pending (waiting for vsync) on pipe %s (plane %s)\n",
  303. pipe, plane);
  304. }
  305. if (work->enable_stall_check)
  306. seq_printf(m, "Stall check enabled, ");
  307. else
  308. seq_printf(m, "Stall check waiting for page flip ioctl, ");
  309. seq_printf(m, "%d prepares\n", work->pending);
  310. if (work->old_fb_obj) {
  311. struct drm_i915_gem_object *obj = work->old_fb_obj;
  312. if (obj)
  313. seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  314. }
  315. if (work->pending_flip_obj) {
  316. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  317. if (obj)
  318. seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  319. }
  320. }
  321. spin_unlock_irqrestore(&dev->event_lock, flags);
  322. }
  323. return 0;
  324. }
  325. static int i915_gem_request_info(struct seq_file *m, void *data)
  326. {
  327. struct drm_info_node *node = (struct drm_info_node *) m->private;
  328. struct drm_device *dev = node->minor->dev;
  329. drm_i915_private_t *dev_priv = dev->dev_private;
  330. struct drm_i915_gem_request *gem_request;
  331. int ret, count;
  332. ret = mutex_lock_interruptible(&dev->struct_mutex);
  333. if (ret)
  334. return ret;
  335. count = 0;
  336. if (!list_empty(&dev_priv->ring[RCS].request_list)) {
  337. seq_printf(m, "Render requests:\n");
  338. list_for_each_entry(gem_request,
  339. &dev_priv->ring[RCS].request_list,
  340. list) {
  341. seq_printf(m, " %d @ %d\n",
  342. gem_request->seqno,
  343. (int) (jiffies - gem_request->emitted_jiffies));
  344. }
  345. count++;
  346. }
  347. if (!list_empty(&dev_priv->ring[VCS].request_list)) {
  348. seq_printf(m, "BSD requests:\n");
  349. list_for_each_entry(gem_request,
  350. &dev_priv->ring[VCS].request_list,
  351. list) {
  352. seq_printf(m, " %d @ %d\n",
  353. gem_request->seqno,
  354. (int) (jiffies - gem_request->emitted_jiffies));
  355. }
  356. count++;
  357. }
  358. if (!list_empty(&dev_priv->ring[BCS].request_list)) {
  359. seq_printf(m, "BLT requests:\n");
  360. list_for_each_entry(gem_request,
  361. &dev_priv->ring[BCS].request_list,
  362. list) {
  363. seq_printf(m, " %d @ %d\n",
  364. gem_request->seqno,
  365. (int) (jiffies - gem_request->emitted_jiffies));
  366. }
  367. count++;
  368. }
  369. mutex_unlock(&dev->struct_mutex);
  370. if (count == 0)
  371. seq_printf(m, "No requests\n");
  372. return 0;
  373. }
  374. static void i915_ring_seqno_info(struct seq_file *m,
  375. struct intel_ring_buffer *ring)
  376. {
  377. if (ring->get_seqno) {
  378. seq_printf(m, "Current sequence (%s): %d\n",
  379. ring->name, ring->get_seqno(ring));
  380. seq_printf(m, "Waiter sequence (%s): %d\n",
  381. ring->name, ring->waiting_seqno);
  382. seq_printf(m, "IRQ sequence (%s): %d\n",
  383. ring->name, ring->irq_seqno);
  384. }
  385. }
  386. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  387. {
  388. struct drm_info_node *node = (struct drm_info_node *) m->private;
  389. struct drm_device *dev = node->minor->dev;
  390. drm_i915_private_t *dev_priv = dev->dev_private;
  391. int ret, i;
  392. ret = mutex_lock_interruptible(&dev->struct_mutex);
  393. if (ret)
  394. return ret;
  395. for (i = 0; i < I915_NUM_RINGS; i++)
  396. i915_ring_seqno_info(m, &dev_priv->ring[i]);
  397. mutex_unlock(&dev->struct_mutex);
  398. return 0;
  399. }
  400. static int i915_interrupt_info(struct seq_file *m, void *data)
  401. {
  402. struct drm_info_node *node = (struct drm_info_node *) m->private;
  403. struct drm_device *dev = node->minor->dev;
  404. drm_i915_private_t *dev_priv = dev->dev_private;
  405. int ret, i;
  406. ret = mutex_lock_interruptible(&dev->struct_mutex);
  407. if (ret)
  408. return ret;
  409. if (!HAS_PCH_SPLIT(dev)) {
  410. seq_printf(m, "Interrupt enable: %08x\n",
  411. I915_READ(IER));
  412. seq_printf(m, "Interrupt identity: %08x\n",
  413. I915_READ(IIR));
  414. seq_printf(m, "Interrupt mask: %08x\n",
  415. I915_READ(IMR));
  416. seq_printf(m, "Pipe A stat: %08x\n",
  417. I915_READ(PIPEASTAT));
  418. seq_printf(m, "Pipe B stat: %08x\n",
  419. I915_READ(PIPEBSTAT));
  420. } else {
  421. seq_printf(m, "North Display Interrupt enable: %08x\n",
  422. I915_READ(DEIER));
  423. seq_printf(m, "North Display Interrupt identity: %08x\n",
  424. I915_READ(DEIIR));
  425. seq_printf(m, "North Display Interrupt mask: %08x\n",
  426. I915_READ(DEIMR));
  427. seq_printf(m, "South Display Interrupt enable: %08x\n",
  428. I915_READ(SDEIER));
  429. seq_printf(m, "South Display Interrupt identity: %08x\n",
  430. I915_READ(SDEIIR));
  431. seq_printf(m, "South Display Interrupt mask: %08x\n",
  432. I915_READ(SDEIMR));
  433. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  434. I915_READ(GTIER));
  435. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  436. I915_READ(GTIIR));
  437. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  438. I915_READ(GTIMR));
  439. }
  440. seq_printf(m, "Interrupts received: %d\n",
  441. atomic_read(&dev_priv->irq_received));
  442. for (i = 0; i < I915_NUM_RINGS; i++) {
  443. if (IS_GEN6(dev)) {
  444. seq_printf(m, "Graphics Interrupt mask (%s): %08x\n",
  445. dev_priv->ring[i].name,
  446. I915_READ_IMR(&dev_priv->ring[i]));
  447. }
  448. i915_ring_seqno_info(m, &dev_priv->ring[i]);
  449. }
  450. mutex_unlock(&dev->struct_mutex);
  451. return 0;
  452. }
  453. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  454. {
  455. struct drm_info_node *node = (struct drm_info_node *) m->private;
  456. struct drm_device *dev = node->minor->dev;
  457. drm_i915_private_t *dev_priv = dev->dev_private;
  458. int i, ret;
  459. ret = mutex_lock_interruptible(&dev->struct_mutex);
  460. if (ret)
  461. return ret;
  462. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  463. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  464. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  465. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  466. seq_printf(m, "Fenced object[%2d] = ", i);
  467. if (obj == NULL)
  468. seq_printf(m, "unused");
  469. else
  470. describe_obj(m, obj);
  471. seq_printf(m, "\n");
  472. }
  473. mutex_unlock(&dev->struct_mutex);
  474. return 0;
  475. }
  476. static int i915_hws_info(struct seq_file *m, void *data)
  477. {
  478. struct drm_info_node *node = (struct drm_info_node *) m->private;
  479. struct drm_device *dev = node->minor->dev;
  480. drm_i915_private_t *dev_priv = dev->dev_private;
  481. struct intel_ring_buffer *ring;
  482. volatile u32 *hws;
  483. int i;
  484. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  485. hws = (volatile u32 *)ring->status_page.page_addr;
  486. if (hws == NULL)
  487. return 0;
  488. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  489. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  490. i * 4,
  491. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  492. }
  493. return 0;
  494. }
  495. static void i915_dump_object(struct seq_file *m,
  496. struct io_mapping *mapping,
  497. struct drm_i915_gem_object *obj)
  498. {
  499. int page, page_count, i;
  500. page_count = obj->base.size / PAGE_SIZE;
  501. for (page = 0; page < page_count; page++) {
  502. u32 *mem = io_mapping_map_wc(mapping,
  503. obj->gtt_offset + page * PAGE_SIZE);
  504. for (i = 0; i < PAGE_SIZE; i += 4)
  505. seq_printf(m, "%08x : %08x\n", i, mem[i / 4]);
  506. io_mapping_unmap(mem);
  507. }
  508. }
  509. static int i915_batchbuffer_info(struct seq_file *m, void *data)
  510. {
  511. struct drm_info_node *node = (struct drm_info_node *) m->private;
  512. struct drm_device *dev = node->minor->dev;
  513. drm_i915_private_t *dev_priv = dev->dev_private;
  514. struct drm_i915_gem_object *obj;
  515. int ret;
  516. ret = mutex_lock_interruptible(&dev->struct_mutex);
  517. if (ret)
  518. return ret;
  519. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  520. if (obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) {
  521. seq_printf(m, "--- gtt_offset = 0x%08x\n", obj->gtt_offset);
  522. i915_dump_object(m, dev_priv->mm.gtt_mapping, obj);
  523. }
  524. }
  525. mutex_unlock(&dev->struct_mutex);
  526. return 0;
  527. }
  528. static int i915_ringbuffer_data(struct seq_file *m, void *data)
  529. {
  530. struct drm_info_node *node = (struct drm_info_node *) m->private;
  531. struct drm_device *dev = node->minor->dev;
  532. drm_i915_private_t *dev_priv = dev->dev_private;
  533. struct intel_ring_buffer *ring;
  534. int ret;
  535. ret = mutex_lock_interruptible(&dev->struct_mutex);
  536. if (ret)
  537. return ret;
  538. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  539. if (!ring->obj) {
  540. seq_printf(m, "No ringbuffer setup\n");
  541. } else {
  542. u8 *virt = ring->virtual_start;
  543. uint32_t off;
  544. for (off = 0; off < ring->size; off += 4) {
  545. uint32_t *ptr = (uint32_t *)(virt + off);
  546. seq_printf(m, "%08x : %08x\n", off, *ptr);
  547. }
  548. }
  549. mutex_unlock(&dev->struct_mutex);
  550. return 0;
  551. }
  552. static int i915_ringbuffer_info(struct seq_file *m, void *data)
  553. {
  554. struct drm_info_node *node = (struct drm_info_node *) m->private;
  555. struct drm_device *dev = node->minor->dev;
  556. drm_i915_private_t *dev_priv = dev->dev_private;
  557. struct intel_ring_buffer *ring;
  558. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  559. if (ring->size == 0)
  560. return 0;
  561. seq_printf(m, "Ring %s:\n", ring->name);
  562. seq_printf(m, " Head : %08x\n", I915_READ_HEAD(ring) & HEAD_ADDR);
  563. seq_printf(m, " Tail : %08x\n", I915_READ_TAIL(ring) & TAIL_ADDR);
  564. seq_printf(m, " Size : %08x\n", ring->size);
  565. seq_printf(m, " Active : %08x\n", intel_ring_get_active_head(ring));
  566. seq_printf(m, " NOPID : %08x\n", I915_READ_NOPID(ring));
  567. if (IS_GEN6(dev)) {
  568. seq_printf(m, " Sync 0 : %08x\n", I915_READ_SYNC_0(ring));
  569. seq_printf(m, " Sync 1 : %08x\n", I915_READ_SYNC_1(ring));
  570. }
  571. seq_printf(m, " Control : %08x\n", I915_READ_CTL(ring));
  572. seq_printf(m, " Start : %08x\n", I915_READ_START(ring));
  573. return 0;
  574. }
  575. static const char *ring_str(int ring)
  576. {
  577. switch (ring) {
  578. case RING_RENDER: return " render";
  579. case RING_BSD: return " bsd";
  580. case RING_BLT: return " blt";
  581. default: return "";
  582. }
  583. }
  584. static const char *pin_flag(int pinned)
  585. {
  586. if (pinned > 0)
  587. return " P";
  588. else if (pinned < 0)
  589. return " p";
  590. else
  591. return "";
  592. }
  593. static const char *tiling_flag(int tiling)
  594. {
  595. switch (tiling) {
  596. default:
  597. case I915_TILING_NONE: return "";
  598. case I915_TILING_X: return " X";
  599. case I915_TILING_Y: return " Y";
  600. }
  601. }
  602. static const char *dirty_flag(int dirty)
  603. {
  604. return dirty ? " dirty" : "";
  605. }
  606. static const char *purgeable_flag(int purgeable)
  607. {
  608. return purgeable ? " purgeable" : "";
  609. }
  610. static void print_error_buffers(struct seq_file *m,
  611. const char *name,
  612. struct drm_i915_error_buffer *err,
  613. int count)
  614. {
  615. seq_printf(m, "%s [%d]:\n", name, count);
  616. while (count--) {
  617. seq_printf(m, " %08x %8zd %04x %04x %08x%s%s%s%s%s%s",
  618. err->gtt_offset,
  619. err->size,
  620. err->read_domains,
  621. err->write_domain,
  622. err->seqno,
  623. pin_flag(err->pinned),
  624. tiling_flag(err->tiling),
  625. dirty_flag(err->dirty),
  626. purgeable_flag(err->purgeable),
  627. ring_str(err->ring),
  628. agp_type_str(err->agp_type));
  629. if (err->name)
  630. seq_printf(m, " (name: %d)", err->name);
  631. if (err->fence_reg != I915_FENCE_REG_NONE)
  632. seq_printf(m, " (fence: %d)", err->fence_reg);
  633. seq_printf(m, "\n");
  634. err++;
  635. }
  636. }
  637. static int i915_error_state(struct seq_file *m, void *unused)
  638. {
  639. struct drm_info_node *node = (struct drm_info_node *) m->private;
  640. struct drm_device *dev = node->minor->dev;
  641. drm_i915_private_t *dev_priv = dev->dev_private;
  642. struct drm_i915_error_state *error;
  643. unsigned long flags;
  644. int i, page, offset, elt;
  645. spin_lock_irqsave(&dev_priv->error_lock, flags);
  646. if (!dev_priv->first_error) {
  647. seq_printf(m, "no error state collected\n");
  648. goto out;
  649. }
  650. error = dev_priv->first_error;
  651. seq_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
  652. error->time.tv_usec);
  653. seq_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
  654. seq_printf(m, "EIR: 0x%08x\n", error->eir);
  655. seq_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
  656. if (INTEL_INFO(dev)->gen >= 6) {
  657. seq_printf(m, "ERROR: 0x%08x\n", error->error);
  658. seq_printf(m, "Blitter command stream:\n");
  659. seq_printf(m, " ACTHD: 0x%08x\n", error->bcs_acthd);
  660. seq_printf(m, " IPEIR: 0x%08x\n", error->bcs_ipeir);
  661. seq_printf(m, " IPEHR: 0x%08x\n", error->bcs_ipehr);
  662. seq_printf(m, " INSTDONE: 0x%08x\n", error->bcs_instdone);
  663. seq_printf(m, " seqno: 0x%08x\n", error->bcs_seqno);
  664. seq_printf(m, "Video (BSD) command stream:\n");
  665. seq_printf(m, " ACTHD: 0x%08x\n", error->vcs_acthd);
  666. seq_printf(m, " IPEIR: 0x%08x\n", error->vcs_ipeir);
  667. seq_printf(m, " IPEHR: 0x%08x\n", error->vcs_ipehr);
  668. seq_printf(m, " INSTDONE: 0x%08x\n", error->vcs_instdone);
  669. seq_printf(m, " seqno: 0x%08x\n", error->vcs_seqno);
  670. }
  671. seq_printf(m, "Render command stream:\n");
  672. seq_printf(m, " ACTHD: 0x%08x\n", error->acthd);
  673. seq_printf(m, " IPEIR: 0x%08x\n", error->ipeir);
  674. seq_printf(m, " IPEHR: 0x%08x\n", error->ipehr);
  675. seq_printf(m, " INSTDONE: 0x%08x\n", error->instdone);
  676. if (INTEL_INFO(dev)->gen >= 4) {
  677. seq_printf(m, " INSTDONE1: 0x%08x\n", error->instdone1);
  678. seq_printf(m, " INSTPS: 0x%08x\n", error->instps);
  679. }
  680. seq_printf(m, " INSTPM: 0x%08x\n", error->instpm);
  681. seq_printf(m, " seqno: 0x%08x\n", error->seqno);
  682. for (i = 0; i < 16; i++)
  683. seq_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
  684. if (error->active_bo)
  685. print_error_buffers(m, "Active",
  686. error->active_bo,
  687. error->active_bo_count);
  688. if (error->pinned_bo)
  689. print_error_buffers(m, "Pinned",
  690. error->pinned_bo,
  691. error->pinned_bo_count);
  692. for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++) {
  693. if (error->batchbuffer[i]) {
  694. struct drm_i915_error_object *obj = error->batchbuffer[i];
  695. seq_printf(m, "%s --- gtt_offset = 0x%08x\n",
  696. dev_priv->ring[i].name,
  697. obj->gtt_offset);
  698. offset = 0;
  699. for (page = 0; page < obj->page_count; page++) {
  700. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  701. seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
  702. offset += 4;
  703. }
  704. }
  705. }
  706. }
  707. if (error->ringbuffer) {
  708. struct drm_i915_error_object *obj = error->ringbuffer;
  709. seq_printf(m, "--- ringbuffer = 0x%08x\n", obj->gtt_offset);
  710. offset = 0;
  711. for (page = 0; page < obj->page_count; page++) {
  712. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  713. seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
  714. offset += 4;
  715. }
  716. }
  717. }
  718. if (error->overlay)
  719. intel_overlay_print_error_state(m, error->overlay);
  720. if (error->display)
  721. intel_display_print_error_state(m, dev, error->display);
  722. out:
  723. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  724. return 0;
  725. }
  726. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  727. {
  728. struct drm_info_node *node = (struct drm_info_node *) m->private;
  729. struct drm_device *dev = node->minor->dev;
  730. drm_i915_private_t *dev_priv = dev->dev_private;
  731. u16 crstanddelay = I915_READ16(CRSTANDVID);
  732. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  733. return 0;
  734. }
  735. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  736. {
  737. struct drm_info_node *node = (struct drm_info_node *) m->private;
  738. struct drm_device *dev = node->minor->dev;
  739. drm_i915_private_t *dev_priv = dev->dev_private;
  740. if (IS_GEN5(dev)) {
  741. u16 rgvswctl = I915_READ16(MEMSWCTL);
  742. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  743. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  744. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  745. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  746. MEMSTAT_VID_SHIFT);
  747. seq_printf(m, "Current P-state: %d\n",
  748. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  749. } else if (IS_GEN6(dev)) {
  750. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  751. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  752. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  753. int max_freq;
  754. /* RPSTAT1 is in the GT power well */
  755. __gen6_force_wake_get(dev_priv);
  756. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  757. seq_printf(m, "RPSTAT1: 0x%08x\n", I915_READ(GEN6_RPSTAT1));
  758. seq_printf(m, "Render p-state ratio: %d\n",
  759. (gt_perf_status & 0xff00) >> 8);
  760. seq_printf(m, "Render p-state VID: %d\n",
  761. gt_perf_status & 0xff);
  762. seq_printf(m, "Render p-state limit: %d\n",
  763. rp_state_limits & 0xff);
  764. max_freq = (rp_state_cap & 0xff0000) >> 16;
  765. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  766. max_freq * 100);
  767. max_freq = (rp_state_cap & 0xff00) >> 8;
  768. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  769. max_freq * 100);
  770. max_freq = rp_state_cap & 0xff;
  771. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  772. max_freq * 100);
  773. __gen6_force_wake_put(dev_priv);
  774. } else {
  775. seq_printf(m, "no P-state info available\n");
  776. }
  777. return 0;
  778. }
  779. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  780. {
  781. struct drm_info_node *node = (struct drm_info_node *) m->private;
  782. struct drm_device *dev = node->minor->dev;
  783. drm_i915_private_t *dev_priv = dev->dev_private;
  784. u32 delayfreq;
  785. int i;
  786. for (i = 0; i < 16; i++) {
  787. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  788. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  789. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  790. }
  791. return 0;
  792. }
  793. static inline int MAP_TO_MV(int map)
  794. {
  795. return 1250 - (map * 25);
  796. }
  797. static int i915_inttoext_table(struct seq_file *m, void *unused)
  798. {
  799. struct drm_info_node *node = (struct drm_info_node *) m->private;
  800. struct drm_device *dev = node->minor->dev;
  801. drm_i915_private_t *dev_priv = dev->dev_private;
  802. u32 inttoext;
  803. int i;
  804. for (i = 1; i <= 32; i++) {
  805. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  806. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  807. }
  808. return 0;
  809. }
  810. static int i915_drpc_info(struct seq_file *m, void *unused)
  811. {
  812. struct drm_info_node *node = (struct drm_info_node *) m->private;
  813. struct drm_device *dev = node->minor->dev;
  814. drm_i915_private_t *dev_priv = dev->dev_private;
  815. u32 rgvmodectl = I915_READ(MEMMODECTL);
  816. u32 rstdbyctl = I915_READ(RSTDBYCTL);
  817. u16 crstandvid = I915_READ16(CRSTANDVID);
  818. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  819. "yes" : "no");
  820. seq_printf(m, "Boost freq: %d\n",
  821. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  822. MEMMODE_BOOST_FREQ_SHIFT);
  823. seq_printf(m, "HW control enabled: %s\n",
  824. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  825. seq_printf(m, "SW control enabled: %s\n",
  826. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  827. seq_printf(m, "Gated voltage change: %s\n",
  828. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  829. seq_printf(m, "Starting frequency: P%d\n",
  830. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  831. seq_printf(m, "Max P-state: P%d\n",
  832. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  833. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  834. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  835. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  836. seq_printf(m, "Render standby enabled: %s\n",
  837. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  838. seq_printf(m, "Current RS state: ");
  839. switch (rstdbyctl & RSX_STATUS_MASK) {
  840. case RSX_STATUS_ON:
  841. seq_printf(m, "on\n");
  842. break;
  843. case RSX_STATUS_RC1:
  844. seq_printf(m, "RC1\n");
  845. break;
  846. case RSX_STATUS_RC1E:
  847. seq_printf(m, "RC1E\n");
  848. break;
  849. case RSX_STATUS_RS1:
  850. seq_printf(m, "RS1\n");
  851. break;
  852. case RSX_STATUS_RS2:
  853. seq_printf(m, "RS2 (RC6)\n");
  854. break;
  855. case RSX_STATUS_RS3:
  856. seq_printf(m, "RC3 (RC6+)\n");
  857. break;
  858. default:
  859. seq_printf(m, "unknown\n");
  860. break;
  861. }
  862. return 0;
  863. }
  864. static int i915_fbc_status(struct seq_file *m, void *unused)
  865. {
  866. struct drm_info_node *node = (struct drm_info_node *) m->private;
  867. struct drm_device *dev = node->minor->dev;
  868. drm_i915_private_t *dev_priv = dev->dev_private;
  869. if (!I915_HAS_FBC(dev)) {
  870. seq_printf(m, "FBC unsupported on this chipset\n");
  871. return 0;
  872. }
  873. if (intel_fbc_enabled(dev)) {
  874. seq_printf(m, "FBC enabled\n");
  875. } else {
  876. seq_printf(m, "FBC disabled: ");
  877. switch (dev_priv->no_fbc_reason) {
  878. case FBC_NO_OUTPUT:
  879. seq_printf(m, "no outputs");
  880. break;
  881. case FBC_STOLEN_TOO_SMALL:
  882. seq_printf(m, "not enough stolen memory");
  883. break;
  884. case FBC_UNSUPPORTED_MODE:
  885. seq_printf(m, "mode not supported");
  886. break;
  887. case FBC_MODE_TOO_LARGE:
  888. seq_printf(m, "mode too large");
  889. break;
  890. case FBC_BAD_PLANE:
  891. seq_printf(m, "FBC unsupported on plane");
  892. break;
  893. case FBC_NOT_TILED:
  894. seq_printf(m, "scanout buffer not tiled");
  895. break;
  896. case FBC_MULTIPLE_PIPES:
  897. seq_printf(m, "multiple pipes are enabled");
  898. break;
  899. default:
  900. seq_printf(m, "unknown reason");
  901. }
  902. seq_printf(m, "\n");
  903. }
  904. return 0;
  905. }
  906. static int i915_sr_status(struct seq_file *m, void *unused)
  907. {
  908. struct drm_info_node *node = (struct drm_info_node *) m->private;
  909. struct drm_device *dev = node->minor->dev;
  910. drm_i915_private_t *dev_priv = dev->dev_private;
  911. bool sr_enabled = false;
  912. if (HAS_PCH_SPLIT(dev))
  913. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  914. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  915. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  916. else if (IS_I915GM(dev))
  917. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  918. else if (IS_PINEVIEW(dev))
  919. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  920. seq_printf(m, "self-refresh: %s\n",
  921. sr_enabled ? "enabled" : "disabled");
  922. return 0;
  923. }
  924. static int i915_emon_status(struct seq_file *m, void *unused)
  925. {
  926. struct drm_info_node *node = (struct drm_info_node *) m->private;
  927. struct drm_device *dev = node->minor->dev;
  928. drm_i915_private_t *dev_priv = dev->dev_private;
  929. unsigned long temp, chipset, gfx;
  930. int ret;
  931. ret = mutex_lock_interruptible(&dev->struct_mutex);
  932. if (ret)
  933. return ret;
  934. temp = i915_mch_val(dev_priv);
  935. chipset = i915_chipset_val(dev_priv);
  936. gfx = i915_gfx_val(dev_priv);
  937. mutex_unlock(&dev->struct_mutex);
  938. seq_printf(m, "GMCH temp: %ld\n", temp);
  939. seq_printf(m, "Chipset power: %ld\n", chipset);
  940. seq_printf(m, "GFX power: %ld\n", gfx);
  941. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  942. return 0;
  943. }
  944. static int i915_gfxec(struct seq_file *m, void *unused)
  945. {
  946. struct drm_info_node *node = (struct drm_info_node *) m->private;
  947. struct drm_device *dev = node->minor->dev;
  948. drm_i915_private_t *dev_priv = dev->dev_private;
  949. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  950. return 0;
  951. }
  952. static int i915_opregion(struct seq_file *m, void *unused)
  953. {
  954. struct drm_info_node *node = (struct drm_info_node *) m->private;
  955. struct drm_device *dev = node->minor->dev;
  956. drm_i915_private_t *dev_priv = dev->dev_private;
  957. struct intel_opregion *opregion = &dev_priv->opregion;
  958. int ret;
  959. ret = mutex_lock_interruptible(&dev->struct_mutex);
  960. if (ret)
  961. return ret;
  962. if (opregion->header)
  963. seq_write(m, opregion->header, OPREGION_SIZE);
  964. mutex_unlock(&dev->struct_mutex);
  965. return 0;
  966. }
  967. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  968. {
  969. struct drm_info_node *node = (struct drm_info_node *) m->private;
  970. struct drm_device *dev = node->minor->dev;
  971. drm_i915_private_t *dev_priv = dev->dev_private;
  972. struct intel_fbdev *ifbdev;
  973. struct intel_framebuffer *fb;
  974. int ret;
  975. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  976. if (ret)
  977. return ret;
  978. ifbdev = dev_priv->fbdev;
  979. fb = to_intel_framebuffer(ifbdev->helper.fb);
  980. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, obj ",
  981. fb->base.width,
  982. fb->base.height,
  983. fb->base.depth,
  984. fb->base.bits_per_pixel);
  985. describe_obj(m, fb->obj);
  986. seq_printf(m, "\n");
  987. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  988. if (&fb->base == ifbdev->helper.fb)
  989. continue;
  990. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, obj ",
  991. fb->base.width,
  992. fb->base.height,
  993. fb->base.depth,
  994. fb->base.bits_per_pixel);
  995. describe_obj(m, fb->obj);
  996. seq_printf(m, "\n");
  997. }
  998. mutex_unlock(&dev->mode_config.mutex);
  999. return 0;
  1000. }
  1001. static int
  1002. i915_wedged_open(struct inode *inode,
  1003. struct file *filp)
  1004. {
  1005. filp->private_data = inode->i_private;
  1006. return 0;
  1007. }
  1008. static ssize_t
  1009. i915_wedged_read(struct file *filp,
  1010. char __user *ubuf,
  1011. size_t max,
  1012. loff_t *ppos)
  1013. {
  1014. struct drm_device *dev = filp->private_data;
  1015. drm_i915_private_t *dev_priv = dev->dev_private;
  1016. char buf[80];
  1017. int len;
  1018. len = snprintf(buf, sizeof (buf),
  1019. "wedged : %d\n",
  1020. atomic_read(&dev_priv->mm.wedged));
  1021. if (len > sizeof (buf))
  1022. len = sizeof (buf);
  1023. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1024. }
  1025. static ssize_t
  1026. i915_wedged_write(struct file *filp,
  1027. const char __user *ubuf,
  1028. size_t cnt,
  1029. loff_t *ppos)
  1030. {
  1031. struct drm_device *dev = filp->private_data;
  1032. char buf[20];
  1033. int val = 1;
  1034. if (cnt > 0) {
  1035. if (cnt > sizeof (buf) - 1)
  1036. return -EINVAL;
  1037. if (copy_from_user(buf, ubuf, cnt))
  1038. return -EFAULT;
  1039. buf[cnt] = 0;
  1040. val = simple_strtoul(buf, NULL, 0);
  1041. }
  1042. DRM_INFO("Manually setting wedged to %d\n", val);
  1043. i915_handle_error(dev, val);
  1044. return cnt;
  1045. }
  1046. static const struct file_operations i915_wedged_fops = {
  1047. .owner = THIS_MODULE,
  1048. .open = i915_wedged_open,
  1049. .read = i915_wedged_read,
  1050. .write = i915_wedged_write,
  1051. .llseek = default_llseek,
  1052. };
  1053. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  1054. * allocated we need to hook into the minor for release. */
  1055. static int
  1056. drm_add_fake_info_node(struct drm_minor *minor,
  1057. struct dentry *ent,
  1058. const void *key)
  1059. {
  1060. struct drm_info_node *node;
  1061. node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
  1062. if (node == NULL) {
  1063. debugfs_remove(ent);
  1064. return -ENOMEM;
  1065. }
  1066. node->minor = minor;
  1067. node->dent = ent;
  1068. node->info_ent = (void *) key;
  1069. list_add(&node->list, &minor->debugfs_nodes.list);
  1070. return 0;
  1071. }
  1072. static int i915_wedged_create(struct dentry *root, struct drm_minor *minor)
  1073. {
  1074. struct drm_device *dev = minor->dev;
  1075. struct dentry *ent;
  1076. ent = debugfs_create_file("i915_wedged",
  1077. S_IRUGO | S_IWUSR,
  1078. root, dev,
  1079. &i915_wedged_fops);
  1080. if (IS_ERR(ent))
  1081. return PTR_ERR(ent);
  1082. return drm_add_fake_info_node(minor, ent, &i915_wedged_fops);
  1083. }
  1084. static struct drm_info_list i915_debugfs_list[] = {
  1085. {"i915_capabilities", i915_capabilities, 0, 0},
  1086. {"i915_gem_objects", i915_gem_object_info, 0},
  1087. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  1088. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  1089. {"i915_gem_flushing", i915_gem_object_list_info, 0, (void *) FLUSHING_LIST},
  1090. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  1091. {"i915_gem_pinned", i915_gem_object_list_info, 0, (void *) PINNED_LIST},
  1092. {"i915_gem_deferred_free", i915_gem_object_list_info, 0, (void *) DEFERRED_FREE_LIST},
  1093. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  1094. {"i915_gem_request", i915_gem_request_info, 0},
  1095. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  1096. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  1097. {"i915_gem_interrupt", i915_interrupt_info, 0},
  1098. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  1099. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  1100. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  1101. {"i915_ringbuffer_data", i915_ringbuffer_data, 0, (void *)RCS},
  1102. {"i915_ringbuffer_info", i915_ringbuffer_info, 0, (void *)RCS},
  1103. {"i915_bsd_ringbuffer_data", i915_ringbuffer_data, 0, (void *)VCS},
  1104. {"i915_bsd_ringbuffer_info", i915_ringbuffer_info, 0, (void *)VCS},
  1105. {"i915_blt_ringbuffer_data", i915_ringbuffer_data, 0, (void *)BCS},
  1106. {"i915_blt_ringbuffer_info", i915_ringbuffer_info, 0, (void *)BCS},
  1107. {"i915_batchbuffers", i915_batchbuffer_info, 0},
  1108. {"i915_error_state", i915_error_state, 0},
  1109. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  1110. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  1111. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  1112. {"i915_inttoext_table", i915_inttoext_table, 0},
  1113. {"i915_drpc_info", i915_drpc_info, 0},
  1114. {"i915_emon_status", i915_emon_status, 0},
  1115. {"i915_gfxec", i915_gfxec, 0},
  1116. {"i915_fbc_status", i915_fbc_status, 0},
  1117. {"i915_sr_status", i915_sr_status, 0},
  1118. {"i915_opregion", i915_opregion, 0},
  1119. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  1120. };
  1121. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  1122. int i915_debugfs_init(struct drm_minor *minor)
  1123. {
  1124. int ret;
  1125. ret = i915_wedged_create(minor->debugfs_root, minor);
  1126. if (ret)
  1127. return ret;
  1128. return drm_debugfs_create_files(i915_debugfs_list,
  1129. I915_DEBUGFS_ENTRIES,
  1130. minor->debugfs_root, minor);
  1131. }
  1132. void i915_debugfs_cleanup(struct drm_minor *minor)
  1133. {
  1134. drm_debugfs_remove_files(i915_debugfs_list,
  1135. I915_DEBUGFS_ENTRIES, minor);
  1136. drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
  1137. 1, minor);
  1138. }
  1139. #endif /* CONFIG_DEBUG_FS */