i830_dma.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560
  1. /* i830_dma.c -- DMA support for the I830 -*- linux-c -*-
  2. * Created: Mon Dec 13 01:50:01 1999 by jhartmann@precisioninsight.com
  3. *
  4. * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
  5. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. *
  27. * Authors: Rickard E. (Rik) Faith <faith@valinux.com>
  28. * Jeff Hartmann <jhartmann@valinux.com>
  29. * Keith Whitwell <keith@tungstengraphics.com>
  30. * Abraham vd Merwe <abraham@2d3d.co.za>
  31. *
  32. */
  33. #include "drmP.h"
  34. #include "drm.h"
  35. #include "i830_drm.h"
  36. #include "i830_drv.h"
  37. #include <linux/interrupt.h> /* For task queue support */
  38. #include <linux/smp_lock.h>
  39. #include <linux/pagemap.h>
  40. #include <linux/delay.h>
  41. #include <linux/slab.h>
  42. #include <asm/uaccess.h>
  43. #define I830_BUF_FREE 2
  44. #define I830_BUF_CLIENT 1
  45. #define I830_BUF_HARDWARE 0
  46. #define I830_BUF_UNMAPPED 0
  47. #define I830_BUF_MAPPED 1
  48. static struct drm_buf *i830_freelist_get(struct drm_device * dev)
  49. {
  50. struct drm_device_dma *dma = dev->dma;
  51. int i;
  52. int used;
  53. /* Linear search might not be the best solution */
  54. for (i = 0; i < dma->buf_count; i++) {
  55. struct drm_buf *buf = dma->buflist[i];
  56. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  57. /* In use is already a pointer */
  58. used = cmpxchg(buf_priv->in_use, I830_BUF_FREE,
  59. I830_BUF_CLIENT);
  60. if (used == I830_BUF_FREE)
  61. return buf;
  62. }
  63. return NULL;
  64. }
  65. /* This should only be called if the buffer is not sent to the hardware
  66. * yet, the hardware updates in use for us once its on the ring buffer.
  67. */
  68. static int i830_freelist_put(struct drm_device *dev, struct drm_buf *buf)
  69. {
  70. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  71. int used;
  72. /* In use is already a pointer */
  73. used = cmpxchg(buf_priv->in_use, I830_BUF_CLIENT, I830_BUF_FREE);
  74. if (used != I830_BUF_CLIENT) {
  75. DRM_ERROR("Freeing buffer thats not in use : %d\n", buf->idx);
  76. return -EINVAL;
  77. }
  78. return 0;
  79. }
  80. static int i830_mmap_buffers(struct file *filp, struct vm_area_struct *vma)
  81. {
  82. struct drm_file *priv = filp->private_data;
  83. struct drm_device *dev;
  84. drm_i830_private_t *dev_priv;
  85. struct drm_buf *buf;
  86. drm_i830_buf_priv_t *buf_priv;
  87. lock_kernel();
  88. dev = priv->minor->dev;
  89. dev_priv = dev->dev_private;
  90. buf = dev_priv->mmap_buffer;
  91. buf_priv = buf->dev_private;
  92. vma->vm_flags |= (VM_IO | VM_DONTCOPY);
  93. vma->vm_file = filp;
  94. buf_priv->currently_mapped = I830_BUF_MAPPED;
  95. unlock_kernel();
  96. if (io_remap_pfn_range(vma, vma->vm_start,
  97. vma->vm_pgoff,
  98. vma->vm_end - vma->vm_start, vma->vm_page_prot))
  99. return -EAGAIN;
  100. return 0;
  101. }
  102. static const struct file_operations i830_buffer_fops = {
  103. .open = drm_open,
  104. .release = drm_release,
  105. .unlocked_ioctl = i830_ioctl,
  106. .mmap = i830_mmap_buffers,
  107. .fasync = drm_fasync,
  108. .llseek = noop_llseek,
  109. };
  110. static int i830_map_buffer(struct drm_buf *buf, struct drm_file *file_priv)
  111. {
  112. struct drm_device *dev = file_priv->minor->dev;
  113. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  114. drm_i830_private_t *dev_priv = dev->dev_private;
  115. const struct file_operations *old_fops;
  116. unsigned long virtual;
  117. int retcode = 0;
  118. if (buf_priv->currently_mapped == I830_BUF_MAPPED)
  119. return -EINVAL;
  120. down_write(&current->mm->mmap_sem);
  121. old_fops = file_priv->filp->f_op;
  122. file_priv->filp->f_op = &i830_buffer_fops;
  123. dev_priv->mmap_buffer = buf;
  124. virtual = do_mmap(file_priv->filp, 0, buf->total, PROT_READ | PROT_WRITE,
  125. MAP_SHARED, buf->bus_address);
  126. dev_priv->mmap_buffer = NULL;
  127. file_priv->filp->f_op = old_fops;
  128. if (IS_ERR((void *)virtual)) { /* ugh */
  129. /* Real error */
  130. DRM_ERROR("mmap error\n");
  131. retcode = PTR_ERR((void *)virtual);
  132. buf_priv->virtual = NULL;
  133. } else {
  134. buf_priv->virtual = (void __user *)virtual;
  135. }
  136. up_write(&current->mm->mmap_sem);
  137. return retcode;
  138. }
  139. static int i830_unmap_buffer(struct drm_buf *buf)
  140. {
  141. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  142. int retcode = 0;
  143. if (buf_priv->currently_mapped != I830_BUF_MAPPED)
  144. return -EINVAL;
  145. down_write(&current->mm->mmap_sem);
  146. retcode = do_munmap(current->mm,
  147. (unsigned long)buf_priv->virtual,
  148. (size_t) buf->total);
  149. up_write(&current->mm->mmap_sem);
  150. buf_priv->currently_mapped = I830_BUF_UNMAPPED;
  151. buf_priv->virtual = NULL;
  152. return retcode;
  153. }
  154. static int i830_dma_get_buffer(struct drm_device *dev, drm_i830_dma_t *d,
  155. struct drm_file *file_priv)
  156. {
  157. struct drm_buf *buf;
  158. drm_i830_buf_priv_t *buf_priv;
  159. int retcode = 0;
  160. buf = i830_freelist_get(dev);
  161. if (!buf) {
  162. retcode = -ENOMEM;
  163. DRM_DEBUG("retcode=%d\n", retcode);
  164. return retcode;
  165. }
  166. retcode = i830_map_buffer(buf, file_priv);
  167. if (retcode) {
  168. i830_freelist_put(dev, buf);
  169. DRM_ERROR("mapbuf failed, retcode %d\n", retcode);
  170. return retcode;
  171. }
  172. buf->file_priv = file_priv;
  173. buf_priv = buf->dev_private;
  174. d->granted = 1;
  175. d->request_idx = buf->idx;
  176. d->request_size = buf->total;
  177. d->virtual = buf_priv->virtual;
  178. return retcode;
  179. }
  180. static int i830_dma_cleanup(struct drm_device *dev)
  181. {
  182. struct drm_device_dma *dma = dev->dma;
  183. /* Make sure interrupts are disabled here because the uninstall ioctl
  184. * may not have been called from userspace and after dev_private
  185. * is freed, it's too late.
  186. */
  187. if (dev->irq_enabled)
  188. drm_irq_uninstall(dev);
  189. if (dev->dev_private) {
  190. int i;
  191. drm_i830_private_t *dev_priv =
  192. (drm_i830_private_t *) dev->dev_private;
  193. if (dev_priv->ring.virtual_start)
  194. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  195. if (dev_priv->hw_status_page) {
  196. pci_free_consistent(dev->pdev, PAGE_SIZE,
  197. dev_priv->hw_status_page,
  198. dev_priv->dma_status_page);
  199. /* Need to rewrite hardware status page */
  200. I830_WRITE(0x02080, 0x1ffff000);
  201. }
  202. kfree(dev->dev_private);
  203. dev->dev_private = NULL;
  204. for (i = 0; i < dma->buf_count; i++) {
  205. struct drm_buf *buf = dma->buflist[i];
  206. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  207. if (buf_priv->kernel_virtual && buf->total)
  208. drm_core_ioremapfree(&buf_priv->map, dev);
  209. }
  210. }
  211. return 0;
  212. }
  213. int i830_wait_ring(struct drm_device *dev, int n, const char *caller)
  214. {
  215. drm_i830_private_t *dev_priv = dev->dev_private;
  216. drm_i830_ring_buffer_t *ring = &(dev_priv->ring);
  217. int iters = 0;
  218. unsigned long end;
  219. unsigned int last_head = I830_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  220. end = jiffies + (HZ * 3);
  221. while (ring->space < n) {
  222. ring->head = I830_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  223. ring->space = ring->head - (ring->tail + 8);
  224. if (ring->space < 0)
  225. ring->space += ring->Size;
  226. if (ring->head != last_head) {
  227. end = jiffies + (HZ * 3);
  228. last_head = ring->head;
  229. }
  230. iters++;
  231. if (time_before(end, jiffies)) {
  232. DRM_ERROR("space: %d wanted %d\n", ring->space, n);
  233. DRM_ERROR("lockup\n");
  234. goto out_wait_ring;
  235. }
  236. udelay(1);
  237. dev_priv->sarea_priv->perf_boxes |= I830_BOX_WAIT;
  238. }
  239. out_wait_ring:
  240. return iters;
  241. }
  242. static void i830_kernel_lost_context(struct drm_device *dev)
  243. {
  244. drm_i830_private_t *dev_priv = dev->dev_private;
  245. drm_i830_ring_buffer_t *ring = &(dev_priv->ring);
  246. ring->head = I830_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  247. ring->tail = I830_READ(LP_RING + RING_TAIL) & TAIL_ADDR;
  248. ring->space = ring->head - (ring->tail + 8);
  249. if (ring->space < 0)
  250. ring->space += ring->Size;
  251. if (ring->head == ring->tail)
  252. dev_priv->sarea_priv->perf_boxes |= I830_BOX_RING_EMPTY;
  253. }
  254. static int i830_freelist_init(struct drm_device *dev, drm_i830_private_t *dev_priv)
  255. {
  256. struct drm_device_dma *dma = dev->dma;
  257. int my_idx = 36;
  258. u32 *hw_status = (u32 *) (dev_priv->hw_status_page + my_idx);
  259. int i;
  260. if (dma->buf_count > 1019) {
  261. /* Not enough space in the status page for the freelist */
  262. return -EINVAL;
  263. }
  264. for (i = 0; i < dma->buf_count; i++) {
  265. struct drm_buf *buf = dma->buflist[i];
  266. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  267. buf_priv->in_use = hw_status++;
  268. buf_priv->my_use_idx = my_idx;
  269. my_idx += 4;
  270. *buf_priv->in_use = I830_BUF_FREE;
  271. buf_priv->map.offset = buf->bus_address;
  272. buf_priv->map.size = buf->total;
  273. buf_priv->map.type = _DRM_AGP;
  274. buf_priv->map.flags = 0;
  275. buf_priv->map.mtrr = 0;
  276. drm_core_ioremap(&buf_priv->map, dev);
  277. buf_priv->kernel_virtual = buf_priv->map.handle;
  278. }
  279. return 0;
  280. }
  281. static int i830_dma_initialize(struct drm_device *dev,
  282. drm_i830_private_t *dev_priv,
  283. drm_i830_init_t *init)
  284. {
  285. struct drm_map_list *r_list;
  286. memset(dev_priv, 0, sizeof(drm_i830_private_t));
  287. list_for_each_entry(r_list, &dev->maplist, head) {
  288. if (r_list->map &&
  289. r_list->map->type == _DRM_SHM &&
  290. r_list->map->flags & _DRM_CONTAINS_LOCK) {
  291. dev_priv->sarea_map = r_list->map;
  292. break;
  293. }
  294. }
  295. if (!dev_priv->sarea_map) {
  296. dev->dev_private = (void *)dev_priv;
  297. i830_dma_cleanup(dev);
  298. DRM_ERROR("can not find sarea!\n");
  299. return -EINVAL;
  300. }
  301. dev_priv->mmio_map = drm_core_findmap(dev, init->mmio_offset);
  302. if (!dev_priv->mmio_map) {
  303. dev->dev_private = (void *)dev_priv;
  304. i830_dma_cleanup(dev);
  305. DRM_ERROR("can not find mmio map!\n");
  306. return -EINVAL;
  307. }
  308. dev->agp_buffer_token = init->buffers_offset;
  309. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  310. if (!dev->agp_buffer_map) {
  311. dev->dev_private = (void *)dev_priv;
  312. i830_dma_cleanup(dev);
  313. DRM_ERROR("can not find dma buffer map!\n");
  314. return -EINVAL;
  315. }
  316. dev_priv->sarea_priv = (drm_i830_sarea_t *)
  317. ((u8 *) dev_priv->sarea_map->handle + init->sarea_priv_offset);
  318. dev_priv->ring.Start = init->ring_start;
  319. dev_priv->ring.End = init->ring_end;
  320. dev_priv->ring.Size = init->ring_size;
  321. dev_priv->ring.map.offset = dev->agp->base + init->ring_start;
  322. dev_priv->ring.map.size = init->ring_size;
  323. dev_priv->ring.map.type = _DRM_AGP;
  324. dev_priv->ring.map.flags = 0;
  325. dev_priv->ring.map.mtrr = 0;
  326. drm_core_ioremap(&dev_priv->ring.map, dev);
  327. if (dev_priv->ring.map.handle == NULL) {
  328. dev->dev_private = (void *)dev_priv;
  329. i830_dma_cleanup(dev);
  330. DRM_ERROR("can not ioremap virtual address for"
  331. " ring buffer\n");
  332. return -ENOMEM;
  333. }
  334. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  335. dev_priv->ring.tail_mask = dev_priv->ring.Size - 1;
  336. dev_priv->w = init->w;
  337. dev_priv->h = init->h;
  338. dev_priv->pitch = init->pitch;
  339. dev_priv->back_offset = init->back_offset;
  340. dev_priv->depth_offset = init->depth_offset;
  341. dev_priv->front_offset = init->front_offset;
  342. dev_priv->front_di1 = init->front_offset | init->pitch_bits;
  343. dev_priv->back_di1 = init->back_offset | init->pitch_bits;
  344. dev_priv->zi1 = init->depth_offset | init->pitch_bits;
  345. DRM_DEBUG("front_di1 %x\n", dev_priv->front_di1);
  346. DRM_DEBUG("back_offset %x\n", dev_priv->back_offset);
  347. DRM_DEBUG("back_di1 %x\n", dev_priv->back_di1);
  348. DRM_DEBUG("pitch_bits %x\n", init->pitch_bits);
  349. dev_priv->cpp = init->cpp;
  350. /* We are using separate values as placeholders for mechanisms for
  351. * private backbuffer/depthbuffer usage.
  352. */
  353. dev_priv->back_pitch = init->back_pitch;
  354. dev_priv->depth_pitch = init->depth_pitch;
  355. dev_priv->do_boxes = 0;
  356. dev_priv->use_mi_batchbuffer_start = 0;
  357. /* Program Hardware Status Page */
  358. dev_priv->hw_status_page =
  359. pci_alloc_consistent(dev->pdev, PAGE_SIZE,
  360. &dev_priv->dma_status_page);
  361. if (!dev_priv->hw_status_page) {
  362. dev->dev_private = (void *)dev_priv;
  363. i830_dma_cleanup(dev);
  364. DRM_ERROR("Can not allocate hardware status page\n");
  365. return -ENOMEM;
  366. }
  367. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  368. DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
  369. I830_WRITE(0x02080, dev_priv->dma_status_page);
  370. DRM_DEBUG("Enabled hardware status page\n");
  371. /* Now we need to init our freelist */
  372. if (i830_freelist_init(dev, dev_priv) != 0) {
  373. dev->dev_private = (void *)dev_priv;
  374. i830_dma_cleanup(dev);
  375. DRM_ERROR("Not enough space in the status page for"
  376. " the freelist\n");
  377. return -ENOMEM;
  378. }
  379. dev->dev_private = (void *)dev_priv;
  380. return 0;
  381. }
  382. static int i830_dma_init(struct drm_device *dev, void *data,
  383. struct drm_file *file_priv)
  384. {
  385. drm_i830_private_t *dev_priv;
  386. drm_i830_init_t *init = data;
  387. int retcode = 0;
  388. switch (init->func) {
  389. case I830_INIT_DMA:
  390. dev_priv = kmalloc(sizeof(drm_i830_private_t), GFP_KERNEL);
  391. if (dev_priv == NULL)
  392. return -ENOMEM;
  393. retcode = i830_dma_initialize(dev, dev_priv, init);
  394. break;
  395. case I830_CLEANUP_DMA:
  396. retcode = i830_dma_cleanup(dev);
  397. break;
  398. default:
  399. retcode = -EINVAL;
  400. break;
  401. }
  402. return retcode;
  403. }
  404. #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
  405. #define ST1_ENABLE (1<<16)
  406. #define ST1_MASK (0xffff)
  407. /* Most efficient way to verify state for the i830 is as it is
  408. * emitted. Non-conformant state is silently dropped.
  409. */
  410. static void i830EmitContextVerified(struct drm_device *dev, unsigned int *code)
  411. {
  412. drm_i830_private_t *dev_priv = dev->dev_private;
  413. int i, j = 0;
  414. unsigned int tmp;
  415. RING_LOCALS;
  416. BEGIN_LP_RING(I830_CTX_SETUP_SIZE + 4);
  417. for (i = 0; i < I830_CTXREG_BLENDCOLR0; i++) {
  418. tmp = code[i];
  419. if ((tmp & (7 << 29)) == CMD_3D &&
  420. (tmp & (0x1f << 24)) < (0x1d << 24)) {
  421. OUT_RING(tmp);
  422. j++;
  423. } else {
  424. DRM_ERROR("Skipping %d\n", i);
  425. }
  426. }
  427. OUT_RING(STATE3D_CONST_BLEND_COLOR_CMD);
  428. OUT_RING(code[I830_CTXREG_BLENDCOLR]);
  429. j += 2;
  430. for (i = I830_CTXREG_VF; i < I830_CTXREG_MCSB0; i++) {
  431. tmp = code[i];
  432. if ((tmp & (7 << 29)) == CMD_3D &&
  433. (tmp & (0x1f << 24)) < (0x1d << 24)) {
  434. OUT_RING(tmp);
  435. j++;
  436. } else {
  437. DRM_ERROR("Skipping %d\n", i);
  438. }
  439. }
  440. OUT_RING(STATE3D_MAP_COORD_SETBIND_CMD);
  441. OUT_RING(code[I830_CTXREG_MCSB1]);
  442. j += 2;
  443. if (j & 1)
  444. OUT_RING(0);
  445. ADVANCE_LP_RING();
  446. }
  447. static void i830EmitTexVerified(struct drm_device *dev, unsigned int *code)
  448. {
  449. drm_i830_private_t *dev_priv = dev->dev_private;
  450. int i, j = 0;
  451. unsigned int tmp;
  452. RING_LOCALS;
  453. if (code[I830_TEXREG_MI0] == GFX_OP_MAP_INFO ||
  454. (code[I830_TEXREG_MI0] & ~(0xf * LOAD_TEXTURE_MAP0)) ==
  455. (STATE3D_LOAD_STATE_IMMEDIATE_2 | 4)) {
  456. BEGIN_LP_RING(I830_TEX_SETUP_SIZE);
  457. OUT_RING(code[I830_TEXREG_MI0]); /* TM0LI */
  458. OUT_RING(code[I830_TEXREG_MI1]); /* TM0S0 */
  459. OUT_RING(code[I830_TEXREG_MI2]); /* TM0S1 */
  460. OUT_RING(code[I830_TEXREG_MI3]); /* TM0S2 */
  461. OUT_RING(code[I830_TEXREG_MI4]); /* TM0S3 */
  462. OUT_RING(code[I830_TEXREG_MI5]); /* TM0S4 */
  463. for (i = 6; i < I830_TEX_SETUP_SIZE; i++) {
  464. tmp = code[i];
  465. OUT_RING(tmp);
  466. j++;
  467. }
  468. if (j & 1)
  469. OUT_RING(0);
  470. ADVANCE_LP_RING();
  471. } else
  472. printk("rejected packet %x\n", code[0]);
  473. }
  474. static void i830EmitTexBlendVerified(struct drm_device *dev,
  475. unsigned int *code, unsigned int num)
  476. {
  477. drm_i830_private_t *dev_priv = dev->dev_private;
  478. int i, j = 0;
  479. unsigned int tmp;
  480. RING_LOCALS;
  481. if (!num)
  482. return;
  483. BEGIN_LP_RING(num + 1);
  484. for (i = 0; i < num; i++) {
  485. tmp = code[i];
  486. OUT_RING(tmp);
  487. j++;
  488. }
  489. if (j & 1)
  490. OUT_RING(0);
  491. ADVANCE_LP_RING();
  492. }
  493. static void i830EmitTexPalette(struct drm_device *dev,
  494. unsigned int *palette, int number, int is_shared)
  495. {
  496. drm_i830_private_t *dev_priv = dev->dev_private;
  497. int i;
  498. RING_LOCALS;
  499. return;
  500. BEGIN_LP_RING(258);
  501. if (is_shared == 1) {
  502. OUT_RING(CMD_OP_MAP_PALETTE_LOAD |
  503. MAP_PALETTE_NUM(0) | MAP_PALETTE_BOTH);
  504. } else {
  505. OUT_RING(CMD_OP_MAP_PALETTE_LOAD | MAP_PALETTE_NUM(number));
  506. }
  507. for (i = 0; i < 256; i++)
  508. OUT_RING(palette[i]);
  509. OUT_RING(0);
  510. /* KW: WHERE IS THE ADVANCE_LP_RING? This is effectively a noop!
  511. */
  512. }
  513. /* Need to do some additional checking when setting the dest buffer.
  514. */
  515. static void i830EmitDestVerified(struct drm_device *dev, unsigned int *code)
  516. {
  517. drm_i830_private_t *dev_priv = dev->dev_private;
  518. unsigned int tmp;
  519. RING_LOCALS;
  520. BEGIN_LP_RING(I830_DEST_SETUP_SIZE + 10);
  521. tmp = code[I830_DESTREG_CBUFADDR];
  522. if (tmp == dev_priv->front_di1 || tmp == dev_priv->back_di1) {
  523. if (((int)outring) & 8) {
  524. OUT_RING(0);
  525. OUT_RING(0);
  526. }
  527. OUT_RING(CMD_OP_DESTBUFFER_INFO);
  528. OUT_RING(BUF_3D_ID_COLOR_BACK |
  529. BUF_3D_PITCH(dev_priv->back_pitch * dev_priv->cpp) |
  530. BUF_3D_USE_FENCE);
  531. OUT_RING(tmp);
  532. OUT_RING(0);
  533. OUT_RING(CMD_OP_DESTBUFFER_INFO);
  534. OUT_RING(BUF_3D_ID_DEPTH | BUF_3D_USE_FENCE |
  535. BUF_3D_PITCH(dev_priv->depth_pitch * dev_priv->cpp));
  536. OUT_RING(dev_priv->zi1);
  537. OUT_RING(0);
  538. } else {
  539. DRM_ERROR("bad di1 %x (allow %x or %x)\n",
  540. tmp, dev_priv->front_di1, dev_priv->back_di1);
  541. }
  542. /* invarient:
  543. */
  544. OUT_RING(GFX_OP_DESTBUFFER_VARS);
  545. OUT_RING(code[I830_DESTREG_DV1]);
  546. OUT_RING(GFX_OP_DRAWRECT_INFO);
  547. OUT_RING(code[I830_DESTREG_DR1]);
  548. OUT_RING(code[I830_DESTREG_DR2]);
  549. OUT_RING(code[I830_DESTREG_DR3]);
  550. OUT_RING(code[I830_DESTREG_DR4]);
  551. /* Need to verify this */
  552. tmp = code[I830_DESTREG_SENABLE];
  553. if ((tmp & ~0x3) == GFX_OP_SCISSOR_ENABLE) {
  554. OUT_RING(tmp);
  555. } else {
  556. DRM_ERROR("bad scissor enable\n");
  557. OUT_RING(0);
  558. }
  559. OUT_RING(GFX_OP_SCISSOR_RECT);
  560. OUT_RING(code[I830_DESTREG_SR1]);
  561. OUT_RING(code[I830_DESTREG_SR2]);
  562. OUT_RING(0);
  563. ADVANCE_LP_RING();
  564. }
  565. static void i830EmitStippleVerified(struct drm_device *dev, unsigned int *code)
  566. {
  567. drm_i830_private_t *dev_priv = dev->dev_private;
  568. RING_LOCALS;
  569. BEGIN_LP_RING(2);
  570. OUT_RING(GFX_OP_STIPPLE);
  571. OUT_RING(code[1]);
  572. ADVANCE_LP_RING();
  573. }
  574. static void i830EmitState(struct drm_device *dev)
  575. {
  576. drm_i830_private_t *dev_priv = dev->dev_private;
  577. drm_i830_sarea_t *sarea_priv = dev_priv->sarea_priv;
  578. unsigned int dirty = sarea_priv->dirty;
  579. DRM_DEBUG("%s %x\n", __func__, dirty);
  580. if (dirty & I830_UPLOAD_BUFFERS) {
  581. i830EmitDestVerified(dev, sarea_priv->BufferState);
  582. sarea_priv->dirty &= ~I830_UPLOAD_BUFFERS;
  583. }
  584. if (dirty & I830_UPLOAD_CTX) {
  585. i830EmitContextVerified(dev, sarea_priv->ContextState);
  586. sarea_priv->dirty &= ~I830_UPLOAD_CTX;
  587. }
  588. if (dirty & I830_UPLOAD_TEX0) {
  589. i830EmitTexVerified(dev, sarea_priv->TexState[0]);
  590. sarea_priv->dirty &= ~I830_UPLOAD_TEX0;
  591. }
  592. if (dirty & I830_UPLOAD_TEX1) {
  593. i830EmitTexVerified(dev, sarea_priv->TexState[1]);
  594. sarea_priv->dirty &= ~I830_UPLOAD_TEX1;
  595. }
  596. if (dirty & I830_UPLOAD_TEXBLEND0) {
  597. i830EmitTexBlendVerified(dev, sarea_priv->TexBlendState[0],
  598. sarea_priv->TexBlendStateWordsUsed[0]);
  599. sarea_priv->dirty &= ~I830_UPLOAD_TEXBLEND0;
  600. }
  601. if (dirty & I830_UPLOAD_TEXBLEND1) {
  602. i830EmitTexBlendVerified(dev, sarea_priv->TexBlendState[1],
  603. sarea_priv->TexBlendStateWordsUsed[1]);
  604. sarea_priv->dirty &= ~I830_UPLOAD_TEXBLEND1;
  605. }
  606. if (dirty & I830_UPLOAD_TEX_PALETTE_SHARED) {
  607. i830EmitTexPalette(dev, sarea_priv->Palette[0], 0, 1);
  608. } else {
  609. if (dirty & I830_UPLOAD_TEX_PALETTE_N(0)) {
  610. i830EmitTexPalette(dev, sarea_priv->Palette[0], 0, 0);
  611. sarea_priv->dirty &= ~I830_UPLOAD_TEX_PALETTE_N(0);
  612. }
  613. if (dirty & I830_UPLOAD_TEX_PALETTE_N(1)) {
  614. i830EmitTexPalette(dev, sarea_priv->Palette[1], 1, 0);
  615. sarea_priv->dirty &= ~I830_UPLOAD_TEX_PALETTE_N(1);
  616. }
  617. /* 1.3:
  618. */
  619. #if 0
  620. if (dirty & I830_UPLOAD_TEX_PALETTE_N(2)) {
  621. i830EmitTexPalette(dev, sarea_priv->Palette2[0], 0, 0);
  622. sarea_priv->dirty &= ~I830_UPLOAD_TEX_PALETTE_N(2);
  623. }
  624. if (dirty & I830_UPLOAD_TEX_PALETTE_N(3)) {
  625. i830EmitTexPalette(dev, sarea_priv->Palette2[1], 1, 0);
  626. sarea_priv->dirty &= ~I830_UPLOAD_TEX_PALETTE_N(2);
  627. }
  628. #endif
  629. }
  630. /* 1.3:
  631. */
  632. if (dirty & I830_UPLOAD_STIPPLE) {
  633. i830EmitStippleVerified(dev, sarea_priv->StippleState);
  634. sarea_priv->dirty &= ~I830_UPLOAD_STIPPLE;
  635. }
  636. if (dirty & I830_UPLOAD_TEX2) {
  637. i830EmitTexVerified(dev, sarea_priv->TexState2);
  638. sarea_priv->dirty &= ~I830_UPLOAD_TEX2;
  639. }
  640. if (dirty & I830_UPLOAD_TEX3) {
  641. i830EmitTexVerified(dev, sarea_priv->TexState3);
  642. sarea_priv->dirty &= ~I830_UPLOAD_TEX3;
  643. }
  644. if (dirty & I830_UPLOAD_TEXBLEND2) {
  645. i830EmitTexBlendVerified(dev,
  646. sarea_priv->TexBlendState2,
  647. sarea_priv->TexBlendStateWordsUsed2);
  648. sarea_priv->dirty &= ~I830_UPLOAD_TEXBLEND2;
  649. }
  650. if (dirty & I830_UPLOAD_TEXBLEND3) {
  651. i830EmitTexBlendVerified(dev,
  652. sarea_priv->TexBlendState3,
  653. sarea_priv->TexBlendStateWordsUsed3);
  654. sarea_priv->dirty &= ~I830_UPLOAD_TEXBLEND3;
  655. }
  656. }
  657. /* ================================================================
  658. * Performance monitoring functions
  659. */
  660. static void i830_fill_box(struct drm_device *dev,
  661. int x, int y, int w, int h, int r, int g, int b)
  662. {
  663. drm_i830_private_t *dev_priv = dev->dev_private;
  664. u32 color;
  665. unsigned int BR13, CMD;
  666. RING_LOCALS;
  667. BR13 = (0xF0 << 16) | (dev_priv->pitch * dev_priv->cpp) | (1 << 24);
  668. CMD = XY_COLOR_BLT_CMD;
  669. x += dev_priv->sarea_priv->boxes[0].x1;
  670. y += dev_priv->sarea_priv->boxes[0].y1;
  671. if (dev_priv->cpp == 4) {
  672. BR13 |= (1 << 25);
  673. CMD |= (XY_COLOR_BLT_WRITE_ALPHA | XY_COLOR_BLT_WRITE_RGB);
  674. color = (((0xff) << 24) | (r << 16) | (g << 8) | b);
  675. } else {
  676. color = (((r & 0xf8) << 8) |
  677. ((g & 0xfc) << 3) | ((b & 0xf8) >> 3));
  678. }
  679. BEGIN_LP_RING(6);
  680. OUT_RING(CMD);
  681. OUT_RING(BR13);
  682. OUT_RING((y << 16) | x);
  683. OUT_RING(((y + h) << 16) | (x + w));
  684. if (dev_priv->current_page == 1)
  685. OUT_RING(dev_priv->front_offset);
  686. else
  687. OUT_RING(dev_priv->back_offset);
  688. OUT_RING(color);
  689. ADVANCE_LP_RING();
  690. }
  691. static void i830_cp_performance_boxes(struct drm_device *dev)
  692. {
  693. drm_i830_private_t *dev_priv = dev->dev_private;
  694. /* Purple box for page flipping
  695. */
  696. if (dev_priv->sarea_priv->perf_boxes & I830_BOX_FLIP)
  697. i830_fill_box(dev, 4, 4, 8, 8, 255, 0, 255);
  698. /* Red box if we have to wait for idle at any point
  699. */
  700. if (dev_priv->sarea_priv->perf_boxes & I830_BOX_WAIT)
  701. i830_fill_box(dev, 16, 4, 8, 8, 255, 0, 0);
  702. /* Blue box: lost context?
  703. */
  704. if (dev_priv->sarea_priv->perf_boxes & I830_BOX_LOST_CONTEXT)
  705. i830_fill_box(dev, 28, 4, 8, 8, 0, 0, 255);
  706. /* Yellow box for texture swaps
  707. */
  708. if (dev_priv->sarea_priv->perf_boxes & I830_BOX_TEXTURE_LOAD)
  709. i830_fill_box(dev, 40, 4, 8, 8, 255, 255, 0);
  710. /* Green box if hardware never idles (as far as we can tell)
  711. */
  712. if (!(dev_priv->sarea_priv->perf_boxes & I830_BOX_RING_EMPTY))
  713. i830_fill_box(dev, 64, 4, 8, 8, 0, 255, 0);
  714. /* Draw bars indicating number of buffers allocated
  715. * (not a great measure, easily confused)
  716. */
  717. if (dev_priv->dma_used) {
  718. int bar = dev_priv->dma_used / 10240;
  719. if (bar > 100)
  720. bar = 100;
  721. if (bar < 1)
  722. bar = 1;
  723. i830_fill_box(dev, 4, 16, bar, 4, 196, 128, 128);
  724. dev_priv->dma_used = 0;
  725. }
  726. dev_priv->sarea_priv->perf_boxes = 0;
  727. }
  728. static void i830_dma_dispatch_clear(struct drm_device *dev, int flags,
  729. unsigned int clear_color,
  730. unsigned int clear_zval,
  731. unsigned int clear_depthmask)
  732. {
  733. drm_i830_private_t *dev_priv = dev->dev_private;
  734. drm_i830_sarea_t *sarea_priv = dev_priv->sarea_priv;
  735. int nbox = sarea_priv->nbox;
  736. struct drm_clip_rect *pbox = sarea_priv->boxes;
  737. int pitch = dev_priv->pitch;
  738. int cpp = dev_priv->cpp;
  739. int i;
  740. unsigned int BR13, CMD, D_CMD;
  741. RING_LOCALS;
  742. if (dev_priv->current_page == 1) {
  743. unsigned int tmp = flags;
  744. flags &= ~(I830_FRONT | I830_BACK);
  745. if (tmp & I830_FRONT)
  746. flags |= I830_BACK;
  747. if (tmp & I830_BACK)
  748. flags |= I830_FRONT;
  749. }
  750. i830_kernel_lost_context(dev);
  751. switch (cpp) {
  752. case 2:
  753. BR13 = (0xF0 << 16) | (pitch * cpp) | (1 << 24);
  754. D_CMD = CMD = XY_COLOR_BLT_CMD;
  755. break;
  756. case 4:
  757. BR13 = (0xF0 << 16) | (pitch * cpp) | (1 << 24) | (1 << 25);
  758. CMD = (XY_COLOR_BLT_CMD | XY_COLOR_BLT_WRITE_ALPHA |
  759. XY_COLOR_BLT_WRITE_RGB);
  760. D_CMD = XY_COLOR_BLT_CMD;
  761. if (clear_depthmask & 0x00ffffff)
  762. D_CMD |= XY_COLOR_BLT_WRITE_RGB;
  763. if (clear_depthmask & 0xff000000)
  764. D_CMD |= XY_COLOR_BLT_WRITE_ALPHA;
  765. break;
  766. default:
  767. BR13 = (0xF0 << 16) | (pitch * cpp) | (1 << 24);
  768. D_CMD = CMD = XY_COLOR_BLT_CMD;
  769. break;
  770. }
  771. if (nbox > I830_NR_SAREA_CLIPRECTS)
  772. nbox = I830_NR_SAREA_CLIPRECTS;
  773. for (i = 0; i < nbox; i++, pbox++) {
  774. if (pbox->x1 > pbox->x2 ||
  775. pbox->y1 > pbox->y2 ||
  776. pbox->x2 > dev_priv->w || pbox->y2 > dev_priv->h)
  777. continue;
  778. if (flags & I830_FRONT) {
  779. DRM_DEBUG("clear front\n");
  780. BEGIN_LP_RING(6);
  781. OUT_RING(CMD);
  782. OUT_RING(BR13);
  783. OUT_RING((pbox->y1 << 16) | pbox->x1);
  784. OUT_RING((pbox->y2 << 16) | pbox->x2);
  785. OUT_RING(dev_priv->front_offset);
  786. OUT_RING(clear_color);
  787. ADVANCE_LP_RING();
  788. }
  789. if (flags & I830_BACK) {
  790. DRM_DEBUG("clear back\n");
  791. BEGIN_LP_RING(6);
  792. OUT_RING(CMD);
  793. OUT_RING(BR13);
  794. OUT_RING((pbox->y1 << 16) | pbox->x1);
  795. OUT_RING((pbox->y2 << 16) | pbox->x2);
  796. OUT_RING(dev_priv->back_offset);
  797. OUT_RING(clear_color);
  798. ADVANCE_LP_RING();
  799. }
  800. if (flags & I830_DEPTH) {
  801. DRM_DEBUG("clear depth\n");
  802. BEGIN_LP_RING(6);
  803. OUT_RING(D_CMD);
  804. OUT_RING(BR13);
  805. OUT_RING((pbox->y1 << 16) | pbox->x1);
  806. OUT_RING((pbox->y2 << 16) | pbox->x2);
  807. OUT_RING(dev_priv->depth_offset);
  808. OUT_RING(clear_zval);
  809. ADVANCE_LP_RING();
  810. }
  811. }
  812. }
  813. static void i830_dma_dispatch_swap(struct drm_device *dev)
  814. {
  815. drm_i830_private_t *dev_priv = dev->dev_private;
  816. drm_i830_sarea_t *sarea_priv = dev_priv->sarea_priv;
  817. int nbox = sarea_priv->nbox;
  818. struct drm_clip_rect *pbox = sarea_priv->boxes;
  819. int pitch = dev_priv->pitch;
  820. int cpp = dev_priv->cpp;
  821. int i;
  822. unsigned int CMD, BR13;
  823. RING_LOCALS;
  824. DRM_DEBUG("swapbuffers\n");
  825. i830_kernel_lost_context(dev);
  826. if (dev_priv->do_boxes)
  827. i830_cp_performance_boxes(dev);
  828. switch (cpp) {
  829. case 2:
  830. BR13 = (pitch * cpp) | (0xCC << 16) | (1 << 24);
  831. CMD = XY_SRC_COPY_BLT_CMD;
  832. break;
  833. case 4:
  834. BR13 = (pitch * cpp) | (0xCC << 16) | (1 << 24) | (1 << 25);
  835. CMD = (XY_SRC_COPY_BLT_CMD | XY_SRC_COPY_BLT_WRITE_ALPHA |
  836. XY_SRC_COPY_BLT_WRITE_RGB);
  837. break;
  838. default:
  839. BR13 = (pitch * cpp) | (0xCC << 16) | (1 << 24);
  840. CMD = XY_SRC_COPY_BLT_CMD;
  841. break;
  842. }
  843. if (nbox > I830_NR_SAREA_CLIPRECTS)
  844. nbox = I830_NR_SAREA_CLIPRECTS;
  845. for (i = 0; i < nbox; i++, pbox++) {
  846. if (pbox->x1 > pbox->x2 ||
  847. pbox->y1 > pbox->y2 ||
  848. pbox->x2 > dev_priv->w || pbox->y2 > dev_priv->h)
  849. continue;
  850. DRM_DEBUG("dispatch swap %d,%d-%d,%d!\n",
  851. pbox->x1, pbox->y1, pbox->x2, pbox->y2);
  852. BEGIN_LP_RING(8);
  853. OUT_RING(CMD);
  854. OUT_RING(BR13);
  855. OUT_RING((pbox->y1 << 16) | pbox->x1);
  856. OUT_RING((pbox->y2 << 16) | pbox->x2);
  857. if (dev_priv->current_page == 0)
  858. OUT_RING(dev_priv->front_offset);
  859. else
  860. OUT_RING(dev_priv->back_offset);
  861. OUT_RING((pbox->y1 << 16) | pbox->x1);
  862. OUT_RING(BR13 & 0xffff);
  863. if (dev_priv->current_page == 0)
  864. OUT_RING(dev_priv->back_offset);
  865. else
  866. OUT_RING(dev_priv->front_offset);
  867. ADVANCE_LP_RING();
  868. }
  869. }
  870. static void i830_dma_dispatch_flip(struct drm_device *dev)
  871. {
  872. drm_i830_private_t *dev_priv = dev->dev_private;
  873. RING_LOCALS;
  874. DRM_DEBUG("%s: page=%d pfCurrentPage=%d\n",
  875. __func__,
  876. dev_priv->current_page,
  877. dev_priv->sarea_priv->pf_current_page);
  878. i830_kernel_lost_context(dev);
  879. if (dev_priv->do_boxes) {
  880. dev_priv->sarea_priv->perf_boxes |= I830_BOX_FLIP;
  881. i830_cp_performance_boxes(dev);
  882. }
  883. BEGIN_LP_RING(2);
  884. OUT_RING(INST_PARSER_CLIENT | INST_OP_FLUSH | INST_FLUSH_MAP_CACHE);
  885. OUT_RING(0);
  886. ADVANCE_LP_RING();
  887. BEGIN_LP_RING(6);
  888. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  889. OUT_RING(0);
  890. if (dev_priv->current_page == 0) {
  891. OUT_RING(dev_priv->back_offset);
  892. dev_priv->current_page = 1;
  893. } else {
  894. OUT_RING(dev_priv->front_offset);
  895. dev_priv->current_page = 0;
  896. }
  897. OUT_RING(0);
  898. ADVANCE_LP_RING();
  899. BEGIN_LP_RING(2);
  900. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  901. OUT_RING(0);
  902. ADVANCE_LP_RING();
  903. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  904. }
  905. static void i830_dma_dispatch_vertex(struct drm_device *dev,
  906. struct drm_buf *buf, int discard, int used)
  907. {
  908. drm_i830_private_t *dev_priv = dev->dev_private;
  909. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  910. drm_i830_sarea_t *sarea_priv = dev_priv->sarea_priv;
  911. struct drm_clip_rect *box = sarea_priv->boxes;
  912. int nbox = sarea_priv->nbox;
  913. unsigned long address = (unsigned long)buf->bus_address;
  914. unsigned long start = address - dev->agp->base;
  915. int i = 0, u;
  916. RING_LOCALS;
  917. i830_kernel_lost_context(dev);
  918. if (nbox > I830_NR_SAREA_CLIPRECTS)
  919. nbox = I830_NR_SAREA_CLIPRECTS;
  920. if (discard) {
  921. u = cmpxchg(buf_priv->in_use, I830_BUF_CLIENT,
  922. I830_BUF_HARDWARE);
  923. if (u != I830_BUF_CLIENT)
  924. DRM_DEBUG("xxxx 2\n");
  925. }
  926. if (used > 4 * 1023)
  927. used = 0;
  928. if (sarea_priv->dirty)
  929. i830EmitState(dev);
  930. DRM_DEBUG("dispatch vertex addr 0x%lx, used 0x%x nbox %d\n",
  931. address, used, nbox);
  932. dev_priv->counter++;
  933. DRM_DEBUG("dispatch counter : %ld\n", dev_priv->counter);
  934. DRM_DEBUG("i830_dma_dispatch\n");
  935. DRM_DEBUG("start : %lx\n", start);
  936. DRM_DEBUG("used : %d\n", used);
  937. DRM_DEBUG("start + used - 4 : %ld\n", start + used - 4);
  938. if (buf_priv->currently_mapped == I830_BUF_MAPPED) {
  939. u32 *vp = buf_priv->kernel_virtual;
  940. vp[0] = (GFX_OP_PRIMITIVE |
  941. sarea_priv->vertex_prim | ((used / 4) - 2));
  942. if (dev_priv->use_mi_batchbuffer_start) {
  943. vp[used / 4] = MI_BATCH_BUFFER_END;
  944. used += 4;
  945. }
  946. if (used & 4) {
  947. vp[used / 4] = 0;
  948. used += 4;
  949. }
  950. i830_unmap_buffer(buf);
  951. }
  952. if (used) {
  953. do {
  954. if (i < nbox) {
  955. BEGIN_LP_RING(6);
  956. OUT_RING(GFX_OP_DRAWRECT_INFO);
  957. OUT_RING(sarea_priv->
  958. BufferState[I830_DESTREG_DR1]);
  959. OUT_RING(box[i].x1 | (box[i].y1 << 16));
  960. OUT_RING(box[i].x2 | (box[i].y2 << 16));
  961. OUT_RING(sarea_priv->
  962. BufferState[I830_DESTREG_DR4]);
  963. OUT_RING(0);
  964. ADVANCE_LP_RING();
  965. }
  966. if (dev_priv->use_mi_batchbuffer_start) {
  967. BEGIN_LP_RING(2);
  968. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  969. OUT_RING(start | MI_BATCH_NON_SECURE);
  970. ADVANCE_LP_RING();
  971. } else {
  972. BEGIN_LP_RING(4);
  973. OUT_RING(MI_BATCH_BUFFER);
  974. OUT_RING(start | MI_BATCH_NON_SECURE);
  975. OUT_RING(start + used - 4);
  976. OUT_RING(0);
  977. ADVANCE_LP_RING();
  978. }
  979. } while (++i < nbox);
  980. }
  981. if (discard) {
  982. dev_priv->counter++;
  983. (void)cmpxchg(buf_priv->in_use, I830_BUF_CLIENT,
  984. I830_BUF_HARDWARE);
  985. BEGIN_LP_RING(8);
  986. OUT_RING(CMD_STORE_DWORD_IDX);
  987. OUT_RING(20);
  988. OUT_RING(dev_priv->counter);
  989. OUT_RING(CMD_STORE_DWORD_IDX);
  990. OUT_RING(buf_priv->my_use_idx);
  991. OUT_RING(I830_BUF_FREE);
  992. OUT_RING(CMD_REPORT_HEAD);
  993. OUT_RING(0);
  994. ADVANCE_LP_RING();
  995. }
  996. }
  997. static void i830_dma_quiescent(struct drm_device *dev)
  998. {
  999. drm_i830_private_t *dev_priv = dev->dev_private;
  1000. RING_LOCALS;
  1001. i830_kernel_lost_context(dev);
  1002. BEGIN_LP_RING(4);
  1003. OUT_RING(INST_PARSER_CLIENT | INST_OP_FLUSH | INST_FLUSH_MAP_CACHE);
  1004. OUT_RING(CMD_REPORT_HEAD);
  1005. OUT_RING(0);
  1006. OUT_RING(0);
  1007. ADVANCE_LP_RING();
  1008. i830_wait_ring(dev, dev_priv->ring.Size - 8, __func__);
  1009. }
  1010. static int i830_flush_queue(struct drm_device *dev)
  1011. {
  1012. drm_i830_private_t *dev_priv = dev->dev_private;
  1013. struct drm_device_dma *dma = dev->dma;
  1014. int i, ret = 0;
  1015. RING_LOCALS;
  1016. i830_kernel_lost_context(dev);
  1017. BEGIN_LP_RING(2);
  1018. OUT_RING(CMD_REPORT_HEAD);
  1019. OUT_RING(0);
  1020. ADVANCE_LP_RING();
  1021. i830_wait_ring(dev, dev_priv->ring.Size - 8, __func__);
  1022. for (i = 0; i < dma->buf_count; i++) {
  1023. struct drm_buf *buf = dma->buflist[i];
  1024. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  1025. int used = cmpxchg(buf_priv->in_use, I830_BUF_HARDWARE,
  1026. I830_BUF_FREE);
  1027. if (used == I830_BUF_HARDWARE)
  1028. DRM_DEBUG("reclaimed from HARDWARE\n");
  1029. if (used == I830_BUF_CLIENT)
  1030. DRM_DEBUG("still on client\n");
  1031. }
  1032. return ret;
  1033. }
  1034. /* Must be called with the lock held */
  1035. static void i830_reclaim_buffers(struct drm_device *dev, struct drm_file *file_priv)
  1036. {
  1037. struct drm_device_dma *dma = dev->dma;
  1038. int i;
  1039. if (!dma)
  1040. return;
  1041. if (!dev->dev_private)
  1042. return;
  1043. if (!dma->buflist)
  1044. return;
  1045. i830_flush_queue(dev);
  1046. for (i = 0; i < dma->buf_count; i++) {
  1047. struct drm_buf *buf = dma->buflist[i];
  1048. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  1049. if (buf->file_priv == file_priv && buf_priv) {
  1050. int used = cmpxchg(buf_priv->in_use, I830_BUF_CLIENT,
  1051. I830_BUF_FREE);
  1052. if (used == I830_BUF_CLIENT)
  1053. DRM_DEBUG("reclaimed from client\n");
  1054. if (buf_priv->currently_mapped == I830_BUF_MAPPED)
  1055. buf_priv->currently_mapped = I830_BUF_UNMAPPED;
  1056. }
  1057. }
  1058. }
  1059. static int i830_flush_ioctl(struct drm_device *dev, void *data,
  1060. struct drm_file *file_priv)
  1061. {
  1062. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1063. i830_flush_queue(dev);
  1064. return 0;
  1065. }
  1066. static int i830_dma_vertex(struct drm_device *dev, void *data,
  1067. struct drm_file *file_priv)
  1068. {
  1069. struct drm_device_dma *dma = dev->dma;
  1070. drm_i830_private_t *dev_priv = (drm_i830_private_t *) dev->dev_private;
  1071. u32 *hw_status = dev_priv->hw_status_page;
  1072. drm_i830_sarea_t *sarea_priv = (drm_i830_sarea_t *)
  1073. dev_priv->sarea_priv;
  1074. drm_i830_vertex_t *vertex = data;
  1075. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1076. DRM_DEBUG("i830 dma vertex, idx %d used %d discard %d\n",
  1077. vertex->idx, vertex->used, vertex->discard);
  1078. if (vertex->idx < 0 || vertex->idx > dma->buf_count)
  1079. return -EINVAL;
  1080. i830_dma_dispatch_vertex(dev,
  1081. dma->buflist[vertex->idx],
  1082. vertex->discard, vertex->used);
  1083. sarea_priv->last_enqueue = dev_priv->counter - 1;
  1084. sarea_priv->last_dispatch = (int)hw_status[5];
  1085. return 0;
  1086. }
  1087. static int i830_clear_bufs(struct drm_device *dev, void *data,
  1088. struct drm_file *file_priv)
  1089. {
  1090. drm_i830_clear_t *clear = data;
  1091. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1092. /* GH: Someone's doing nasty things... */
  1093. if (!dev->dev_private)
  1094. return -EINVAL;
  1095. i830_dma_dispatch_clear(dev, clear->flags,
  1096. clear->clear_color,
  1097. clear->clear_depth, clear->clear_depthmask);
  1098. return 0;
  1099. }
  1100. static int i830_swap_bufs(struct drm_device *dev, void *data,
  1101. struct drm_file *file_priv)
  1102. {
  1103. DRM_DEBUG("i830_swap_bufs\n");
  1104. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1105. i830_dma_dispatch_swap(dev);
  1106. return 0;
  1107. }
  1108. /* Not sure why this isn't set all the time:
  1109. */
  1110. static void i830_do_init_pageflip(struct drm_device *dev)
  1111. {
  1112. drm_i830_private_t *dev_priv = dev->dev_private;
  1113. DRM_DEBUG("%s\n", __func__);
  1114. dev_priv->page_flipping = 1;
  1115. dev_priv->current_page = 0;
  1116. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  1117. }
  1118. static int i830_do_cleanup_pageflip(struct drm_device *dev)
  1119. {
  1120. drm_i830_private_t *dev_priv = dev->dev_private;
  1121. DRM_DEBUG("%s\n", __func__);
  1122. if (dev_priv->current_page != 0)
  1123. i830_dma_dispatch_flip(dev);
  1124. dev_priv->page_flipping = 0;
  1125. return 0;
  1126. }
  1127. static int i830_flip_bufs(struct drm_device *dev, void *data,
  1128. struct drm_file *file_priv)
  1129. {
  1130. drm_i830_private_t *dev_priv = dev->dev_private;
  1131. DRM_DEBUG("%s\n", __func__);
  1132. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1133. if (!dev_priv->page_flipping)
  1134. i830_do_init_pageflip(dev);
  1135. i830_dma_dispatch_flip(dev);
  1136. return 0;
  1137. }
  1138. static int i830_getage(struct drm_device *dev, void *data,
  1139. struct drm_file *file_priv)
  1140. {
  1141. drm_i830_private_t *dev_priv = (drm_i830_private_t *) dev->dev_private;
  1142. u32 *hw_status = dev_priv->hw_status_page;
  1143. drm_i830_sarea_t *sarea_priv = (drm_i830_sarea_t *)
  1144. dev_priv->sarea_priv;
  1145. sarea_priv->last_dispatch = (int)hw_status[5];
  1146. return 0;
  1147. }
  1148. static int i830_getbuf(struct drm_device *dev, void *data,
  1149. struct drm_file *file_priv)
  1150. {
  1151. int retcode = 0;
  1152. drm_i830_dma_t *d = data;
  1153. drm_i830_private_t *dev_priv = (drm_i830_private_t *) dev->dev_private;
  1154. u32 *hw_status = dev_priv->hw_status_page;
  1155. drm_i830_sarea_t *sarea_priv = (drm_i830_sarea_t *)
  1156. dev_priv->sarea_priv;
  1157. DRM_DEBUG("getbuf\n");
  1158. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1159. d->granted = 0;
  1160. retcode = i830_dma_get_buffer(dev, d, file_priv);
  1161. DRM_DEBUG("i830_dma: %d returning %d, granted = %d\n",
  1162. task_pid_nr(current), retcode, d->granted);
  1163. sarea_priv->last_dispatch = (int)hw_status[5];
  1164. return retcode;
  1165. }
  1166. static int i830_copybuf(struct drm_device *dev, void *data,
  1167. struct drm_file *file_priv)
  1168. {
  1169. /* Never copy - 2.4.x doesn't need it */
  1170. return 0;
  1171. }
  1172. static int i830_docopy(struct drm_device *dev, void *data,
  1173. struct drm_file *file_priv)
  1174. {
  1175. return 0;
  1176. }
  1177. static int i830_getparam(struct drm_device *dev, void *data,
  1178. struct drm_file *file_priv)
  1179. {
  1180. drm_i830_private_t *dev_priv = dev->dev_private;
  1181. drm_i830_getparam_t *param = data;
  1182. int value;
  1183. if (!dev_priv) {
  1184. DRM_ERROR("%s called with no initialization\n", __func__);
  1185. return -EINVAL;
  1186. }
  1187. switch (param->param) {
  1188. case I830_PARAM_IRQ_ACTIVE:
  1189. value = dev->irq_enabled;
  1190. break;
  1191. default:
  1192. return -EINVAL;
  1193. }
  1194. if (copy_to_user(param->value, &value, sizeof(int))) {
  1195. DRM_ERROR("copy_to_user\n");
  1196. return -EFAULT;
  1197. }
  1198. return 0;
  1199. }
  1200. static int i830_setparam(struct drm_device *dev, void *data,
  1201. struct drm_file *file_priv)
  1202. {
  1203. drm_i830_private_t *dev_priv = dev->dev_private;
  1204. drm_i830_setparam_t *param = data;
  1205. if (!dev_priv) {
  1206. DRM_ERROR("%s called with no initialization\n", __func__);
  1207. return -EINVAL;
  1208. }
  1209. switch (param->param) {
  1210. case I830_SETPARAM_USE_MI_BATCHBUFFER_START:
  1211. dev_priv->use_mi_batchbuffer_start = param->value;
  1212. break;
  1213. default:
  1214. return -EINVAL;
  1215. }
  1216. return 0;
  1217. }
  1218. int i830_driver_load(struct drm_device *dev, unsigned long flags)
  1219. {
  1220. /* i830 has 4 more counters */
  1221. dev->counters += 4;
  1222. dev->types[6] = _DRM_STAT_IRQ;
  1223. dev->types[7] = _DRM_STAT_PRIMARY;
  1224. dev->types[8] = _DRM_STAT_SECONDARY;
  1225. dev->types[9] = _DRM_STAT_DMA;
  1226. return 0;
  1227. }
  1228. void i830_driver_lastclose(struct drm_device *dev)
  1229. {
  1230. i830_dma_cleanup(dev);
  1231. }
  1232. void i830_driver_preclose(struct drm_device *dev, struct drm_file *file_priv)
  1233. {
  1234. if (dev->dev_private) {
  1235. drm_i830_private_t *dev_priv = dev->dev_private;
  1236. if (dev_priv->page_flipping)
  1237. i830_do_cleanup_pageflip(dev);
  1238. }
  1239. }
  1240. void i830_driver_reclaim_buffers_locked(struct drm_device *dev, struct drm_file *file_priv)
  1241. {
  1242. i830_reclaim_buffers(dev, file_priv);
  1243. }
  1244. int i830_driver_dma_quiescent(struct drm_device *dev)
  1245. {
  1246. i830_dma_quiescent(dev);
  1247. return 0;
  1248. }
  1249. /*
  1250. * call the drm_ioctl under the big kernel lock because
  1251. * to lock against the i830_mmap_buffers function.
  1252. */
  1253. long i830_ioctl(struct file *file, unsigned int cmd, unsigned long arg)
  1254. {
  1255. int ret;
  1256. lock_kernel();
  1257. ret = drm_ioctl(file, cmd, arg);
  1258. unlock_kernel();
  1259. return ret;
  1260. }
  1261. struct drm_ioctl_desc i830_ioctls[] = {
  1262. DRM_IOCTL_DEF_DRV(I830_INIT, i830_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1263. DRM_IOCTL_DEF_DRV(I830_VERTEX, i830_dma_vertex, DRM_AUTH|DRM_UNLOCKED),
  1264. DRM_IOCTL_DEF_DRV(I830_CLEAR, i830_clear_bufs, DRM_AUTH|DRM_UNLOCKED),
  1265. DRM_IOCTL_DEF_DRV(I830_FLUSH, i830_flush_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1266. DRM_IOCTL_DEF_DRV(I830_GETAGE, i830_getage, DRM_AUTH|DRM_UNLOCKED),
  1267. DRM_IOCTL_DEF_DRV(I830_GETBUF, i830_getbuf, DRM_AUTH|DRM_UNLOCKED),
  1268. DRM_IOCTL_DEF_DRV(I830_SWAP, i830_swap_bufs, DRM_AUTH|DRM_UNLOCKED),
  1269. DRM_IOCTL_DEF_DRV(I830_COPY, i830_copybuf, DRM_AUTH|DRM_UNLOCKED),
  1270. DRM_IOCTL_DEF_DRV(I830_DOCOPY, i830_docopy, DRM_AUTH|DRM_UNLOCKED),
  1271. DRM_IOCTL_DEF_DRV(I830_FLIP, i830_flip_bufs, DRM_AUTH|DRM_UNLOCKED),
  1272. DRM_IOCTL_DEF_DRV(I830_IRQ_EMIT, i830_irq_emit, DRM_AUTH|DRM_UNLOCKED),
  1273. DRM_IOCTL_DEF_DRV(I830_IRQ_WAIT, i830_irq_wait, DRM_AUTH|DRM_UNLOCKED),
  1274. DRM_IOCTL_DEF_DRV(I830_GETPARAM, i830_getparam, DRM_AUTH|DRM_UNLOCKED),
  1275. DRM_IOCTL_DEF_DRV(I830_SETPARAM, i830_setparam, DRM_AUTH|DRM_UNLOCKED),
  1276. };
  1277. int i830_max_ioctl = DRM_ARRAY_SIZE(i830_ioctls);
  1278. /**
  1279. * Determine if the device really is AGP or not.
  1280. *
  1281. * All Intel graphics chipsets are treated as AGP, even if they are really
  1282. * PCI-e.
  1283. *
  1284. * \param dev The device to be tested.
  1285. *
  1286. * \returns
  1287. * A value of 1 is always retured to indictate every i8xx is AGP.
  1288. */
  1289. int i830_driver_device_is_agp(struct drm_device *dev)
  1290. {
  1291. return 1;
  1292. }