mpc85xx_edac.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227
  1. /*
  2. * Freescale MPC85xx Memory Controller kenel module
  3. *
  4. * Author: Dave Jiang <djiang@mvista.com>
  5. *
  6. * 2006-2007 (c) MontaVista Software, Inc. This file is licensed under
  7. * the terms of the GNU General Public License version 2. This program
  8. * is licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/ctype.h>
  16. #include <linux/io.h>
  17. #include <linux/mod_devicetable.h>
  18. #include <linux/edac.h>
  19. #include <linux/smp.h>
  20. #include <linux/gfp.h>
  21. #include <linux/of_platform.h>
  22. #include <linux/of_device.h>
  23. #include "edac_module.h"
  24. #include "edac_core.h"
  25. #include "mpc85xx_edac.h"
  26. static int edac_dev_idx;
  27. #ifdef CONFIG_PCI
  28. static int edac_pci_idx;
  29. #endif
  30. static int edac_mc_idx;
  31. static u32 orig_ddr_err_disable;
  32. static u32 orig_ddr_err_sbe;
  33. /*
  34. * PCI Err defines
  35. */
  36. #ifdef CONFIG_PCI
  37. static u32 orig_pci_err_cap_dr;
  38. static u32 orig_pci_err_en;
  39. #endif
  40. static u32 orig_l2_err_disable;
  41. #ifdef CONFIG_FSL_SOC_BOOKE
  42. static u32 orig_hid1[2];
  43. #endif
  44. /************************ MC SYSFS parts ***********************************/
  45. static ssize_t mpc85xx_mc_inject_data_hi_show(struct mem_ctl_info *mci,
  46. char *data)
  47. {
  48. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  49. return sprintf(data, "0x%08x",
  50. in_be32(pdata->mc_vbase +
  51. MPC85XX_MC_DATA_ERR_INJECT_HI));
  52. }
  53. static ssize_t mpc85xx_mc_inject_data_lo_show(struct mem_ctl_info *mci,
  54. char *data)
  55. {
  56. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  57. return sprintf(data, "0x%08x",
  58. in_be32(pdata->mc_vbase +
  59. MPC85XX_MC_DATA_ERR_INJECT_LO));
  60. }
  61. static ssize_t mpc85xx_mc_inject_ctrl_show(struct mem_ctl_info *mci, char *data)
  62. {
  63. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  64. return sprintf(data, "0x%08x",
  65. in_be32(pdata->mc_vbase + MPC85XX_MC_ECC_ERR_INJECT));
  66. }
  67. static ssize_t mpc85xx_mc_inject_data_hi_store(struct mem_ctl_info *mci,
  68. const char *data, size_t count)
  69. {
  70. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  71. if (isdigit(*data)) {
  72. out_be32(pdata->mc_vbase + MPC85XX_MC_DATA_ERR_INJECT_HI,
  73. simple_strtoul(data, NULL, 0));
  74. return count;
  75. }
  76. return 0;
  77. }
  78. static ssize_t mpc85xx_mc_inject_data_lo_store(struct mem_ctl_info *mci,
  79. const char *data, size_t count)
  80. {
  81. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  82. if (isdigit(*data)) {
  83. out_be32(pdata->mc_vbase + MPC85XX_MC_DATA_ERR_INJECT_LO,
  84. simple_strtoul(data, NULL, 0));
  85. return count;
  86. }
  87. return 0;
  88. }
  89. static ssize_t mpc85xx_mc_inject_ctrl_store(struct mem_ctl_info *mci,
  90. const char *data, size_t count)
  91. {
  92. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  93. if (isdigit(*data)) {
  94. out_be32(pdata->mc_vbase + MPC85XX_MC_ECC_ERR_INJECT,
  95. simple_strtoul(data, NULL, 0));
  96. return count;
  97. }
  98. return 0;
  99. }
  100. static struct mcidev_sysfs_attribute mpc85xx_mc_sysfs_attributes[] = {
  101. {
  102. .attr = {
  103. .name = "inject_data_hi",
  104. .mode = (S_IRUGO | S_IWUSR)
  105. },
  106. .show = mpc85xx_mc_inject_data_hi_show,
  107. .store = mpc85xx_mc_inject_data_hi_store},
  108. {
  109. .attr = {
  110. .name = "inject_data_lo",
  111. .mode = (S_IRUGO | S_IWUSR)
  112. },
  113. .show = mpc85xx_mc_inject_data_lo_show,
  114. .store = mpc85xx_mc_inject_data_lo_store},
  115. {
  116. .attr = {
  117. .name = "inject_ctrl",
  118. .mode = (S_IRUGO | S_IWUSR)
  119. },
  120. .show = mpc85xx_mc_inject_ctrl_show,
  121. .store = mpc85xx_mc_inject_ctrl_store},
  122. /* End of list */
  123. {
  124. .attr = {.name = NULL}
  125. }
  126. };
  127. static void mpc85xx_set_mc_sysfs_attributes(struct mem_ctl_info *mci)
  128. {
  129. mci->mc_driver_sysfs_attributes = mpc85xx_mc_sysfs_attributes;
  130. }
  131. /**************************** PCI Err device ***************************/
  132. #ifdef CONFIG_PCI
  133. static void mpc85xx_pci_check(struct edac_pci_ctl_info *pci)
  134. {
  135. struct mpc85xx_pci_pdata *pdata = pci->pvt_info;
  136. u32 err_detect;
  137. err_detect = in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR);
  138. /* master aborts can happen during PCI config cycles */
  139. if (!(err_detect & ~(PCI_EDE_MULTI_ERR | PCI_EDE_MST_ABRT))) {
  140. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR, err_detect);
  141. return;
  142. }
  143. printk(KERN_ERR "PCI error(s) detected\n");
  144. printk(KERN_ERR "PCI/X ERR_DR register: %#08x\n", err_detect);
  145. printk(KERN_ERR "PCI/X ERR_ATTRIB register: %#08x\n",
  146. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_ATTRIB));
  147. printk(KERN_ERR "PCI/X ERR_ADDR register: %#08x\n",
  148. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_ADDR));
  149. printk(KERN_ERR "PCI/X ERR_EXT_ADDR register: %#08x\n",
  150. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EXT_ADDR));
  151. printk(KERN_ERR "PCI/X ERR_DL register: %#08x\n",
  152. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DL));
  153. printk(KERN_ERR "PCI/X ERR_DH register: %#08x\n",
  154. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DH));
  155. /* clear error bits */
  156. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR, err_detect);
  157. if (err_detect & PCI_EDE_PERR_MASK)
  158. edac_pci_handle_pe(pci, pci->ctl_name);
  159. if ((err_detect & ~PCI_EDE_MULTI_ERR) & ~PCI_EDE_PERR_MASK)
  160. edac_pci_handle_npe(pci, pci->ctl_name);
  161. }
  162. static irqreturn_t mpc85xx_pci_isr(int irq, void *dev_id)
  163. {
  164. struct edac_pci_ctl_info *pci = dev_id;
  165. struct mpc85xx_pci_pdata *pdata = pci->pvt_info;
  166. u32 err_detect;
  167. err_detect = in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR);
  168. if (!err_detect)
  169. return IRQ_NONE;
  170. mpc85xx_pci_check(pci);
  171. return IRQ_HANDLED;
  172. }
  173. static int __devinit mpc85xx_pci_err_probe(struct platform_device *op,
  174. const struct of_device_id *match)
  175. {
  176. struct edac_pci_ctl_info *pci;
  177. struct mpc85xx_pci_pdata *pdata;
  178. struct resource r;
  179. int res = 0;
  180. if (!devres_open_group(&op->dev, mpc85xx_pci_err_probe, GFP_KERNEL))
  181. return -ENOMEM;
  182. pci = edac_pci_alloc_ctl_info(sizeof(*pdata), "mpc85xx_pci_err");
  183. if (!pci)
  184. return -ENOMEM;
  185. pdata = pci->pvt_info;
  186. pdata->name = "mpc85xx_pci_err";
  187. pdata->irq = NO_IRQ;
  188. dev_set_drvdata(&op->dev, pci);
  189. pci->dev = &op->dev;
  190. pci->mod_name = EDAC_MOD_STR;
  191. pci->ctl_name = pdata->name;
  192. pci->dev_name = dev_name(&op->dev);
  193. if (edac_op_state == EDAC_OPSTATE_POLL)
  194. pci->edac_check = mpc85xx_pci_check;
  195. pdata->edac_idx = edac_pci_idx++;
  196. res = of_address_to_resource(op->dev.of_node, 0, &r);
  197. if (res) {
  198. printk(KERN_ERR "%s: Unable to get resource for "
  199. "PCI err regs\n", __func__);
  200. goto err;
  201. }
  202. /* we only need the error registers */
  203. r.start += 0xe00;
  204. if (!devm_request_mem_region(&op->dev, r.start, resource_size(&r),
  205. pdata->name)) {
  206. printk(KERN_ERR "%s: Error while requesting mem region\n",
  207. __func__);
  208. res = -EBUSY;
  209. goto err;
  210. }
  211. pdata->pci_vbase = devm_ioremap(&op->dev, r.start, resource_size(&r));
  212. if (!pdata->pci_vbase) {
  213. printk(KERN_ERR "%s: Unable to setup PCI err regs\n", __func__);
  214. res = -ENOMEM;
  215. goto err;
  216. }
  217. orig_pci_err_cap_dr =
  218. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_CAP_DR);
  219. /* PCI master abort is expected during config cycles */
  220. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_CAP_DR, 0x40);
  221. orig_pci_err_en = in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EN);
  222. /* disable master abort reporting */
  223. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EN, ~0x40);
  224. /* clear error bits */
  225. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR, ~0);
  226. if (edac_pci_add_device(pci, pdata->edac_idx) > 0) {
  227. debugf3("%s(): failed edac_pci_add_device()\n", __func__);
  228. goto err;
  229. }
  230. if (edac_op_state == EDAC_OPSTATE_INT) {
  231. pdata->irq = irq_of_parse_and_map(op->dev.of_node, 0);
  232. res = devm_request_irq(&op->dev, pdata->irq,
  233. mpc85xx_pci_isr, IRQF_DISABLED,
  234. "[EDAC] PCI err", pci);
  235. if (res < 0) {
  236. printk(KERN_ERR
  237. "%s: Unable to requiest irq %d for "
  238. "MPC85xx PCI err\n", __func__, pdata->irq);
  239. irq_dispose_mapping(pdata->irq);
  240. res = -ENODEV;
  241. goto err2;
  242. }
  243. printk(KERN_INFO EDAC_MOD_STR " acquired irq %d for PCI Err\n",
  244. pdata->irq);
  245. }
  246. devres_remove_group(&op->dev, mpc85xx_pci_err_probe);
  247. debugf3("%s(): success\n", __func__);
  248. printk(KERN_INFO EDAC_MOD_STR " PCI err registered\n");
  249. return 0;
  250. err2:
  251. edac_pci_del_device(&op->dev);
  252. err:
  253. edac_pci_free_ctl_info(pci);
  254. devres_release_group(&op->dev, mpc85xx_pci_err_probe);
  255. return res;
  256. }
  257. static int mpc85xx_pci_err_remove(struct platform_device *op)
  258. {
  259. struct edac_pci_ctl_info *pci = dev_get_drvdata(&op->dev);
  260. struct mpc85xx_pci_pdata *pdata = pci->pvt_info;
  261. debugf0("%s()\n", __func__);
  262. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_CAP_DR,
  263. orig_pci_err_cap_dr);
  264. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EN, orig_pci_err_en);
  265. edac_pci_del_device(pci->dev);
  266. if (edac_op_state == EDAC_OPSTATE_INT)
  267. irq_dispose_mapping(pdata->irq);
  268. edac_pci_free_ctl_info(pci);
  269. return 0;
  270. }
  271. static struct of_device_id mpc85xx_pci_err_of_match[] = {
  272. {
  273. .compatible = "fsl,mpc8540-pcix",
  274. },
  275. {
  276. .compatible = "fsl,mpc8540-pci",
  277. },
  278. {},
  279. };
  280. MODULE_DEVICE_TABLE(of, mpc85xx_pci_err_of_match);
  281. static struct of_platform_driver mpc85xx_pci_err_driver = {
  282. .probe = mpc85xx_pci_err_probe,
  283. .remove = __devexit_p(mpc85xx_pci_err_remove),
  284. .driver = {
  285. .name = "mpc85xx_pci_err",
  286. .owner = THIS_MODULE,
  287. .of_match_table = mpc85xx_pci_err_of_match,
  288. },
  289. };
  290. #endif /* CONFIG_PCI */
  291. /**************************** L2 Err device ***************************/
  292. /************************ L2 SYSFS parts ***********************************/
  293. static ssize_t mpc85xx_l2_inject_data_hi_show(struct edac_device_ctl_info
  294. *edac_dev, char *data)
  295. {
  296. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  297. return sprintf(data, "0x%08x",
  298. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJHI));
  299. }
  300. static ssize_t mpc85xx_l2_inject_data_lo_show(struct edac_device_ctl_info
  301. *edac_dev, char *data)
  302. {
  303. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  304. return sprintf(data, "0x%08x",
  305. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJLO));
  306. }
  307. static ssize_t mpc85xx_l2_inject_ctrl_show(struct edac_device_ctl_info
  308. *edac_dev, char *data)
  309. {
  310. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  311. return sprintf(data, "0x%08x",
  312. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJCTL));
  313. }
  314. static ssize_t mpc85xx_l2_inject_data_hi_store(struct edac_device_ctl_info
  315. *edac_dev, const char *data,
  316. size_t count)
  317. {
  318. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  319. if (isdigit(*data)) {
  320. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJHI,
  321. simple_strtoul(data, NULL, 0));
  322. return count;
  323. }
  324. return 0;
  325. }
  326. static ssize_t mpc85xx_l2_inject_data_lo_store(struct edac_device_ctl_info
  327. *edac_dev, const char *data,
  328. size_t count)
  329. {
  330. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  331. if (isdigit(*data)) {
  332. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJLO,
  333. simple_strtoul(data, NULL, 0));
  334. return count;
  335. }
  336. return 0;
  337. }
  338. static ssize_t mpc85xx_l2_inject_ctrl_store(struct edac_device_ctl_info
  339. *edac_dev, const char *data,
  340. size_t count)
  341. {
  342. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  343. if (isdigit(*data)) {
  344. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJCTL,
  345. simple_strtoul(data, NULL, 0));
  346. return count;
  347. }
  348. return 0;
  349. }
  350. static struct edac_dev_sysfs_attribute mpc85xx_l2_sysfs_attributes[] = {
  351. {
  352. .attr = {
  353. .name = "inject_data_hi",
  354. .mode = (S_IRUGO | S_IWUSR)
  355. },
  356. .show = mpc85xx_l2_inject_data_hi_show,
  357. .store = mpc85xx_l2_inject_data_hi_store},
  358. {
  359. .attr = {
  360. .name = "inject_data_lo",
  361. .mode = (S_IRUGO | S_IWUSR)
  362. },
  363. .show = mpc85xx_l2_inject_data_lo_show,
  364. .store = mpc85xx_l2_inject_data_lo_store},
  365. {
  366. .attr = {
  367. .name = "inject_ctrl",
  368. .mode = (S_IRUGO | S_IWUSR)
  369. },
  370. .show = mpc85xx_l2_inject_ctrl_show,
  371. .store = mpc85xx_l2_inject_ctrl_store},
  372. /* End of list */
  373. {
  374. .attr = {.name = NULL}
  375. }
  376. };
  377. static void mpc85xx_set_l2_sysfs_attributes(struct edac_device_ctl_info
  378. *edac_dev)
  379. {
  380. edac_dev->sysfs_attributes = mpc85xx_l2_sysfs_attributes;
  381. }
  382. /***************************** L2 ops ***********************************/
  383. static void mpc85xx_l2_check(struct edac_device_ctl_info *edac_dev)
  384. {
  385. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  386. u32 err_detect;
  387. err_detect = in_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET);
  388. if (!(err_detect & L2_EDE_MASK))
  389. return;
  390. printk(KERN_ERR "ECC Error in CPU L2 cache\n");
  391. printk(KERN_ERR "L2 Error Detect Register: 0x%08x\n", err_detect);
  392. printk(KERN_ERR "L2 Error Capture Data High Register: 0x%08x\n",
  393. in_be32(pdata->l2_vbase + MPC85XX_L2_CAPTDATAHI));
  394. printk(KERN_ERR "L2 Error Capture Data Lo Register: 0x%08x\n",
  395. in_be32(pdata->l2_vbase + MPC85XX_L2_CAPTDATALO));
  396. printk(KERN_ERR "L2 Error Syndrome Register: 0x%08x\n",
  397. in_be32(pdata->l2_vbase + MPC85XX_L2_CAPTECC));
  398. printk(KERN_ERR "L2 Error Attributes Capture Register: 0x%08x\n",
  399. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRATTR));
  400. printk(KERN_ERR "L2 Error Address Capture Register: 0x%08x\n",
  401. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRADDR));
  402. /* clear error detect register */
  403. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET, err_detect);
  404. if (err_detect & L2_EDE_CE_MASK)
  405. edac_device_handle_ce(edac_dev, 0, 0, edac_dev->ctl_name);
  406. if (err_detect & L2_EDE_UE_MASK)
  407. edac_device_handle_ue(edac_dev, 0, 0, edac_dev->ctl_name);
  408. }
  409. static irqreturn_t mpc85xx_l2_isr(int irq, void *dev_id)
  410. {
  411. struct edac_device_ctl_info *edac_dev = dev_id;
  412. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  413. u32 err_detect;
  414. err_detect = in_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET);
  415. if (!(err_detect & L2_EDE_MASK))
  416. return IRQ_NONE;
  417. mpc85xx_l2_check(edac_dev);
  418. return IRQ_HANDLED;
  419. }
  420. static int __devinit mpc85xx_l2_err_probe(struct platform_device *op,
  421. const struct of_device_id *match)
  422. {
  423. struct edac_device_ctl_info *edac_dev;
  424. struct mpc85xx_l2_pdata *pdata;
  425. struct resource r;
  426. int res;
  427. if (!devres_open_group(&op->dev, mpc85xx_l2_err_probe, GFP_KERNEL))
  428. return -ENOMEM;
  429. edac_dev = edac_device_alloc_ctl_info(sizeof(*pdata),
  430. "cpu", 1, "L", 1, 2, NULL, 0,
  431. edac_dev_idx);
  432. if (!edac_dev) {
  433. devres_release_group(&op->dev, mpc85xx_l2_err_probe);
  434. return -ENOMEM;
  435. }
  436. pdata = edac_dev->pvt_info;
  437. pdata->name = "mpc85xx_l2_err";
  438. pdata->irq = NO_IRQ;
  439. edac_dev->dev = &op->dev;
  440. dev_set_drvdata(edac_dev->dev, edac_dev);
  441. edac_dev->ctl_name = pdata->name;
  442. edac_dev->dev_name = pdata->name;
  443. res = of_address_to_resource(op->dev.of_node, 0, &r);
  444. if (res) {
  445. printk(KERN_ERR "%s: Unable to get resource for "
  446. "L2 err regs\n", __func__);
  447. goto err;
  448. }
  449. /* we only need the error registers */
  450. r.start += 0xe00;
  451. if (!devm_request_mem_region(&op->dev, r.start,
  452. r.end - r.start + 1, pdata->name)) {
  453. printk(KERN_ERR "%s: Error while requesting mem region\n",
  454. __func__);
  455. res = -EBUSY;
  456. goto err;
  457. }
  458. pdata->l2_vbase = devm_ioremap(&op->dev, r.start, r.end - r.start + 1);
  459. if (!pdata->l2_vbase) {
  460. printk(KERN_ERR "%s: Unable to setup L2 err regs\n", __func__);
  461. res = -ENOMEM;
  462. goto err;
  463. }
  464. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET, ~0);
  465. orig_l2_err_disable = in_be32(pdata->l2_vbase + MPC85XX_L2_ERRDIS);
  466. /* clear the err_dis */
  467. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDIS, 0);
  468. edac_dev->mod_name = EDAC_MOD_STR;
  469. if (edac_op_state == EDAC_OPSTATE_POLL)
  470. edac_dev->edac_check = mpc85xx_l2_check;
  471. mpc85xx_set_l2_sysfs_attributes(edac_dev);
  472. pdata->edac_idx = edac_dev_idx++;
  473. if (edac_device_add_device(edac_dev) > 0) {
  474. debugf3("%s(): failed edac_device_add_device()\n", __func__);
  475. goto err;
  476. }
  477. if (edac_op_state == EDAC_OPSTATE_INT) {
  478. pdata->irq = irq_of_parse_and_map(op->dev.of_node, 0);
  479. res = devm_request_irq(&op->dev, pdata->irq,
  480. mpc85xx_l2_isr, IRQF_DISABLED,
  481. "[EDAC] L2 err", edac_dev);
  482. if (res < 0) {
  483. printk(KERN_ERR
  484. "%s: Unable to requiest irq %d for "
  485. "MPC85xx L2 err\n", __func__, pdata->irq);
  486. irq_dispose_mapping(pdata->irq);
  487. res = -ENODEV;
  488. goto err2;
  489. }
  490. printk(KERN_INFO EDAC_MOD_STR " acquired irq %d for L2 Err\n",
  491. pdata->irq);
  492. edac_dev->op_state = OP_RUNNING_INTERRUPT;
  493. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINTEN, L2_EIE_MASK);
  494. }
  495. devres_remove_group(&op->dev, mpc85xx_l2_err_probe);
  496. debugf3("%s(): success\n", __func__);
  497. printk(KERN_INFO EDAC_MOD_STR " L2 err registered\n");
  498. return 0;
  499. err2:
  500. edac_device_del_device(&op->dev);
  501. err:
  502. devres_release_group(&op->dev, mpc85xx_l2_err_probe);
  503. edac_device_free_ctl_info(edac_dev);
  504. return res;
  505. }
  506. static int mpc85xx_l2_err_remove(struct platform_device *op)
  507. {
  508. struct edac_device_ctl_info *edac_dev = dev_get_drvdata(&op->dev);
  509. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  510. debugf0("%s()\n", __func__);
  511. if (edac_op_state == EDAC_OPSTATE_INT) {
  512. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINTEN, 0);
  513. irq_dispose_mapping(pdata->irq);
  514. }
  515. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDIS, orig_l2_err_disable);
  516. edac_device_del_device(&op->dev);
  517. edac_device_free_ctl_info(edac_dev);
  518. return 0;
  519. }
  520. static struct of_device_id mpc85xx_l2_err_of_match[] = {
  521. /* deprecate the fsl,85.. forms in the future, 2.6.30? */
  522. { .compatible = "fsl,8540-l2-cache-controller", },
  523. { .compatible = "fsl,8541-l2-cache-controller", },
  524. { .compatible = "fsl,8544-l2-cache-controller", },
  525. { .compatible = "fsl,8548-l2-cache-controller", },
  526. { .compatible = "fsl,8555-l2-cache-controller", },
  527. { .compatible = "fsl,8568-l2-cache-controller", },
  528. { .compatible = "fsl,mpc8536-l2-cache-controller", },
  529. { .compatible = "fsl,mpc8540-l2-cache-controller", },
  530. { .compatible = "fsl,mpc8541-l2-cache-controller", },
  531. { .compatible = "fsl,mpc8544-l2-cache-controller", },
  532. { .compatible = "fsl,mpc8548-l2-cache-controller", },
  533. { .compatible = "fsl,mpc8555-l2-cache-controller", },
  534. { .compatible = "fsl,mpc8560-l2-cache-controller", },
  535. { .compatible = "fsl,mpc8568-l2-cache-controller", },
  536. { .compatible = "fsl,mpc8569-l2-cache-controller", },
  537. { .compatible = "fsl,mpc8572-l2-cache-controller", },
  538. { .compatible = "fsl,p1020-l2-cache-controller", },
  539. { .compatible = "fsl,p1021-l2-cache-controller", },
  540. { .compatible = "fsl,p2020-l2-cache-controller", },
  541. {},
  542. };
  543. MODULE_DEVICE_TABLE(of, mpc85xx_l2_err_of_match);
  544. static struct of_platform_driver mpc85xx_l2_err_driver = {
  545. .probe = mpc85xx_l2_err_probe,
  546. .remove = mpc85xx_l2_err_remove,
  547. .driver = {
  548. .name = "mpc85xx_l2_err",
  549. .owner = THIS_MODULE,
  550. .of_match_table = mpc85xx_l2_err_of_match,
  551. },
  552. };
  553. /**************************** MC Err device ***************************/
  554. /*
  555. * Taken from table 8-55 in the MPC8641 User's Manual and/or 9-61 in the
  556. * MPC8572 User's Manual. Each line represents a syndrome bit column as a
  557. * 64-bit value, but split into an upper and lower 32-bit chunk. The labels
  558. * below correspond to Freescale's manuals.
  559. */
  560. static unsigned int ecc_table[16] = {
  561. /* MSB LSB */
  562. /* [0:31] [32:63] */
  563. 0xf00fe11e, 0xc33c0ff7, /* Syndrome bit 7 */
  564. 0x00ff00ff, 0x00fff0ff,
  565. 0x0f0f0f0f, 0x0f0fff00,
  566. 0x11113333, 0x7777000f,
  567. 0x22224444, 0x8888222f,
  568. 0x44448888, 0xffff4441,
  569. 0x8888ffff, 0x11118882,
  570. 0xffff1111, 0x22221114, /* Syndrome bit 0 */
  571. };
  572. /*
  573. * Calculate the correct ECC value for a 64-bit value specified by high:low
  574. */
  575. static u8 calculate_ecc(u32 high, u32 low)
  576. {
  577. u32 mask_low;
  578. u32 mask_high;
  579. int bit_cnt;
  580. u8 ecc = 0;
  581. int i;
  582. int j;
  583. for (i = 0; i < 8; i++) {
  584. mask_high = ecc_table[i * 2];
  585. mask_low = ecc_table[i * 2 + 1];
  586. bit_cnt = 0;
  587. for (j = 0; j < 32; j++) {
  588. if ((mask_high >> j) & 1)
  589. bit_cnt ^= (high >> j) & 1;
  590. if ((mask_low >> j) & 1)
  591. bit_cnt ^= (low >> j) & 1;
  592. }
  593. ecc |= bit_cnt << i;
  594. }
  595. return ecc;
  596. }
  597. /*
  598. * Create the syndrome code which is generated if the data line specified by
  599. * 'bit' failed. Eg generate an 8-bit codes seen in Table 8-55 in the MPC8641
  600. * User's Manual and 9-61 in the MPC8572 User's Manual.
  601. */
  602. static u8 syndrome_from_bit(unsigned int bit) {
  603. int i;
  604. u8 syndrome = 0;
  605. /*
  606. * Cycle through the upper or lower 32-bit portion of each value in
  607. * ecc_table depending on if 'bit' is in the upper or lower half of
  608. * 64-bit data.
  609. */
  610. for (i = bit < 32; i < 16; i += 2)
  611. syndrome |= ((ecc_table[i] >> (bit % 32)) & 1) << (i / 2);
  612. return syndrome;
  613. }
  614. /*
  615. * Decode data and ecc syndrome to determine what went wrong
  616. * Note: This can only decode single-bit errors
  617. */
  618. static void sbe_ecc_decode(u32 cap_high, u32 cap_low, u32 cap_ecc,
  619. int *bad_data_bit, int *bad_ecc_bit)
  620. {
  621. int i;
  622. u8 syndrome;
  623. *bad_data_bit = -1;
  624. *bad_ecc_bit = -1;
  625. /*
  626. * Calculate the ECC of the captured data and XOR it with the captured
  627. * ECC to find an ECC syndrome value we can search for
  628. */
  629. syndrome = calculate_ecc(cap_high, cap_low) ^ cap_ecc;
  630. /* Check if a data line is stuck... */
  631. for (i = 0; i < 64; i++) {
  632. if (syndrome == syndrome_from_bit(i)) {
  633. *bad_data_bit = i;
  634. return;
  635. }
  636. }
  637. /* If data is correct, check ECC bits for errors... */
  638. for (i = 0; i < 8; i++) {
  639. if ((syndrome >> i) & 0x1) {
  640. *bad_ecc_bit = i;
  641. return;
  642. }
  643. }
  644. }
  645. static void mpc85xx_mc_check(struct mem_ctl_info *mci)
  646. {
  647. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  648. struct csrow_info *csrow;
  649. u32 bus_width;
  650. u32 err_detect;
  651. u32 syndrome;
  652. u32 err_addr;
  653. u32 pfn;
  654. int row_index;
  655. u32 cap_high;
  656. u32 cap_low;
  657. int bad_data_bit;
  658. int bad_ecc_bit;
  659. err_detect = in_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT);
  660. if (!err_detect)
  661. return;
  662. mpc85xx_mc_printk(mci, KERN_ERR, "Err Detect Register: %#8.8x\n",
  663. err_detect);
  664. /* no more processing if not ECC bit errors */
  665. if (!(err_detect & (DDR_EDE_SBE | DDR_EDE_MBE))) {
  666. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT, err_detect);
  667. return;
  668. }
  669. syndrome = in_be32(pdata->mc_vbase + MPC85XX_MC_CAPTURE_ECC);
  670. /* Mask off appropriate bits of syndrome based on bus width */
  671. bus_width = (in_be32(pdata->mc_vbase + MPC85XX_MC_DDR_SDRAM_CFG) &
  672. DSC_DBW_MASK) ? 32 : 64;
  673. if (bus_width == 64)
  674. syndrome &= 0xff;
  675. else
  676. syndrome &= 0xffff;
  677. err_addr = in_be32(pdata->mc_vbase + MPC85XX_MC_CAPTURE_ADDRESS);
  678. pfn = err_addr >> PAGE_SHIFT;
  679. for (row_index = 0; row_index < mci->nr_csrows; row_index++) {
  680. csrow = &mci->csrows[row_index];
  681. if ((pfn >= csrow->first_page) && (pfn <= csrow->last_page))
  682. break;
  683. }
  684. cap_high = in_be32(pdata->mc_vbase + MPC85XX_MC_CAPTURE_DATA_HI);
  685. cap_low = in_be32(pdata->mc_vbase + MPC85XX_MC_CAPTURE_DATA_LO);
  686. /*
  687. * Analyze single-bit errors on 64-bit wide buses
  688. * TODO: Add support for 32-bit wide buses
  689. */
  690. if ((err_detect & DDR_EDE_SBE) && (bus_width == 64)) {
  691. sbe_ecc_decode(cap_high, cap_low, syndrome,
  692. &bad_data_bit, &bad_ecc_bit);
  693. if (bad_data_bit != -1)
  694. mpc85xx_mc_printk(mci, KERN_ERR,
  695. "Faulty Data bit: %d\n", bad_data_bit);
  696. if (bad_ecc_bit != -1)
  697. mpc85xx_mc_printk(mci, KERN_ERR,
  698. "Faulty ECC bit: %d\n", bad_ecc_bit);
  699. mpc85xx_mc_printk(mci, KERN_ERR,
  700. "Expected Data / ECC:\t%#8.8x_%08x / %#2.2x\n",
  701. cap_high ^ (1 << (bad_data_bit - 32)),
  702. cap_low ^ (1 << bad_data_bit),
  703. syndrome ^ (1 << bad_ecc_bit));
  704. }
  705. mpc85xx_mc_printk(mci, KERN_ERR,
  706. "Captured Data / ECC:\t%#8.8x_%08x / %#2.2x\n",
  707. cap_high, cap_low, syndrome);
  708. mpc85xx_mc_printk(mci, KERN_ERR, "Err addr: %#8.8x\n", err_addr);
  709. mpc85xx_mc_printk(mci, KERN_ERR, "PFN: %#8.8x\n", pfn);
  710. /* we are out of range */
  711. if (row_index == mci->nr_csrows)
  712. mpc85xx_mc_printk(mci, KERN_ERR, "PFN out of range!\n");
  713. if (err_detect & DDR_EDE_SBE)
  714. edac_mc_handle_ce(mci, pfn, err_addr & PAGE_MASK,
  715. syndrome, row_index, 0, mci->ctl_name);
  716. if (err_detect & DDR_EDE_MBE)
  717. edac_mc_handle_ue(mci, pfn, err_addr & PAGE_MASK,
  718. row_index, mci->ctl_name);
  719. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT, err_detect);
  720. }
  721. static irqreturn_t mpc85xx_mc_isr(int irq, void *dev_id)
  722. {
  723. struct mem_ctl_info *mci = dev_id;
  724. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  725. u32 err_detect;
  726. err_detect = in_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT);
  727. if (!err_detect)
  728. return IRQ_NONE;
  729. mpc85xx_mc_check(mci);
  730. return IRQ_HANDLED;
  731. }
  732. static void __devinit mpc85xx_init_csrows(struct mem_ctl_info *mci)
  733. {
  734. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  735. struct csrow_info *csrow;
  736. u32 sdram_ctl;
  737. u32 sdtype;
  738. enum mem_type mtype;
  739. u32 cs_bnds;
  740. int index;
  741. sdram_ctl = in_be32(pdata->mc_vbase + MPC85XX_MC_DDR_SDRAM_CFG);
  742. sdtype = sdram_ctl & DSC_SDTYPE_MASK;
  743. if (sdram_ctl & DSC_RD_EN) {
  744. switch (sdtype) {
  745. case DSC_SDTYPE_DDR:
  746. mtype = MEM_RDDR;
  747. break;
  748. case DSC_SDTYPE_DDR2:
  749. mtype = MEM_RDDR2;
  750. break;
  751. case DSC_SDTYPE_DDR3:
  752. mtype = MEM_RDDR3;
  753. break;
  754. default:
  755. mtype = MEM_UNKNOWN;
  756. break;
  757. }
  758. } else {
  759. switch (sdtype) {
  760. case DSC_SDTYPE_DDR:
  761. mtype = MEM_DDR;
  762. break;
  763. case DSC_SDTYPE_DDR2:
  764. mtype = MEM_DDR2;
  765. break;
  766. case DSC_SDTYPE_DDR3:
  767. mtype = MEM_DDR3;
  768. break;
  769. default:
  770. mtype = MEM_UNKNOWN;
  771. break;
  772. }
  773. }
  774. for (index = 0; index < mci->nr_csrows; index++) {
  775. u32 start;
  776. u32 end;
  777. csrow = &mci->csrows[index];
  778. cs_bnds = in_be32(pdata->mc_vbase + MPC85XX_MC_CS_BNDS_0 +
  779. (index * MPC85XX_MC_CS_BNDS_OFS));
  780. start = (cs_bnds & 0xffff0000) >> 16;
  781. end = (cs_bnds & 0x0000ffff);
  782. if (start == end)
  783. continue; /* not populated */
  784. start <<= (24 - PAGE_SHIFT);
  785. end <<= (24 - PAGE_SHIFT);
  786. end |= (1 << (24 - PAGE_SHIFT)) - 1;
  787. csrow->first_page = start;
  788. csrow->last_page = end;
  789. csrow->nr_pages = end + 1 - start;
  790. csrow->grain = 8;
  791. csrow->mtype = mtype;
  792. csrow->dtype = DEV_UNKNOWN;
  793. if (sdram_ctl & DSC_X32_EN)
  794. csrow->dtype = DEV_X32;
  795. csrow->edac_mode = EDAC_SECDED;
  796. }
  797. }
  798. static int __devinit mpc85xx_mc_err_probe(struct platform_device *op,
  799. const struct of_device_id *match)
  800. {
  801. struct mem_ctl_info *mci;
  802. struct mpc85xx_mc_pdata *pdata;
  803. struct resource r;
  804. u32 sdram_ctl;
  805. int res;
  806. if (!devres_open_group(&op->dev, mpc85xx_mc_err_probe, GFP_KERNEL))
  807. return -ENOMEM;
  808. mci = edac_mc_alloc(sizeof(*pdata), 4, 1, edac_mc_idx);
  809. if (!mci) {
  810. devres_release_group(&op->dev, mpc85xx_mc_err_probe);
  811. return -ENOMEM;
  812. }
  813. pdata = mci->pvt_info;
  814. pdata->name = "mpc85xx_mc_err";
  815. pdata->irq = NO_IRQ;
  816. mci->dev = &op->dev;
  817. pdata->edac_idx = edac_mc_idx++;
  818. dev_set_drvdata(mci->dev, mci);
  819. mci->ctl_name = pdata->name;
  820. mci->dev_name = pdata->name;
  821. res = of_address_to_resource(op->dev.of_node, 0, &r);
  822. if (res) {
  823. printk(KERN_ERR "%s: Unable to get resource for MC err regs\n",
  824. __func__);
  825. goto err;
  826. }
  827. if (!devm_request_mem_region(&op->dev, r.start,
  828. r.end - r.start + 1, pdata->name)) {
  829. printk(KERN_ERR "%s: Error while requesting mem region\n",
  830. __func__);
  831. res = -EBUSY;
  832. goto err;
  833. }
  834. pdata->mc_vbase = devm_ioremap(&op->dev, r.start, r.end - r.start + 1);
  835. if (!pdata->mc_vbase) {
  836. printk(KERN_ERR "%s: Unable to setup MC err regs\n", __func__);
  837. res = -ENOMEM;
  838. goto err;
  839. }
  840. sdram_ctl = in_be32(pdata->mc_vbase + MPC85XX_MC_DDR_SDRAM_CFG);
  841. if (!(sdram_ctl & DSC_ECC_EN)) {
  842. /* no ECC */
  843. printk(KERN_WARNING "%s: No ECC DIMMs discovered\n", __func__);
  844. res = -ENODEV;
  845. goto err;
  846. }
  847. debugf3("%s(): init mci\n", __func__);
  848. mci->mtype_cap = MEM_FLAG_RDDR | MEM_FLAG_RDDR2 |
  849. MEM_FLAG_DDR | MEM_FLAG_DDR2;
  850. mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
  851. mci->edac_cap = EDAC_FLAG_SECDED;
  852. mci->mod_name = EDAC_MOD_STR;
  853. mci->mod_ver = MPC85XX_REVISION;
  854. if (edac_op_state == EDAC_OPSTATE_POLL)
  855. mci->edac_check = mpc85xx_mc_check;
  856. mci->ctl_page_to_phys = NULL;
  857. mci->scrub_mode = SCRUB_SW_SRC;
  858. mpc85xx_set_mc_sysfs_attributes(mci);
  859. mpc85xx_init_csrows(mci);
  860. /* store the original error disable bits */
  861. orig_ddr_err_disable =
  862. in_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DISABLE);
  863. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DISABLE, 0);
  864. /* clear all error bits */
  865. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT, ~0);
  866. if (edac_mc_add_mc(mci)) {
  867. debugf3("%s(): failed edac_mc_add_mc()\n", __func__);
  868. goto err;
  869. }
  870. if (edac_op_state == EDAC_OPSTATE_INT) {
  871. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_INT_EN,
  872. DDR_EIE_MBEE | DDR_EIE_SBEE);
  873. /* store the original error management threshold */
  874. orig_ddr_err_sbe = in_be32(pdata->mc_vbase +
  875. MPC85XX_MC_ERR_SBE) & 0xff0000;
  876. /* set threshold to 1 error per interrupt */
  877. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_SBE, 0x10000);
  878. /* register interrupts */
  879. pdata->irq = irq_of_parse_and_map(op->dev.of_node, 0);
  880. res = devm_request_irq(&op->dev, pdata->irq,
  881. mpc85xx_mc_isr,
  882. IRQF_DISABLED | IRQF_SHARED,
  883. "[EDAC] MC err", mci);
  884. if (res < 0) {
  885. printk(KERN_ERR "%s: Unable to request irq %d for "
  886. "MPC85xx DRAM ERR\n", __func__, pdata->irq);
  887. irq_dispose_mapping(pdata->irq);
  888. res = -ENODEV;
  889. goto err2;
  890. }
  891. printk(KERN_INFO EDAC_MOD_STR " acquired irq %d for MC\n",
  892. pdata->irq);
  893. }
  894. devres_remove_group(&op->dev, mpc85xx_mc_err_probe);
  895. debugf3("%s(): success\n", __func__);
  896. printk(KERN_INFO EDAC_MOD_STR " MC err registered\n");
  897. return 0;
  898. err2:
  899. edac_mc_del_mc(&op->dev);
  900. err:
  901. devres_release_group(&op->dev, mpc85xx_mc_err_probe);
  902. edac_mc_free(mci);
  903. return res;
  904. }
  905. static int mpc85xx_mc_err_remove(struct platform_device *op)
  906. {
  907. struct mem_ctl_info *mci = dev_get_drvdata(&op->dev);
  908. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  909. debugf0("%s()\n", __func__);
  910. if (edac_op_state == EDAC_OPSTATE_INT) {
  911. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_INT_EN, 0);
  912. irq_dispose_mapping(pdata->irq);
  913. }
  914. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DISABLE,
  915. orig_ddr_err_disable);
  916. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_SBE, orig_ddr_err_sbe);
  917. edac_mc_del_mc(&op->dev);
  918. edac_mc_free(mci);
  919. return 0;
  920. }
  921. static struct of_device_id mpc85xx_mc_err_of_match[] = {
  922. /* deprecate the fsl,85.. forms in the future, 2.6.30? */
  923. { .compatible = "fsl,8540-memory-controller", },
  924. { .compatible = "fsl,8541-memory-controller", },
  925. { .compatible = "fsl,8544-memory-controller", },
  926. { .compatible = "fsl,8548-memory-controller", },
  927. { .compatible = "fsl,8555-memory-controller", },
  928. { .compatible = "fsl,8568-memory-controller", },
  929. { .compatible = "fsl,mpc8536-memory-controller", },
  930. { .compatible = "fsl,mpc8540-memory-controller", },
  931. { .compatible = "fsl,mpc8541-memory-controller", },
  932. { .compatible = "fsl,mpc8544-memory-controller", },
  933. { .compatible = "fsl,mpc8548-memory-controller", },
  934. { .compatible = "fsl,mpc8555-memory-controller", },
  935. { .compatible = "fsl,mpc8560-memory-controller", },
  936. { .compatible = "fsl,mpc8568-memory-controller", },
  937. { .compatible = "fsl,mpc8569-memory-controller", },
  938. { .compatible = "fsl,mpc8572-memory-controller", },
  939. { .compatible = "fsl,mpc8349-memory-controller", },
  940. { .compatible = "fsl,p1020-memory-controller", },
  941. { .compatible = "fsl,p1021-memory-controller", },
  942. { .compatible = "fsl,p2020-memory-controller", },
  943. { .compatible = "fsl,p4080-memory-controller", },
  944. {},
  945. };
  946. MODULE_DEVICE_TABLE(of, mpc85xx_mc_err_of_match);
  947. static struct of_platform_driver mpc85xx_mc_err_driver = {
  948. .probe = mpc85xx_mc_err_probe,
  949. .remove = mpc85xx_mc_err_remove,
  950. .driver = {
  951. .name = "mpc85xx_mc_err",
  952. .owner = THIS_MODULE,
  953. .of_match_table = mpc85xx_mc_err_of_match,
  954. },
  955. };
  956. #ifdef CONFIG_FSL_SOC_BOOKE
  957. static void __init mpc85xx_mc_clear_rfxe(void *data)
  958. {
  959. orig_hid1[smp_processor_id()] = mfspr(SPRN_HID1);
  960. mtspr(SPRN_HID1, (orig_hid1[smp_processor_id()] & ~0x20000));
  961. }
  962. #endif
  963. static int __init mpc85xx_mc_init(void)
  964. {
  965. int res = 0;
  966. printk(KERN_INFO "Freescale(R) MPC85xx EDAC driver, "
  967. "(C) 2006 Montavista Software\n");
  968. /* make sure error reporting method is sane */
  969. switch (edac_op_state) {
  970. case EDAC_OPSTATE_POLL:
  971. case EDAC_OPSTATE_INT:
  972. break;
  973. default:
  974. edac_op_state = EDAC_OPSTATE_INT;
  975. break;
  976. }
  977. res = of_register_platform_driver(&mpc85xx_mc_err_driver);
  978. if (res)
  979. printk(KERN_WARNING EDAC_MOD_STR "MC fails to register\n");
  980. res = of_register_platform_driver(&mpc85xx_l2_err_driver);
  981. if (res)
  982. printk(KERN_WARNING EDAC_MOD_STR "L2 fails to register\n");
  983. #ifdef CONFIG_PCI
  984. res = of_register_platform_driver(&mpc85xx_pci_err_driver);
  985. if (res)
  986. printk(KERN_WARNING EDAC_MOD_STR "PCI fails to register\n");
  987. #endif
  988. #ifdef CONFIG_FSL_SOC_BOOKE
  989. /*
  990. * need to clear HID1[RFXE] to disable machine check int
  991. * so we can catch it
  992. */
  993. if (edac_op_state == EDAC_OPSTATE_INT)
  994. on_each_cpu(mpc85xx_mc_clear_rfxe, NULL, 0);
  995. #endif
  996. return 0;
  997. }
  998. module_init(mpc85xx_mc_init);
  999. #ifdef CONFIG_FSL_SOC_BOOKE
  1000. static void __exit mpc85xx_mc_restore_hid1(void *data)
  1001. {
  1002. mtspr(SPRN_HID1, orig_hid1[smp_processor_id()]);
  1003. }
  1004. #endif
  1005. static void __exit mpc85xx_mc_exit(void)
  1006. {
  1007. #ifdef CONFIG_FSL_SOC_BOOKE
  1008. on_each_cpu(mpc85xx_mc_restore_hid1, NULL, 0);
  1009. #endif
  1010. #ifdef CONFIG_PCI
  1011. of_unregister_platform_driver(&mpc85xx_pci_err_driver);
  1012. #endif
  1013. of_unregister_platform_driver(&mpc85xx_l2_err_driver);
  1014. of_unregister_platform_driver(&mpc85xx_mc_err_driver);
  1015. }
  1016. module_exit(mpc85xx_mc_exit);
  1017. MODULE_LICENSE("GPL");
  1018. MODULE_AUTHOR("Montavista Software, Inc.");
  1019. module_param(edac_op_state, int, 0444);
  1020. MODULE_PARM_DESC(edac_op_state,
  1021. "EDAC Error Reporting state: 0=Poll, 2=Interrupt");