i3200_edac.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526
  1. /*
  2. * Intel 3200/3210 Memory Controller kernel module
  3. * Copyright (C) 2008-2009 Akamai Technologies, Inc.
  4. * Portions by Hitoshi Mitake <h.mitake@gmail.com>.
  5. *
  6. * This file may be distributed under the terms of the
  7. * GNU General Public License.
  8. */
  9. #include <linux/module.h>
  10. #include <linux/init.h>
  11. #include <linux/pci.h>
  12. #include <linux/pci_ids.h>
  13. #include <linux/edac.h>
  14. #include <linux/io.h>
  15. #include "edac_core.h"
  16. #define I3200_REVISION "1.1"
  17. #define EDAC_MOD_STR "i3200_edac"
  18. #define PCI_DEVICE_ID_INTEL_3200_HB 0x29f0
  19. #define I3200_RANKS 8
  20. #define I3200_RANKS_PER_CHANNEL 4
  21. #define I3200_CHANNELS 2
  22. /* Intel 3200 register addresses - device 0 function 0 - DRAM Controller */
  23. #define I3200_MCHBAR_LOW 0x48 /* MCH Memory Mapped Register BAR */
  24. #define I3200_MCHBAR_HIGH 0x4c
  25. #define I3200_MCHBAR_MASK 0xfffffc000ULL /* bits 35:14 */
  26. #define I3200_MMR_WINDOW_SIZE 16384
  27. #define I3200_TOM 0xa0 /* Top of Memory (16b)
  28. *
  29. * 15:10 reserved
  30. * 9:0 total populated physical memory
  31. */
  32. #define I3200_TOM_MASK 0x3ff /* bits 9:0 */
  33. #define I3200_TOM_SHIFT 26 /* 64MiB grain */
  34. #define I3200_ERRSTS 0xc8 /* Error Status Register (16b)
  35. *
  36. * 15 reserved
  37. * 14 Isochronous TBWRR Run Behind FIFO Full
  38. * (ITCV)
  39. * 13 Isochronous TBWRR Run Behind FIFO Put
  40. * (ITSTV)
  41. * 12 reserved
  42. * 11 MCH Thermal Sensor Event
  43. * for SMI/SCI/SERR (GTSE)
  44. * 10 reserved
  45. * 9 LOCK to non-DRAM Memory Flag (LCKF)
  46. * 8 reserved
  47. * 7 DRAM Throttle Flag (DTF)
  48. * 6:2 reserved
  49. * 1 Multi-bit DRAM ECC Error Flag (DMERR)
  50. * 0 Single-bit DRAM ECC Error Flag (DSERR)
  51. */
  52. #define I3200_ERRSTS_UE 0x0002
  53. #define I3200_ERRSTS_CE 0x0001
  54. #define I3200_ERRSTS_BITS (I3200_ERRSTS_UE | I3200_ERRSTS_CE)
  55. /* Intel MMIO register space - device 0 function 0 - MMR space */
  56. #define I3200_C0DRB 0x200 /* Channel 0 DRAM Rank Boundary (16b x 4)
  57. *
  58. * 15:10 reserved
  59. * 9:0 Channel 0 DRAM Rank Boundary Address
  60. */
  61. #define I3200_C1DRB 0x600 /* Channel 1 DRAM Rank Boundary (16b x 4) */
  62. #define I3200_DRB_MASK 0x3ff /* bits 9:0 */
  63. #define I3200_DRB_SHIFT 26 /* 64MiB grain */
  64. #define I3200_C0ECCERRLOG 0x280 /* Channel 0 ECC Error Log (64b)
  65. *
  66. * 63:48 Error Column Address (ERRCOL)
  67. * 47:32 Error Row Address (ERRROW)
  68. * 31:29 Error Bank Address (ERRBANK)
  69. * 28:27 Error Rank Address (ERRRANK)
  70. * 26:24 reserved
  71. * 23:16 Error Syndrome (ERRSYND)
  72. * 15: 2 reserved
  73. * 1 Multiple Bit Error Status (MERRSTS)
  74. * 0 Correctable Error Status (CERRSTS)
  75. */
  76. #define I3200_C1ECCERRLOG 0x680 /* Chan 1 ECC Error Log (64b) */
  77. #define I3200_ECCERRLOG_CE 0x1
  78. #define I3200_ECCERRLOG_UE 0x2
  79. #define I3200_ECCERRLOG_RANK_BITS 0x18000000
  80. #define I3200_ECCERRLOG_RANK_SHIFT 27
  81. #define I3200_ECCERRLOG_SYNDROME_BITS 0xff0000
  82. #define I3200_ECCERRLOG_SYNDROME_SHIFT 16
  83. #define I3200_CAPID0 0xe0 /* P.95 of spec for details */
  84. struct i3200_priv {
  85. void __iomem *window;
  86. };
  87. static int nr_channels;
  88. static int how_many_channels(struct pci_dev *pdev)
  89. {
  90. unsigned char capid0_8b; /* 8th byte of CAPID0 */
  91. pci_read_config_byte(pdev, I3200_CAPID0 + 8, &capid0_8b);
  92. if (capid0_8b & 0x20) { /* check DCD: Dual Channel Disable */
  93. debugf0("In single channel mode.\n");
  94. return 1;
  95. } else {
  96. debugf0("In dual channel mode.\n");
  97. return 2;
  98. }
  99. }
  100. static unsigned long eccerrlog_syndrome(u64 log)
  101. {
  102. return (log & I3200_ECCERRLOG_SYNDROME_BITS) >>
  103. I3200_ECCERRLOG_SYNDROME_SHIFT;
  104. }
  105. static int eccerrlog_row(int channel, u64 log)
  106. {
  107. u64 rank = ((log & I3200_ECCERRLOG_RANK_BITS) >>
  108. I3200_ECCERRLOG_RANK_SHIFT);
  109. return rank | (channel * I3200_RANKS_PER_CHANNEL);
  110. }
  111. enum i3200_chips {
  112. I3200 = 0,
  113. };
  114. struct i3200_dev_info {
  115. const char *ctl_name;
  116. };
  117. struct i3200_error_info {
  118. u16 errsts;
  119. u16 errsts2;
  120. u64 eccerrlog[I3200_CHANNELS];
  121. };
  122. static const struct i3200_dev_info i3200_devs[] = {
  123. [I3200] = {
  124. .ctl_name = "i3200"
  125. },
  126. };
  127. static struct pci_dev *mci_pdev;
  128. static int i3200_registered = 1;
  129. static void i3200_clear_error_info(struct mem_ctl_info *mci)
  130. {
  131. struct pci_dev *pdev;
  132. pdev = to_pci_dev(mci->dev);
  133. /*
  134. * Clear any error bits.
  135. * (Yes, we really clear bits by writing 1 to them.)
  136. */
  137. pci_write_bits16(pdev, I3200_ERRSTS, I3200_ERRSTS_BITS,
  138. I3200_ERRSTS_BITS);
  139. }
  140. static void i3200_get_and_clear_error_info(struct mem_ctl_info *mci,
  141. struct i3200_error_info *info)
  142. {
  143. struct pci_dev *pdev;
  144. struct i3200_priv *priv = mci->pvt_info;
  145. void __iomem *window = priv->window;
  146. pdev = to_pci_dev(mci->dev);
  147. /*
  148. * This is a mess because there is no atomic way to read all the
  149. * registers at once and the registers can transition from CE being
  150. * overwritten by UE.
  151. */
  152. pci_read_config_word(pdev, I3200_ERRSTS, &info->errsts);
  153. if (!(info->errsts & I3200_ERRSTS_BITS))
  154. return;
  155. info->eccerrlog[0] = readq(window + I3200_C0ECCERRLOG);
  156. if (nr_channels == 2)
  157. info->eccerrlog[1] = readq(window + I3200_C1ECCERRLOG);
  158. pci_read_config_word(pdev, I3200_ERRSTS, &info->errsts2);
  159. /*
  160. * If the error is the same for both reads then the first set
  161. * of reads is valid. If there is a change then there is a CE
  162. * with no info and the second set of reads is valid and
  163. * should be UE info.
  164. */
  165. if ((info->errsts ^ info->errsts2) & I3200_ERRSTS_BITS) {
  166. info->eccerrlog[0] = readq(window + I3200_C0ECCERRLOG);
  167. if (nr_channels == 2)
  168. info->eccerrlog[1] = readq(window + I3200_C1ECCERRLOG);
  169. }
  170. i3200_clear_error_info(mci);
  171. }
  172. static void i3200_process_error_info(struct mem_ctl_info *mci,
  173. struct i3200_error_info *info)
  174. {
  175. int channel;
  176. u64 log;
  177. if (!(info->errsts & I3200_ERRSTS_BITS))
  178. return;
  179. if ((info->errsts ^ info->errsts2) & I3200_ERRSTS_BITS) {
  180. edac_mc_handle_ce_no_info(mci, "UE overwrote CE");
  181. info->errsts = info->errsts2;
  182. }
  183. for (channel = 0; channel < nr_channels; channel++) {
  184. log = info->eccerrlog[channel];
  185. if (log & I3200_ECCERRLOG_UE) {
  186. edac_mc_handle_ue(mci, 0, 0,
  187. eccerrlog_row(channel, log),
  188. "i3200 UE");
  189. } else if (log & I3200_ECCERRLOG_CE) {
  190. edac_mc_handle_ce(mci, 0, 0,
  191. eccerrlog_syndrome(log),
  192. eccerrlog_row(channel, log), 0,
  193. "i3200 CE");
  194. }
  195. }
  196. }
  197. static void i3200_check(struct mem_ctl_info *mci)
  198. {
  199. struct i3200_error_info info;
  200. debugf1("MC%d: %s()\n", mci->mc_idx, __func__);
  201. i3200_get_and_clear_error_info(mci, &info);
  202. i3200_process_error_info(mci, &info);
  203. }
  204. void __iomem *i3200_map_mchbar(struct pci_dev *pdev)
  205. {
  206. union {
  207. u64 mchbar;
  208. struct {
  209. u32 mchbar_low;
  210. u32 mchbar_high;
  211. };
  212. } u;
  213. void __iomem *window;
  214. pci_read_config_dword(pdev, I3200_MCHBAR_LOW, &u.mchbar_low);
  215. pci_read_config_dword(pdev, I3200_MCHBAR_HIGH, &u.mchbar_high);
  216. u.mchbar &= I3200_MCHBAR_MASK;
  217. if (u.mchbar != (resource_size_t)u.mchbar) {
  218. printk(KERN_ERR
  219. "i3200: mmio space beyond accessible range (0x%llx)\n",
  220. (unsigned long long)u.mchbar);
  221. return NULL;
  222. }
  223. window = ioremap_nocache(u.mchbar, I3200_MMR_WINDOW_SIZE);
  224. if (!window)
  225. printk(KERN_ERR "i3200: cannot map mmio space at 0x%llx\n",
  226. (unsigned long long)u.mchbar);
  227. return window;
  228. }
  229. static void i3200_get_drbs(void __iomem *window,
  230. u16 drbs[I3200_CHANNELS][I3200_RANKS_PER_CHANNEL])
  231. {
  232. int i;
  233. for (i = 0; i < I3200_RANKS_PER_CHANNEL; i++) {
  234. drbs[0][i] = readw(window + I3200_C0DRB + 2*i) & I3200_DRB_MASK;
  235. drbs[1][i] = readw(window + I3200_C1DRB + 2*i) & I3200_DRB_MASK;
  236. }
  237. }
  238. static bool i3200_is_stacked(struct pci_dev *pdev,
  239. u16 drbs[I3200_CHANNELS][I3200_RANKS_PER_CHANNEL])
  240. {
  241. u16 tom;
  242. pci_read_config_word(pdev, I3200_TOM, &tom);
  243. tom &= I3200_TOM_MASK;
  244. return drbs[I3200_CHANNELS - 1][I3200_RANKS_PER_CHANNEL - 1] == tom;
  245. }
  246. static unsigned long drb_to_nr_pages(
  247. u16 drbs[I3200_CHANNELS][I3200_RANKS_PER_CHANNEL], bool stacked,
  248. int channel, int rank)
  249. {
  250. int n;
  251. n = drbs[channel][rank];
  252. if (rank > 0)
  253. n -= drbs[channel][rank - 1];
  254. if (stacked && (channel == 1) &&
  255. drbs[channel][rank] == drbs[channel][I3200_RANKS_PER_CHANNEL - 1])
  256. n -= drbs[0][I3200_RANKS_PER_CHANNEL - 1];
  257. n <<= (I3200_DRB_SHIFT - PAGE_SHIFT);
  258. return n;
  259. }
  260. static int i3200_probe1(struct pci_dev *pdev, int dev_idx)
  261. {
  262. int rc;
  263. int i;
  264. struct mem_ctl_info *mci = NULL;
  265. unsigned long last_page;
  266. u16 drbs[I3200_CHANNELS][I3200_RANKS_PER_CHANNEL];
  267. bool stacked;
  268. void __iomem *window;
  269. struct i3200_priv *priv;
  270. debugf0("MC: %s()\n", __func__);
  271. window = i3200_map_mchbar(pdev);
  272. if (!window)
  273. return -ENODEV;
  274. i3200_get_drbs(window, drbs);
  275. nr_channels = how_many_channels(pdev);
  276. mci = edac_mc_alloc(sizeof(struct i3200_priv), I3200_RANKS,
  277. nr_channels, 0);
  278. if (!mci)
  279. return -ENOMEM;
  280. debugf3("MC: %s(): init mci\n", __func__);
  281. mci->dev = &pdev->dev;
  282. mci->mtype_cap = MEM_FLAG_DDR2;
  283. mci->edac_ctl_cap = EDAC_FLAG_SECDED;
  284. mci->edac_cap = EDAC_FLAG_SECDED;
  285. mci->mod_name = EDAC_MOD_STR;
  286. mci->mod_ver = I3200_REVISION;
  287. mci->ctl_name = i3200_devs[dev_idx].ctl_name;
  288. mci->dev_name = pci_name(pdev);
  289. mci->edac_check = i3200_check;
  290. mci->ctl_page_to_phys = NULL;
  291. priv = mci->pvt_info;
  292. priv->window = window;
  293. stacked = i3200_is_stacked(pdev, drbs);
  294. /*
  295. * The dram rank boundary (DRB) reg values are boundary addresses
  296. * for each DRAM rank with a granularity of 64MB. DRB regs are
  297. * cumulative; the last one will contain the total memory
  298. * contained in all ranks.
  299. */
  300. last_page = -1UL;
  301. for (i = 0; i < mci->nr_csrows; i++) {
  302. unsigned long nr_pages;
  303. struct csrow_info *csrow = &mci->csrows[i];
  304. nr_pages = drb_to_nr_pages(drbs, stacked,
  305. i / I3200_RANKS_PER_CHANNEL,
  306. i % I3200_RANKS_PER_CHANNEL);
  307. if (nr_pages == 0) {
  308. csrow->mtype = MEM_EMPTY;
  309. continue;
  310. }
  311. csrow->first_page = last_page + 1;
  312. last_page += nr_pages;
  313. csrow->last_page = last_page;
  314. csrow->nr_pages = nr_pages;
  315. csrow->grain = nr_pages << PAGE_SHIFT;
  316. csrow->mtype = MEM_DDR2;
  317. csrow->dtype = DEV_UNKNOWN;
  318. csrow->edac_mode = EDAC_UNKNOWN;
  319. }
  320. i3200_clear_error_info(mci);
  321. rc = -ENODEV;
  322. if (edac_mc_add_mc(mci)) {
  323. debugf3("MC: %s(): failed edac_mc_add_mc()\n", __func__);
  324. goto fail;
  325. }
  326. /* get this far and it's successful */
  327. debugf3("MC: %s(): success\n", __func__);
  328. return 0;
  329. fail:
  330. iounmap(window);
  331. if (mci)
  332. edac_mc_free(mci);
  333. return rc;
  334. }
  335. static int __devinit i3200_init_one(struct pci_dev *pdev,
  336. const struct pci_device_id *ent)
  337. {
  338. int rc;
  339. debugf0("MC: %s()\n", __func__);
  340. if (pci_enable_device(pdev) < 0)
  341. return -EIO;
  342. rc = i3200_probe1(pdev, ent->driver_data);
  343. if (!mci_pdev)
  344. mci_pdev = pci_dev_get(pdev);
  345. return rc;
  346. }
  347. static void __devexit i3200_remove_one(struct pci_dev *pdev)
  348. {
  349. struct mem_ctl_info *mci;
  350. struct i3200_priv *priv;
  351. debugf0("%s()\n", __func__);
  352. mci = edac_mc_del_mc(&pdev->dev);
  353. if (!mci)
  354. return;
  355. priv = mci->pvt_info;
  356. iounmap(priv->window);
  357. edac_mc_free(mci);
  358. }
  359. static const struct pci_device_id i3200_pci_tbl[] __devinitdata = {
  360. {
  361. PCI_VEND_DEV(INTEL, 3200_HB), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  362. I3200},
  363. {
  364. 0,
  365. } /* 0 terminated list. */
  366. };
  367. MODULE_DEVICE_TABLE(pci, i3200_pci_tbl);
  368. static struct pci_driver i3200_driver = {
  369. .name = EDAC_MOD_STR,
  370. .probe = i3200_init_one,
  371. .remove = __devexit_p(i3200_remove_one),
  372. .id_table = i3200_pci_tbl,
  373. };
  374. static int __init i3200_init(void)
  375. {
  376. int pci_rc;
  377. debugf3("MC: %s()\n", __func__);
  378. /* Ensure that the OPSTATE is set correctly for POLL or NMI */
  379. opstate_init();
  380. pci_rc = pci_register_driver(&i3200_driver);
  381. if (pci_rc < 0)
  382. goto fail0;
  383. if (!mci_pdev) {
  384. i3200_registered = 0;
  385. mci_pdev = pci_get_device(PCI_VENDOR_ID_INTEL,
  386. PCI_DEVICE_ID_INTEL_3200_HB, NULL);
  387. if (!mci_pdev) {
  388. debugf0("i3200 pci_get_device fail\n");
  389. pci_rc = -ENODEV;
  390. goto fail1;
  391. }
  392. pci_rc = i3200_init_one(mci_pdev, i3200_pci_tbl);
  393. if (pci_rc < 0) {
  394. debugf0("i3200 init fail\n");
  395. pci_rc = -ENODEV;
  396. goto fail1;
  397. }
  398. }
  399. return 0;
  400. fail1:
  401. pci_unregister_driver(&i3200_driver);
  402. fail0:
  403. if (mci_pdev)
  404. pci_dev_put(mci_pdev);
  405. return pci_rc;
  406. }
  407. static void __exit i3200_exit(void)
  408. {
  409. debugf3("MC: %s()\n", __func__);
  410. pci_unregister_driver(&i3200_driver);
  411. if (!i3200_registered) {
  412. i3200_remove_one(mci_pdev);
  413. pci_dev_put(mci_pdev);
  414. }
  415. }
  416. module_init(i3200_init);
  417. module_exit(i3200_exit);
  418. MODULE_LICENSE("GPL");
  419. MODULE_AUTHOR("Akamai Technologies, Inc.");
  420. MODULE_DESCRIPTION("MC support for Intel 3200 memory hub controllers");
  421. module_param(edac_op_state, int, 0444);
  422. MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");