omap-sham.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP SHA1/MD5 HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as published
  11. * by the Free Software Foundation.
  12. *
  13. * Some ideas are from old omap-sha1-md5.c driver.
  14. */
  15. #define pr_fmt(fmt) "%s: " fmt, __func__
  16. #include <linux/err.h>
  17. #include <linux/device.h>
  18. #include <linux/module.h>
  19. #include <linux/init.h>
  20. #include <linux/errno.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/kernel.h>
  23. #include <linux/clk.h>
  24. #include <linux/irq.h>
  25. #include <linux/io.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/scatterlist.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/delay.h>
  30. #include <linux/crypto.h>
  31. #include <linux/cryptohash.h>
  32. #include <crypto/scatterwalk.h>
  33. #include <crypto/algapi.h>
  34. #include <crypto/sha.h>
  35. #include <crypto/hash.h>
  36. #include <crypto/internal/hash.h>
  37. #include <plat/cpu.h>
  38. #include <plat/dma.h>
  39. #include <mach/irqs.h>
  40. #define SHA_REG_DIGEST(x) (0x00 + ((x) * 0x04))
  41. #define SHA_REG_DIN(x) (0x1C + ((x) * 0x04))
  42. #define SHA1_MD5_BLOCK_SIZE SHA1_BLOCK_SIZE
  43. #define MD5_DIGEST_SIZE 16
  44. #define SHA_REG_DIGCNT 0x14
  45. #define SHA_REG_CTRL 0x18
  46. #define SHA_REG_CTRL_LENGTH (0xFFFFFFFF << 5)
  47. #define SHA_REG_CTRL_CLOSE_HASH (1 << 4)
  48. #define SHA_REG_CTRL_ALGO_CONST (1 << 3)
  49. #define SHA_REG_CTRL_ALGO (1 << 2)
  50. #define SHA_REG_CTRL_INPUT_READY (1 << 1)
  51. #define SHA_REG_CTRL_OUTPUT_READY (1 << 0)
  52. #define SHA_REG_REV 0x5C
  53. #define SHA_REG_REV_MAJOR 0xF0
  54. #define SHA_REG_REV_MINOR 0x0F
  55. #define SHA_REG_MASK 0x60
  56. #define SHA_REG_MASK_DMA_EN (1 << 3)
  57. #define SHA_REG_MASK_IT_EN (1 << 2)
  58. #define SHA_REG_MASK_SOFTRESET (1 << 1)
  59. #define SHA_REG_AUTOIDLE (1 << 0)
  60. #define SHA_REG_SYSSTATUS 0x64
  61. #define SHA_REG_SYSSTATUS_RESETDONE (1 << 0)
  62. #define DEFAULT_TIMEOUT_INTERVAL HZ
  63. #define FLAGS_FIRST 0x0001
  64. #define FLAGS_FINUP 0x0002
  65. #define FLAGS_FINAL 0x0004
  66. #define FLAGS_FAST 0x0008
  67. #define FLAGS_SHA1 0x0010
  68. #define FLAGS_DMA_ACTIVE 0x0020
  69. #define FLAGS_OUTPUT_READY 0x0040
  70. #define FLAGS_CLEAN 0x0080
  71. #define FLAGS_INIT 0x0100
  72. #define FLAGS_CPU 0x0200
  73. #define FLAGS_HMAC 0x0400
  74. /* 3rd byte */
  75. #define FLAGS_BUSY 16
  76. #define OP_UPDATE 1
  77. #define OP_FINAL 2
  78. struct omap_sham_dev;
  79. struct omap_sham_reqctx {
  80. struct omap_sham_dev *dd;
  81. unsigned long flags;
  82. unsigned long op;
  83. size_t digcnt;
  84. u8 *buffer;
  85. size_t bufcnt;
  86. size_t buflen;
  87. dma_addr_t dma_addr;
  88. /* walk state */
  89. struct scatterlist *sg;
  90. unsigned int offset; /* offset in current sg */
  91. unsigned int total; /* total request */
  92. };
  93. struct omap_sham_hmac_ctx {
  94. struct crypto_shash *shash;
  95. u8 ipad[SHA1_MD5_BLOCK_SIZE];
  96. u8 opad[SHA1_MD5_BLOCK_SIZE];
  97. };
  98. struct omap_sham_ctx {
  99. struct omap_sham_dev *dd;
  100. unsigned long flags;
  101. /* fallback stuff */
  102. struct crypto_shash *fallback;
  103. struct omap_sham_hmac_ctx base[0];
  104. };
  105. #define OMAP_SHAM_QUEUE_LENGTH 1
  106. struct omap_sham_dev {
  107. struct list_head list;
  108. unsigned long phys_base;
  109. struct device *dev;
  110. void __iomem *io_base;
  111. int irq;
  112. struct clk *iclk;
  113. spinlock_t lock;
  114. int dma;
  115. int dma_lch;
  116. struct tasklet_struct done_task;
  117. struct tasklet_struct queue_task;
  118. unsigned long flags;
  119. struct crypto_queue queue;
  120. struct ahash_request *req;
  121. };
  122. struct omap_sham_drv {
  123. struct list_head dev_list;
  124. spinlock_t lock;
  125. unsigned long flags;
  126. };
  127. static struct omap_sham_drv sham = {
  128. .dev_list = LIST_HEAD_INIT(sham.dev_list),
  129. .lock = __SPIN_LOCK_UNLOCKED(sham.lock),
  130. };
  131. static inline u32 omap_sham_read(struct omap_sham_dev *dd, u32 offset)
  132. {
  133. return __raw_readl(dd->io_base + offset);
  134. }
  135. static inline void omap_sham_write(struct omap_sham_dev *dd,
  136. u32 offset, u32 value)
  137. {
  138. __raw_writel(value, dd->io_base + offset);
  139. }
  140. static inline void omap_sham_write_mask(struct omap_sham_dev *dd, u32 address,
  141. u32 value, u32 mask)
  142. {
  143. u32 val;
  144. val = omap_sham_read(dd, address);
  145. val &= ~mask;
  146. val |= value;
  147. omap_sham_write(dd, address, val);
  148. }
  149. static inline int omap_sham_wait(struct omap_sham_dev *dd, u32 offset, u32 bit)
  150. {
  151. unsigned long timeout = jiffies + DEFAULT_TIMEOUT_INTERVAL;
  152. while (!(omap_sham_read(dd, offset) & bit)) {
  153. if (time_is_before_jiffies(timeout))
  154. return -ETIMEDOUT;
  155. }
  156. return 0;
  157. }
  158. static void omap_sham_copy_hash(struct ahash_request *req, int out)
  159. {
  160. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  161. u32 *hash = (u32 *)req->result;
  162. int i;
  163. if (likely(ctx->flags & FLAGS_SHA1)) {
  164. /* SHA1 results are in big endian */
  165. for (i = 0; i < SHA1_DIGEST_SIZE / sizeof(u32); i++)
  166. if (out)
  167. hash[i] = be32_to_cpu(omap_sham_read(ctx->dd,
  168. SHA_REG_DIGEST(i)));
  169. else
  170. omap_sham_write(ctx->dd, SHA_REG_DIGEST(i),
  171. cpu_to_be32(hash[i]));
  172. } else {
  173. /* MD5 results are in little endian */
  174. for (i = 0; i < MD5_DIGEST_SIZE / sizeof(u32); i++)
  175. if (out)
  176. hash[i] = le32_to_cpu(omap_sham_read(ctx->dd,
  177. SHA_REG_DIGEST(i)));
  178. else
  179. omap_sham_write(ctx->dd, SHA_REG_DIGEST(i),
  180. cpu_to_le32(hash[i]));
  181. }
  182. }
  183. static int omap_sham_write_ctrl(struct omap_sham_dev *dd, size_t length,
  184. int final, int dma)
  185. {
  186. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  187. u32 val = length << 5, mask;
  188. if (unlikely(!ctx->digcnt)) {
  189. clk_enable(dd->iclk);
  190. if (!(dd->flags & FLAGS_INIT)) {
  191. omap_sham_write_mask(dd, SHA_REG_MASK,
  192. SHA_REG_MASK_SOFTRESET, SHA_REG_MASK_SOFTRESET);
  193. if (omap_sham_wait(dd, SHA_REG_SYSSTATUS,
  194. SHA_REG_SYSSTATUS_RESETDONE))
  195. return -ETIMEDOUT;
  196. dd->flags |= FLAGS_INIT;
  197. }
  198. } else {
  199. omap_sham_write(dd, SHA_REG_DIGCNT, ctx->digcnt);
  200. }
  201. omap_sham_write_mask(dd, SHA_REG_MASK,
  202. SHA_REG_MASK_IT_EN | (dma ? SHA_REG_MASK_DMA_EN : 0),
  203. SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
  204. /*
  205. * Setting ALGO_CONST only for the first iteration
  206. * and CLOSE_HASH only for the last one.
  207. */
  208. if (ctx->flags & FLAGS_SHA1)
  209. val |= SHA_REG_CTRL_ALGO;
  210. if (!ctx->digcnt)
  211. val |= SHA_REG_CTRL_ALGO_CONST;
  212. if (final)
  213. val |= SHA_REG_CTRL_CLOSE_HASH;
  214. mask = SHA_REG_CTRL_ALGO_CONST | SHA_REG_CTRL_CLOSE_HASH |
  215. SHA_REG_CTRL_ALGO | SHA_REG_CTRL_LENGTH;
  216. omap_sham_write_mask(dd, SHA_REG_CTRL, val, mask);
  217. return 0;
  218. }
  219. static int omap_sham_xmit_cpu(struct omap_sham_dev *dd, const u8 *buf,
  220. size_t length, int final)
  221. {
  222. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  223. int err, count, len32;
  224. const u32 *buffer = (const u32 *)buf;
  225. dev_dbg(dd->dev, "xmit_cpu: digcnt: %d, length: %d, final: %d\n",
  226. ctx->digcnt, length, final);
  227. err = omap_sham_write_ctrl(dd, length, final, 0);
  228. if (err)
  229. return err;
  230. if (omap_sham_wait(dd, SHA_REG_CTRL, SHA_REG_CTRL_INPUT_READY))
  231. return -ETIMEDOUT;
  232. ctx->digcnt += length;
  233. if (final)
  234. ctx->flags |= FLAGS_FINAL; /* catch last interrupt */
  235. len32 = DIV_ROUND_UP(length, sizeof(u32));
  236. for (count = 0; count < len32; count++)
  237. omap_sham_write(dd, SHA_REG_DIN(count), buffer[count]);
  238. return -EINPROGRESS;
  239. }
  240. static int omap_sham_xmit_dma(struct omap_sham_dev *dd, dma_addr_t dma_addr,
  241. size_t length, int final)
  242. {
  243. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  244. int err, len32;
  245. dev_dbg(dd->dev, "xmit_dma: digcnt: %d, length: %d, final: %d\n",
  246. ctx->digcnt, length, final);
  247. /* flush cache entries related to our page */
  248. if (dma_addr == ctx->dma_addr)
  249. dma_sync_single_for_device(dd->dev, dma_addr, length,
  250. DMA_TO_DEVICE);
  251. len32 = DIV_ROUND_UP(length, sizeof(u32));
  252. omap_set_dma_transfer_params(dd->dma_lch, OMAP_DMA_DATA_TYPE_S32, len32,
  253. 1, OMAP_DMA_SYNC_PACKET, dd->dma,
  254. OMAP_DMA_DST_SYNC_PREFETCH);
  255. omap_set_dma_src_params(dd->dma_lch, 0, OMAP_DMA_AMODE_POST_INC,
  256. dma_addr, 0, 0);
  257. err = omap_sham_write_ctrl(dd, length, final, 1);
  258. if (err)
  259. return err;
  260. ctx->digcnt += length;
  261. if (final)
  262. ctx->flags |= FLAGS_FINAL; /* catch last interrupt */
  263. dd->flags |= FLAGS_DMA_ACTIVE;
  264. omap_start_dma(dd->dma_lch);
  265. return -EINPROGRESS;
  266. }
  267. static size_t omap_sham_append_buffer(struct omap_sham_reqctx *ctx,
  268. const u8 *data, size_t length)
  269. {
  270. size_t count = min(length, ctx->buflen - ctx->bufcnt);
  271. count = min(count, ctx->total);
  272. if (count <= 0)
  273. return 0;
  274. memcpy(ctx->buffer + ctx->bufcnt, data, count);
  275. ctx->bufcnt += count;
  276. return count;
  277. }
  278. static size_t omap_sham_append_sg(struct omap_sham_reqctx *ctx)
  279. {
  280. size_t count;
  281. while (ctx->sg) {
  282. count = omap_sham_append_buffer(ctx,
  283. sg_virt(ctx->sg) + ctx->offset,
  284. ctx->sg->length - ctx->offset);
  285. if (!count)
  286. break;
  287. ctx->offset += count;
  288. ctx->total -= count;
  289. if (ctx->offset == ctx->sg->length) {
  290. ctx->sg = sg_next(ctx->sg);
  291. if (ctx->sg)
  292. ctx->offset = 0;
  293. else
  294. ctx->total = 0;
  295. }
  296. }
  297. return 0;
  298. }
  299. static int omap_sham_update_dma_slow(struct omap_sham_dev *dd)
  300. {
  301. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  302. unsigned int final;
  303. size_t count;
  304. if (!ctx->total)
  305. return 0;
  306. omap_sham_append_sg(ctx);
  307. final = (ctx->flags & FLAGS_FINUP) && !ctx->total;
  308. dev_dbg(dd->dev, "slow: bufcnt: %u, digcnt: %d, final: %d\n",
  309. ctx->bufcnt, ctx->digcnt, final);
  310. if (final || (ctx->bufcnt == ctx->buflen && ctx->total)) {
  311. count = ctx->bufcnt;
  312. ctx->bufcnt = 0;
  313. return omap_sham_xmit_dma(dd, ctx->dma_addr, count, final);
  314. }
  315. return 0;
  316. }
  317. static int omap_sham_update_dma_fast(struct omap_sham_dev *dd)
  318. {
  319. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  320. unsigned int length;
  321. ctx->flags |= FLAGS_FAST;
  322. length = min(ctx->total, sg_dma_len(ctx->sg));
  323. ctx->total = length;
  324. if (!dma_map_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE)) {
  325. dev_err(dd->dev, "dma_map_sg error\n");
  326. return -EINVAL;
  327. }
  328. ctx->total -= length;
  329. return omap_sham_xmit_dma(dd, sg_dma_address(ctx->sg), length, 1);
  330. }
  331. static int omap_sham_update_cpu(struct omap_sham_dev *dd)
  332. {
  333. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  334. int bufcnt;
  335. omap_sham_append_sg(ctx);
  336. bufcnt = ctx->bufcnt;
  337. ctx->bufcnt = 0;
  338. return omap_sham_xmit_cpu(dd, ctx->buffer, bufcnt, 1);
  339. }
  340. static int omap_sham_update_dma_stop(struct omap_sham_dev *dd)
  341. {
  342. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  343. omap_stop_dma(dd->dma_lch);
  344. if (ctx->flags & FLAGS_FAST)
  345. dma_unmap_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE);
  346. return 0;
  347. }
  348. static void omap_sham_cleanup(struct ahash_request *req)
  349. {
  350. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  351. struct omap_sham_dev *dd = ctx->dd;
  352. unsigned long flags;
  353. spin_lock_irqsave(&dd->lock, flags);
  354. if (ctx->flags & FLAGS_CLEAN) {
  355. spin_unlock_irqrestore(&dd->lock, flags);
  356. return;
  357. }
  358. ctx->flags |= FLAGS_CLEAN;
  359. spin_unlock_irqrestore(&dd->lock, flags);
  360. if (ctx->digcnt)
  361. clk_disable(dd->iclk);
  362. if (ctx->dma_addr)
  363. dma_unmap_single(dd->dev, ctx->dma_addr, ctx->buflen,
  364. DMA_TO_DEVICE);
  365. if (ctx->buffer)
  366. free_page((unsigned long)ctx->buffer);
  367. dev_dbg(dd->dev, "digcnt: %d, bufcnt: %d\n", ctx->digcnt, ctx->bufcnt);
  368. }
  369. static int omap_sham_init(struct ahash_request *req)
  370. {
  371. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  372. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  373. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  374. struct omap_sham_dev *dd = NULL, *tmp;
  375. spin_lock_bh(&sham.lock);
  376. if (!tctx->dd) {
  377. list_for_each_entry(tmp, &sham.dev_list, list) {
  378. dd = tmp;
  379. break;
  380. }
  381. tctx->dd = dd;
  382. } else {
  383. dd = tctx->dd;
  384. }
  385. spin_unlock_bh(&sham.lock);
  386. ctx->dd = dd;
  387. ctx->flags = 0;
  388. ctx->flags |= FLAGS_FIRST;
  389. dev_dbg(dd->dev, "init: digest size: %d\n",
  390. crypto_ahash_digestsize(tfm));
  391. if (crypto_ahash_digestsize(tfm) == SHA1_DIGEST_SIZE)
  392. ctx->flags |= FLAGS_SHA1;
  393. ctx->bufcnt = 0;
  394. ctx->digcnt = 0;
  395. ctx->buflen = PAGE_SIZE;
  396. ctx->buffer = (void *)__get_free_page(
  397. (req->base.flags & CRYPTO_TFM_REQ_MAY_SLEEP) ?
  398. GFP_KERNEL : GFP_ATOMIC);
  399. if (!ctx->buffer)
  400. return -ENOMEM;
  401. ctx->dma_addr = dma_map_single(dd->dev, ctx->buffer, ctx->buflen,
  402. DMA_TO_DEVICE);
  403. if (dma_mapping_error(dd->dev, ctx->dma_addr)) {
  404. dev_err(dd->dev, "dma %u bytes error\n", ctx->buflen);
  405. free_page((unsigned long)ctx->buffer);
  406. return -EINVAL;
  407. }
  408. if (tctx->flags & FLAGS_HMAC) {
  409. struct omap_sham_hmac_ctx *bctx = tctx->base;
  410. memcpy(ctx->buffer, bctx->ipad, SHA1_MD5_BLOCK_SIZE);
  411. ctx->bufcnt = SHA1_MD5_BLOCK_SIZE;
  412. ctx->flags |= FLAGS_HMAC;
  413. }
  414. return 0;
  415. }
  416. static int omap_sham_update_req(struct omap_sham_dev *dd)
  417. {
  418. struct ahash_request *req = dd->req;
  419. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  420. int err;
  421. dev_dbg(dd->dev, "update_req: total: %u, digcnt: %d, finup: %d\n",
  422. ctx->total, ctx->digcnt, (ctx->flags & FLAGS_FINUP) != 0);
  423. if (ctx->flags & FLAGS_CPU)
  424. err = omap_sham_update_cpu(dd);
  425. else if (ctx->flags & FLAGS_FAST)
  426. err = omap_sham_update_dma_fast(dd);
  427. else
  428. err = omap_sham_update_dma_slow(dd);
  429. /* wait for dma completion before can take more data */
  430. dev_dbg(dd->dev, "update: err: %d, digcnt: %d\n", err, ctx->digcnt);
  431. return err;
  432. }
  433. static int omap_sham_final_req(struct omap_sham_dev *dd)
  434. {
  435. struct ahash_request *req = dd->req;
  436. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  437. int err = 0, use_dma = 1;
  438. if (ctx->bufcnt <= 64)
  439. /* faster to handle last block with cpu */
  440. use_dma = 0;
  441. if (use_dma)
  442. err = omap_sham_xmit_dma(dd, ctx->dma_addr, ctx->bufcnt, 1);
  443. else
  444. err = omap_sham_xmit_cpu(dd, ctx->buffer, ctx->bufcnt, 1);
  445. ctx->bufcnt = 0;
  446. if (err != -EINPROGRESS)
  447. omap_sham_cleanup(req);
  448. dev_dbg(dd->dev, "final_req: err: %d\n", err);
  449. return err;
  450. }
  451. static int omap_sham_finish_req_hmac(struct ahash_request *req)
  452. {
  453. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  454. struct omap_sham_hmac_ctx *bctx = tctx->base;
  455. int bs = crypto_shash_blocksize(bctx->shash);
  456. int ds = crypto_shash_digestsize(bctx->shash);
  457. struct {
  458. struct shash_desc shash;
  459. char ctx[crypto_shash_descsize(bctx->shash)];
  460. } desc;
  461. desc.shash.tfm = bctx->shash;
  462. desc.shash.flags = 0; /* not CRYPTO_TFM_REQ_MAY_SLEEP */
  463. return crypto_shash_init(&desc.shash) ?:
  464. crypto_shash_update(&desc.shash, bctx->opad, bs) ?:
  465. crypto_shash_finup(&desc.shash, req->result, ds, req->result);
  466. }
  467. static void omap_sham_finish_req(struct ahash_request *req, int err)
  468. {
  469. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  470. if (!err) {
  471. omap_sham_copy_hash(ctx->dd->req, 1);
  472. if (ctx->flags & FLAGS_HMAC)
  473. err = omap_sham_finish_req_hmac(req);
  474. }
  475. if (ctx->flags & FLAGS_FINAL)
  476. omap_sham_cleanup(req);
  477. clear_bit(FLAGS_BUSY, &ctx->dd->flags);
  478. if (req->base.complete)
  479. req->base.complete(&req->base, err);
  480. }
  481. static int omap_sham_handle_queue(struct omap_sham_dev *dd)
  482. {
  483. struct crypto_async_request *async_req, *backlog;
  484. struct omap_sham_reqctx *ctx;
  485. struct ahash_request *req, *prev_req;
  486. unsigned long flags;
  487. int err = 0;
  488. if (test_and_set_bit(FLAGS_BUSY, &dd->flags))
  489. return 0;
  490. spin_lock_irqsave(&dd->lock, flags);
  491. backlog = crypto_get_backlog(&dd->queue);
  492. async_req = crypto_dequeue_request(&dd->queue);
  493. if (!async_req)
  494. clear_bit(FLAGS_BUSY, &dd->flags);
  495. spin_unlock_irqrestore(&dd->lock, flags);
  496. if (!async_req)
  497. return 0;
  498. if (backlog)
  499. backlog->complete(backlog, -EINPROGRESS);
  500. req = ahash_request_cast(async_req);
  501. prev_req = dd->req;
  502. dd->req = req;
  503. ctx = ahash_request_ctx(req);
  504. dev_dbg(dd->dev, "handling new req, op: %lu, nbytes: %d\n",
  505. ctx->op, req->nbytes);
  506. if (req != prev_req && ctx->digcnt)
  507. /* request has changed - restore hash */
  508. omap_sham_copy_hash(req, 0);
  509. if (ctx->op == OP_UPDATE) {
  510. err = omap_sham_update_req(dd);
  511. if (err != -EINPROGRESS && (ctx->flags & FLAGS_FINUP))
  512. /* no final() after finup() */
  513. err = omap_sham_final_req(dd);
  514. } else if (ctx->op == OP_FINAL) {
  515. err = omap_sham_final_req(dd);
  516. }
  517. if (err != -EINPROGRESS) {
  518. /* done_task will not finish it, so do it here */
  519. omap_sham_finish_req(req, err);
  520. tasklet_schedule(&dd->queue_task);
  521. }
  522. dev_dbg(dd->dev, "exit, err: %d\n", err);
  523. return err;
  524. }
  525. static int omap_sham_enqueue(struct ahash_request *req, unsigned int op)
  526. {
  527. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  528. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  529. struct omap_sham_dev *dd = tctx->dd;
  530. unsigned long flags;
  531. int err;
  532. ctx->op = op;
  533. spin_lock_irqsave(&dd->lock, flags);
  534. err = ahash_enqueue_request(&dd->queue, req);
  535. spin_unlock_irqrestore(&dd->lock, flags);
  536. omap_sham_handle_queue(dd);
  537. return err;
  538. }
  539. static int omap_sham_update(struct ahash_request *req)
  540. {
  541. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  542. if (!req->nbytes)
  543. return 0;
  544. ctx->total = req->nbytes;
  545. ctx->sg = req->src;
  546. ctx->offset = 0;
  547. if (ctx->flags & FLAGS_FINUP) {
  548. if ((ctx->digcnt + ctx->bufcnt + ctx->total) < 9) {
  549. /*
  550. * OMAP HW accel works only with buffers >= 9
  551. * will switch to bypass in final()
  552. * final has the same request and data
  553. */
  554. omap_sham_append_sg(ctx);
  555. return 0;
  556. } else if (ctx->bufcnt + ctx->total <= 64) {
  557. ctx->flags |= FLAGS_CPU;
  558. } else if (!ctx->bufcnt && sg_is_last(ctx->sg)) {
  559. /* may be can use faster functions */
  560. int aligned = IS_ALIGNED((u32)ctx->sg->offset,
  561. sizeof(u32));
  562. if (aligned && (ctx->flags & FLAGS_FIRST))
  563. /* digest: first and final */
  564. ctx->flags |= FLAGS_FAST;
  565. ctx->flags &= ~FLAGS_FIRST;
  566. }
  567. } else if (ctx->bufcnt + ctx->total <= ctx->buflen) {
  568. /* if not finaup -> not fast */
  569. omap_sham_append_sg(ctx);
  570. return 0;
  571. }
  572. return omap_sham_enqueue(req, OP_UPDATE);
  573. }
  574. static int omap_sham_shash_digest(struct crypto_shash *shash, u32 flags,
  575. const u8 *data, unsigned int len, u8 *out)
  576. {
  577. struct {
  578. struct shash_desc shash;
  579. char ctx[crypto_shash_descsize(shash)];
  580. } desc;
  581. desc.shash.tfm = shash;
  582. desc.shash.flags = flags & CRYPTO_TFM_REQ_MAY_SLEEP;
  583. return crypto_shash_digest(&desc.shash, data, len, out);
  584. }
  585. static int omap_sham_final_shash(struct ahash_request *req)
  586. {
  587. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  588. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  589. return omap_sham_shash_digest(tctx->fallback, req->base.flags,
  590. ctx->buffer, ctx->bufcnt, req->result);
  591. }
  592. static int omap_sham_final(struct ahash_request *req)
  593. {
  594. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  595. int err = 0;
  596. ctx->flags |= FLAGS_FINUP;
  597. /* OMAP HW accel works only with buffers >= 9 */
  598. /* HMAC is always >= 9 because of ipad */
  599. if ((ctx->digcnt + ctx->bufcnt) < 9)
  600. err = omap_sham_final_shash(req);
  601. else if (ctx->bufcnt)
  602. return omap_sham_enqueue(req, OP_FINAL);
  603. omap_sham_cleanup(req);
  604. return err;
  605. }
  606. static int omap_sham_finup(struct ahash_request *req)
  607. {
  608. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  609. int err1, err2;
  610. ctx->flags |= FLAGS_FINUP;
  611. err1 = omap_sham_update(req);
  612. if (err1 == -EINPROGRESS)
  613. return err1;
  614. /*
  615. * final() has to be always called to cleanup resources
  616. * even if udpate() failed, except EINPROGRESS
  617. */
  618. err2 = omap_sham_final(req);
  619. return err1 ?: err2;
  620. }
  621. static int omap_sham_digest(struct ahash_request *req)
  622. {
  623. return omap_sham_init(req) ?: omap_sham_finup(req);
  624. }
  625. static int omap_sham_setkey(struct crypto_ahash *tfm, const u8 *key,
  626. unsigned int keylen)
  627. {
  628. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  629. struct omap_sham_hmac_ctx *bctx = tctx->base;
  630. int bs = crypto_shash_blocksize(bctx->shash);
  631. int ds = crypto_shash_digestsize(bctx->shash);
  632. int err, i;
  633. err = crypto_shash_setkey(tctx->fallback, key, keylen);
  634. if (err)
  635. return err;
  636. if (keylen > bs) {
  637. err = omap_sham_shash_digest(bctx->shash,
  638. crypto_shash_get_flags(bctx->shash),
  639. key, keylen, bctx->ipad);
  640. if (err)
  641. return err;
  642. keylen = ds;
  643. } else {
  644. memcpy(bctx->ipad, key, keylen);
  645. }
  646. memset(bctx->ipad + keylen, 0, bs - keylen);
  647. memcpy(bctx->opad, bctx->ipad, bs);
  648. for (i = 0; i < bs; i++) {
  649. bctx->ipad[i] ^= 0x36;
  650. bctx->opad[i] ^= 0x5c;
  651. }
  652. return err;
  653. }
  654. static int omap_sham_cra_init_alg(struct crypto_tfm *tfm, const char *alg_base)
  655. {
  656. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  657. const char *alg_name = crypto_tfm_alg_name(tfm);
  658. /* Allocate a fallback and abort if it failed. */
  659. tctx->fallback = crypto_alloc_shash(alg_name, 0,
  660. CRYPTO_ALG_NEED_FALLBACK);
  661. if (IS_ERR(tctx->fallback)) {
  662. pr_err("omap-sham: fallback driver '%s' "
  663. "could not be loaded.\n", alg_name);
  664. return PTR_ERR(tctx->fallback);
  665. }
  666. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  667. sizeof(struct omap_sham_reqctx));
  668. if (alg_base) {
  669. struct omap_sham_hmac_ctx *bctx = tctx->base;
  670. tctx->flags |= FLAGS_HMAC;
  671. bctx->shash = crypto_alloc_shash(alg_base, 0,
  672. CRYPTO_ALG_NEED_FALLBACK);
  673. if (IS_ERR(bctx->shash)) {
  674. pr_err("omap-sham: base driver '%s' "
  675. "could not be loaded.\n", alg_base);
  676. crypto_free_shash(tctx->fallback);
  677. return PTR_ERR(bctx->shash);
  678. }
  679. }
  680. return 0;
  681. }
  682. static int omap_sham_cra_init(struct crypto_tfm *tfm)
  683. {
  684. return omap_sham_cra_init_alg(tfm, NULL);
  685. }
  686. static int omap_sham_cra_sha1_init(struct crypto_tfm *tfm)
  687. {
  688. return omap_sham_cra_init_alg(tfm, "sha1");
  689. }
  690. static int omap_sham_cra_md5_init(struct crypto_tfm *tfm)
  691. {
  692. return omap_sham_cra_init_alg(tfm, "md5");
  693. }
  694. static void omap_sham_cra_exit(struct crypto_tfm *tfm)
  695. {
  696. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  697. crypto_free_shash(tctx->fallback);
  698. tctx->fallback = NULL;
  699. if (tctx->flags & FLAGS_HMAC) {
  700. struct omap_sham_hmac_ctx *bctx = tctx->base;
  701. crypto_free_shash(bctx->shash);
  702. }
  703. }
  704. static struct ahash_alg algs[] = {
  705. {
  706. .init = omap_sham_init,
  707. .update = omap_sham_update,
  708. .final = omap_sham_final,
  709. .finup = omap_sham_finup,
  710. .digest = omap_sham_digest,
  711. .halg.digestsize = SHA1_DIGEST_SIZE,
  712. .halg.base = {
  713. .cra_name = "sha1",
  714. .cra_driver_name = "omap-sha1",
  715. .cra_priority = 100,
  716. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  717. CRYPTO_ALG_ASYNC |
  718. CRYPTO_ALG_NEED_FALLBACK,
  719. .cra_blocksize = SHA1_BLOCK_SIZE,
  720. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  721. .cra_alignmask = 0,
  722. .cra_module = THIS_MODULE,
  723. .cra_init = omap_sham_cra_init,
  724. .cra_exit = omap_sham_cra_exit,
  725. }
  726. },
  727. {
  728. .init = omap_sham_init,
  729. .update = omap_sham_update,
  730. .final = omap_sham_final,
  731. .finup = omap_sham_finup,
  732. .digest = omap_sham_digest,
  733. .halg.digestsize = MD5_DIGEST_SIZE,
  734. .halg.base = {
  735. .cra_name = "md5",
  736. .cra_driver_name = "omap-md5",
  737. .cra_priority = 100,
  738. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  739. CRYPTO_ALG_ASYNC |
  740. CRYPTO_ALG_NEED_FALLBACK,
  741. .cra_blocksize = SHA1_BLOCK_SIZE,
  742. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  743. .cra_alignmask = 0,
  744. .cra_module = THIS_MODULE,
  745. .cra_init = omap_sham_cra_init,
  746. .cra_exit = omap_sham_cra_exit,
  747. }
  748. },
  749. {
  750. .init = omap_sham_init,
  751. .update = omap_sham_update,
  752. .final = omap_sham_final,
  753. .finup = omap_sham_finup,
  754. .digest = omap_sham_digest,
  755. .setkey = omap_sham_setkey,
  756. .halg.digestsize = SHA1_DIGEST_SIZE,
  757. .halg.base = {
  758. .cra_name = "hmac(sha1)",
  759. .cra_driver_name = "omap-hmac-sha1",
  760. .cra_priority = 100,
  761. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  762. CRYPTO_ALG_ASYNC |
  763. CRYPTO_ALG_NEED_FALLBACK,
  764. .cra_blocksize = SHA1_BLOCK_SIZE,
  765. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  766. sizeof(struct omap_sham_hmac_ctx),
  767. .cra_alignmask = 0,
  768. .cra_module = THIS_MODULE,
  769. .cra_init = omap_sham_cra_sha1_init,
  770. .cra_exit = omap_sham_cra_exit,
  771. }
  772. },
  773. {
  774. .init = omap_sham_init,
  775. .update = omap_sham_update,
  776. .final = omap_sham_final,
  777. .finup = omap_sham_finup,
  778. .digest = omap_sham_digest,
  779. .setkey = omap_sham_setkey,
  780. .halg.digestsize = MD5_DIGEST_SIZE,
  781. .halg.base = {
  782. .cra_name = "hmac(md5)",
  783. .cra_driver_name = "omap-hmac-md5",
  784. .cra_priority = 100,
  785. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  786. CRYPTO_ALG_ASYNC |
  787. CRYPTO_ALG_NEED_FALLBACK,
  788. .cra_blocksize = SHA1_BLOCK_SIZE,
  789. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  790. sizeof(struct omap_sham_hmac_ctx),
  791. .cra_alignmask = 0,
  792. .cra_module = THIS_MODULE,
  793. .cra_init = omap_sham_cra_md5_init,
  794. .cra_exit = omap_sham_cra_exit,
  795. }
  796. }
  797. };
  798. static void omap_sham_done_task(unsigned long data)
  799. {
  800. struct omap_sham_dev *dd = (struct omap_sham_dev *)data;
  801. struct ahash_request *req = dd->req;
  802. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  803. int ready = 1;
  804. if (ctx->flags & FLAGS_OUTPUT_READY) {
  805. ctx->flags &= ~FLAGS_OUTPUT_READY;
  806. ready = 1;
  807. }
  808. if (dd->flags & FLAGS_DMA_ACTIVE) {
  809. dd->flags &= ~FLAGS_DMA_ACTIVE;
  810. omap_sham_update_dma_stop(dd);
  811. omap_sham_update_dma_slow(dd);
  812. }
  813. if (ready && !(dd->flags & FLAGS_DMA_ACTIVE)) {
  814. dev_dbg(dd->dev, "update done\n");
  815. /* finish curent request */
  816. omap_sham_finish_req(req, 0);
  817. /* start new request */
  818. omap_sham_handle_queue(dd);
  819. }
  820. }
  821. static void omap_sham_queue_task(unsigned long data)
  822. {
  823. struct omap_sham_dev *dd = (struct omap_sham_dev *)data;
  824. omap_sham_handle_queue(dd);
  825. }
  826. static irqreturn_t omap_sham_irq(int irq, void *dev_id)
  827. {
  828. struct omap_sham_dev *dd = dev_id;
  829. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  830. if (!ctx) {
  831. dev_err(dd->dev, "unknown interrupt.\n");
  832. return IRQ_HANDLED;
  833. }
  834. if (unlikely(ctx->flags & FLAGS_FINAL))
  835. /* final -> allow device to go to power-saving mode */
  836. omap_sham_write_mask(dd, SHA_REG_CTRL, 0, SHA_REG_CTRL_LENGTH);
  837. omap_sham_write_mask(dd, SHA_REG_CTRL, SHA_REG_CTRL_OUTPUT_READY,
  838. SHA_REG_CTRL_OUTPUT_READY);
  839. omap_sham_read(dd, SHA_REG_CTRL);
  840. ctx->flags |= FLAGS_OUTPUT_READY;
  841. tasklet_schedule(&dd->done_task);
  842. return IRQ_HANDLED;
  843. }
  844. static void omap_sham_dma_callback(int lch, u16 ch_status, void *data)
  845. {
  846. struct omap_sham_dev *dd = data;
  847. if (likely(lch == dd->dma_lch))
  848. tasklet_schedule(&dd->done_task);
  849. }
  850. static int omap_sham_dma_init(struct omap_sham_dev *dd)
  851. {
  852. int err;
  853. dd->dma_lch = -1;
  854. err = omap_request_dma(dd->dma, dev_name(dd->dev),
  855. omap_sham_dma_callback, dd, &dd->dma_lch);
  856. if (err) {
  857. dev_err(dd->dev, "Unable to request DMA channel\n");
  858. return err;
  859. }
  860. omap_set_dma_dest_params(dd->dma_lch, 0,
  861. OMAP_DMA_AMODE_CONSTANT,
  862. dd->phys_base + SHA_REG_DIN(0), 0, 16);
  863. omap_set_dma_dest_burst_mode(dd->dma_lch,
  864. OMAP_DMA_DATA_BURST_16);
  865. omap_set_dma_src_burst_mode(dd->dma_lch,
  866. OMAP_DMA_DATA_BURST_4);
  867. return 0;
  868. }
  869. static void omap_sham_dma_cleanup(struct omap_sham_dev *dd)
  870. {
  871. if (dd->dma_lch >= 0) {
  872. omap_free_dma(dd->dma_lch);
  873. dd->dma_lch = -1;
  874. }
  875. }
  876. static int __devinit omap_sham_probe(struct platform_device *pdev)
  877. {
  878. struct omap_sham_dev *dd;
  879. struct device *dev = &pdev->dev;
  880. struct resource *res;
  881. int err, i, j;
  882. dd = kzalloc(sizeof(struct omap_sham_dev), GFP_KERNEL);
  883. if (dd == NULL) {
  884. dev_err(dev, "unable to alloc data struct.\n");
  885. err = -ENOMEM;
  886. goto data_err;
  887. }
  888. dd->dev = dev;
  889. platform_set_drvdata(pdev, dd);
  890. INIT_LIST_HEAD(&dd->list);
  891. spin_lock_init(&dd->lock);
  892. tasklet_init(&dd->done_task, omap_sham_done_task, (unsigned long)dd);
  893. tasklet_init(&dd->queue_task, omap_sham_queue_task, (unsigned long)dd);
  894. crypto_init_queue(&dd->queue, OMAP_SHAM_QUEUE_LENGTH);
  895. dd->irq = -1;
  896. /* Get the base address */
  897. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  898. if (!res) {
  899. dev_err(dev, "no MEM resource info\n");
  900. err = -ENODEV;
  901. goto res_err;
  902. }
  903. dd->phys_base = res->start;
  904. /* Get the DMA */
  905. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  906. if (!res) {
  907. dev_err(dev, "no DMA resource info\n");
  908. err = -ENODEV;
  909. goto res_err;
  910. }
  911. dd->dma = res->start;
  912. /* Get the IRQ */
  913. dd->irq = platform_get_irq(pdev, 0);
  914. if (dd->irq < 0) {
  915. dev_err(dev, "no IRQ resource info\n");
  916. err = dd->irq;
  917. goto res_err;
  918. }
  919. err = request_irq(dd->irq, omap_sham_irq,
  920. IRQF_TRIGGER_LOW, dev_name(dev), dd);
  921. if (err) {
  922. dev_err(dev, "unable to request irq.\n");
  923. goto res_err;
  924. }
  925. err = omap_sham_dma_init(dd);
  926. if (err)
  927. goto dma_err;
  928. /* Initializing the clock */
  929. dd->iclk = clk_get(dev, "ick");
  930. if (!dd->iclk) {
  931. dev_err(dev, "clock intialization failed.\n");
  932. err = -ENODEV;
  933. goto clk_err;
  934. }
  935. dd->io_base = ioremap(dd->phys_base, SZ_4K);
  936. if (!dd->io_base) {
  937. dev_err(dev, "can't ioremap\n");
  938. err = -ENOMEM;
  939. goto io_err;
  940. }
  941. clk_enable(dd->iclk);
  942. dev_info(dev, "hw accel on OMAP rev %u.%u\n",
  943. (omap_sham_read(dd, SHA_REG_REV) & SHA_REG_REV_MAJOR) >> 4,
  944. omap_sham_read(dd, SHA_REG_REV) & SHA_REG_REV_MINOR);
  945. clk_disable(dd->iclk);
  946. spin_lock(&sham.lock);
  947. list_add_tail(&dd->list, &sham.dev_list);
  948. spin_unlock(&sham.lock);
  949. for (i = 0; i < ARRAY_SIZE(algs); i++) {
  950. err = crypto_register_ahash(&algs[i]);
  951. if (err)
  952. goto err_algs;
  953. }
  954. return 0;
  955. err_algs:
  956. for (j = 0; j < i; j++)
  957. crypto_unregister_ahash(&algs[j]);
  958. iounmap(dd->io_base);
  959. io_err:
  960. clk_put(dd->iclk);
  961. clk_err:
  962. omap_sham_dma_cleanup(dd);
  963. dma_err:
  964. if (dd->irq >= 0)
  965. free_irq(dd->irq, dd);
  966. res_err:
  967. kfree(dd);
  968. dd = NULL;
  969. data_err:
  970. dev_err(dev, "initialization failed.\n");
  971. return err;
  972. }
  973. static int __devexit omap_sham_remove(struct platform_device *pdev)
  974. {
  975. static struct omap_sham_dev *dd;
  976. int i;
  977. dd = platform_get_drvdata(pdev);
  978. if (!dd)
  979. return -ENODEV;
  980. spin_lock(&sham.lock);
  981. list_del(&dd->list);
  982. spin_unlock(&sham.lock);
  983. for (i = 0; i < ARRAY_SIZE(algs); i++)
  984. crypto_unregister_ahash(&algs[i]);
  985. tasklet_kill(&dd->done_task);
  986. tasklet_kill(&dd->queue_task);
  987. iounmap(dd->io_base);
  988. clk_put(dd->iclk);
  989. omap_sham_dma_cleanup(dd);
  990. if (dd->irq >= 0)
  991. free_irq(dd->irq, dd);
  992. kfree(dd);
  993. dd = NULL;
  994. return 0;
  995. }
  996. static struct platform_driver omap_sham_driver = {
  997. .probe = omap_sham_probe,
  998. .remove = omap_sham_remove,
  999. .driver = {
  1000. .name = "omap-sham",
  1001. .owner = THIS_MODULE,
  1002. },
  1003. };
  1004. static int __init omap_sham_mod_init(void)
  1005. {
  1006. pr_info("loading %s driver\n", "omap-sham");
  1007. if (!cpu_class_is_omap2() ||
  1008. omap_type() != OMAP2_DEVICE_TYPE_SEC) {
  1009. pr_err("Unsupported cpu\n");
  1010. return -ENODEV;
  1011. }
  1012. return platform_driver_register(&omap_sham_driver);
  1013. }
  1014. static void __exit omap_sham_mod_exit(void)
  1015. {
  1016. platform_driver_unregister(&omap_sham_driver);
  1017. }
  1018. module_init(omap_sham_mod_init);
  1019. module_exit(omap_sham_mod_exit);
  1020. MODULE_DESCRIPTION("OMAP SHA1/MD5 hw acceleration support.");
  1021. MODULE_LICENSE("GPL v2");
  1022. MODULE_AUTHOR("Dmitry Kasatkin");