omap-aes.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP AES HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as published
  11. * by the Free Software Foundation.
  12. *
  13. */
  14. #define pr_fmt(fmt) "%s: " fmt, __func__
  15. #include <linux/err.h>
  16. #include <linux/module.h>
  17. #include <linux/init.h>
  18. #include <linux/errno.h>
  19. #include <linux/kernel.h>
  20. #include <linux/clk.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/scatterlist.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/io.h>
  25. #include <linux/crypto.h>
  26. #include <linux/interrupt.h>
  27. #include <crypto/scatterwalk.h>
  28. #include <crypto/aes.h>
  29. #include <plat/cpu.h>
  30. #include <plat/dma.h>
  31. /* OMAP TRM gives bitfields as start:end, where start is the higher bit
  32. number. For example 7:0 */
  33. #define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
  34. #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
  35. #define AES_REG_KEY(x) (0x1C - ((x ^ 0x01) * 0x04))
  36. #define AES_REG_IV(x) (0x20 + ((x) * 0x04))
  37. #define AES_REG_CTRL 0x30
  38. #define AES_REG_CTRL_CTR_WIDTH (1 << 7)
  39. #define AES_REG_CTRL_CTR (1 << 6)
  40. #define AES_REG_CTRL_CBC (1 << 5)
  41. #define AES_REG_CTRL_KEY_SIZE (3 << 3)
  42. #define AES_REG_CTRL_DIRECTION (1 << 2)
  43. #define AES_REG_CTRL_INPUT_READY (1 << 1)
  44. #define AES_REG_CTRL_OUTPUT_READY (1 << 0)
  45. #define AES_REG_DATA 0x34
  46. #define AES_REG_DATA_N(x) (0x34 + ((x) * 0x04))
  47. #define AES_REG_REV 0x44
  48. #define AES_REG_REV_MAJOR 0xF0
  49. #define AES_REG_REV_MINOR 0x0F
  50. #define AES_REG_MASK 0x48
  51. #define AES_REG_MASK_SIDLE (1 << 6)
  52. #define AES_REG_MASK_START (1 << 5)
  53. #define AES_REG_MASK_DMA_OUT_EN (1 << 3)
  54. #define AES_REG_MASK_DMA_IN_EN (1 << 2)
  55. #define AES_REG_MASK_SOFTRESET (1 << 1)
  56. #define AES_REG_AUTOIDLE (1 << 0)
  57. #define AES_REG_SYSSTATUS 0x4C
  58. #define AES_REG_SYSSTATUS_RESETDONE (1 << 0)
  59. #define DEFAULT_TIMEOUT (5*HZ)
  60. #define FLAGS_MODE_MASK 0x000f
  61. #define FLAGS_ENCRYPT BIT(0)
  62. #define FLAGS_CBC BIT(1)
  63. #define FLAGS_GIV BIT(2)
  64. #define FLAGS_NEW_KEY BIT(4)
  65. #define FLAGS_NEW_IV BIT(5)
  66. #define FLAGS_INIT BIT(6)
  67. #define FLAGS_FAST BIT(7)
  68. #define FLAGS_BUSY 8
  69. struct omap_aes_ctx {
  70. struct omap_aes_dev *dd;
  71. int keylen;
  72. u32 key[AES_KEYSIZE_256 / sizeof(u32)];
  73. unsigned long flags;
  74. };
  75. struct omap_aes_reqctx {
  76. unsigned long mode;
  77. };
  78. #define OMAP_AES_QUEUE_LENGTH 1
  79. #define OMAP_AES_CACHE_SIZE 0
  80. struct omap_aes_dev {
  81. struct list_head list;
  82. unsigned long phys_base;
  83. void __iomem *io_base;
  84. struct clk *iclk;
  85. struct omap_aes_ctx *ctx;
  86. struct device *dev;
  87. unsigned long flags;
  88. u32 *iv;
  89. u32 ctrl;
  90. spinlock_t lock;
  91. struct crypto_queue queue;
  92. struct tasklet_struct task;
  93. struct ablkcipher_request *req;
  94. size_t total;
  95. struct scatterlist *in_sg;
  96. size_t in_offset;
  97. struct scatterlist *out_sg;
  98. size_t out_offset;
  99. size_t buflen;
  100. void *buf_in;
  101. size_t dma_size;
  102. int dma_in;
  103. int dma_lch_in;
  104. dma_addr_t dma_addr_in;
  105. void *buf_out;
  106. int dma_out;
  107. int dma_lch_out;
  108. dma_addr_t dma_addr_out;
  109. };
  110. /* keep registered devices data here */
  111. static LIST_HEAD(dev_list);
  112. static DEFINE_SPINLOCK(list_lock);
  113. static inline u32 omap_aes_read(struct omap_aes_dev *dd, u32 offset)
  114. {
  115. return __raw_readl(dd->io_base + offset);
  116. }
  117. static inline void omap_aes_write(struct omap_aes_dev *dd, u32 offset,
  118. u32 value)
  119. {
  120. __raw_writel(value, dd->io_base + offset);
  121. }
  122. static inline void omap_aes_write_mask(struct omap_aes_dev *dd, u32 offset,
  123. u32 value, u32 mask)
  124. {
  125. u32 val;
  126. val = omap_aes_read(dd, offset);
  127. val &= ~mask;
  128. val |= value;
  129. omap_aes_write(dd, offset, val);
  130. }
  131. static void omap_aes_write_n(struct omap_aes_dev *dd, u32 offset,
  132. u32 *value, int count)
  133. {
  134. for (; count--; value++, offset += 4)
  135. omap_aes_write(dd, offset, *value);
  136. }
  137. static int omap_aes_wait(struct omap_aes_dev *dd, u32 offset, u32 bit)
  138. {
  139. unsigned long timeout = jiffies + DEFAULT_TIMEOUT;
  140. while (!(omap_aes_read(dd, offset) & bit)) {
  141. if (time_is_before_jiffies(timeout)) {
  142. dev_err(dd->dev, "omap-aes timeout\n");
  143. return -ETIMEDOUT;
  144. }
  145. }
  146. return 0;
  147. }
  148. static int omap_aes_hw_init(struct omap_aes_dev *dd)
  149. {
  150. int err = 0;
  151. clk_enable(dd->iclk);
  152. if (!(dd->flags & FLAGS_INIT)) {
  153. /* is it necessary to reset before every operation? */
  154. omap_aes_write_mask(dd, AES_REG_MASK, AES_REG_MASK_SOFTRESET,
  155. AES_REG_MASK_SOFTRESET);
  156. /*
  157. * prevent OCP bus error (SRESP) in case an access to the module
  158. * is performed while the module is coming out of soft reset
  159. */
  160. __asm__ __volatile__("nop");
  161. __asm__ __volatile__("nop");
  162. err = omap_aes_wait(dd, AES_REG_SYSSTATUS,
  163. AES_REG_SYSSTATUS_RESETDONE);
  164. if (!err)
  165. dd->flags |= FLAGS_INIT;
  166. }
  167. return err;
  168. }
  169. static void omap_aes_hw_cleanup(struct omap_aes_dev *dd)
  170. {
  171. clk_disable(dd->iclk);
  172. }
  173. static void omap_aes_write_ctrl(struct omap_aes_dev *dd)
  174. {
  175. unsigned int key32;
  176. int i;
  177. u32 val, mask;
  178. val = FLD_VAL(((dd->ctx->keylen >> 3) - 1), 4, 3);
  179. if (dd->flags & FLAGS_CBC)
  180. val |= AES_REG_CTRL_CBC;
  181. if (dd->flags & FLAGS_ENCRYPT)
  182. val |= AES_REG_CTRL_DIRECTION;
  183. if (dd->ctrl == val && !(dd->flags & FLAGS_NEW_IV) &&
  184. !(dd->ctx->flags & FLAGS_NEW_KEY))
  185. goto out;
  186. /* only need to write control registers for new settings */
  187. dd->ctrl = val;
  188. val = 0;
  189. if (dd->dma_lch_out >= 0)
  190. val |= AES_REG_MASK_DMA_OUT_EN;
  191. if (dd->dma_lch_in >= 0)
  192. val |= AES_REG_MASK_DMA_IN_EN;
  193. mask = AES_REG_MASK_DMA_IN_EN | AES_REG_MASK_DMA_OUT_EN;
  194. omap_aes_write_mask(dd, AES_REG_MASK, val, mask);
  195. pr_debug("Set key\n");
  196. key32 = dd->ctx->keylen / sizeof(u32);
  197. /* set a key */
  198. for (i = 0; i < key32; i++) {
  199. omap_aes_write(dd, AES_REG_KEY(i),
  200. __le32_to_cpu(dd->ctx->key[i]));
  201. }
  202. dd->ctx->flags &= ~FLAGS_NEW_KEY;
  203. if (dd->flags & FLAGS_NEW_IV) {
  204. pr_debug("Set IV\n");
  205. omap_aes_write_n(dd, AES_REG_IV(0), dd->iv, 4);
  206. dd->flags &= ~FLAGS_NEW_IV;
  207. }
  208. mask = AES_REG_CTRL_CBC | AES_REG_CTRL_DIRECTION |
  209. AES_REG_CTRL_KEY_SIZE;
  210. omap_aes_write_mask(dd, AES_REG_CTRL, dd->ctrl, mask);
  211. out:
  212. /* start DMA or disable idle mode */
  213. omap_aes_write_mask(dd, AES_REG_MASK, AES_REG_MASK_START,
  214. AES_REG_MASK_START);
  215. }
  216. static struct omap_aes_dev *omap_aes_find_dev(struct omap_aes_ctx *ctx)
  217. {
  218. struct omap_aes_dev *dd = NULL, *tmp;
  219. spin_lock_bh(&list_lock);
  220. if (!ctx->dd) {
  221. list_for_each_entry(tmp, &dev_list, list) {
  222. /* FIXME: take fist available aes core */
  223. dd = tmp;
  224. break;
  225. }
  226. ctx->dd = dd;
  227. } else {
  228. /* already found before */
  229. dd = ctx->dd;
  230. }
  231. spin_unlock_bh(&list_lock);
  232. return dd;
  233. }
  234. static void omap_aes_dma_callback(int lch, u16 ch_status, void *data)
  235. {
  236. struct omap_aes_dev *dd = data;
  237. if (lch == dd->dma_lch_out)
  238. tasklet_schedule(&dd->task);
  239. }
  240. static int omap_aes_dma_init(struct omap_aes_dev *dd)
  241. {
  242. int err = -ENOMEM;
  243. dd->dma_lch_out = -1;
  244. dd->dma_lch_in = -1;
  245. dd->buf_in = (void *)__get_free_pages(GFP_KERNEL, OMAP_AES_CACHE_SIZE);
  246. dd->buf_out = (void *)__get_free_pages(GFP_KERNEL, OMAP_AES_CACHE_SIZE);
  247. dd->buflen = PAGE_SIZE << OMAP_AES_CACHE_SIZE;
  248. dd->buflen &= ~(AES_BLOCK_SIZE - 1);
  249. if (!dd->buf_in || !dd->buf_out) {
  250. dev_err(dd->dev, "unable to alloc pages.\n");
  251. goto err_alloc;
  252. }
  253. /* MAP here */
  254. dd->dma_addr_in = dma_map_single(dd->dev, dd->buf_in, dd->buflen,
  255. DMA_TO_DEVICE);
  256. if (dma_mapping_error(dd->dev, dd->dma_addr_in)) {
  257. dev_err(dd->dev, "dma %d bytes error\n", dd->buflen);
  258. err = -EINVAL;
  259. goto err_map_in;
  260. }
  261. dd->dma_addr_out = dma_map_single(dd->dev, dd->buf_out, dd->buflen,
  262. DMA_FROM_DEVICE);
  263. if (dma_mapping_error(dd->dev, dd->dma_addr_out)) {
  264. dev_err(dd->dev, "dma %d bytes error\n", dd->buflen);
  265. err = -EINVAL;
  266. goto err_map_out;
  267. }
  268. err = omap_request_dma(dd->dma_in, "omap-aes-rx",
  269. omap_aes_dma_callback, dd, &dd->dma_lch_in);
  270. if (err) {
  271. dev_err(dd->dev, "Unable to request DMA channel\n");
  272. goto err_dma_in;
  273. }
  274. err = omap_request_dma(dd->dma_out, "omap-aes-tx",
  275. omap_aes_dma_callback, dd, &dd->dma_lch_out);
  276. if (err) {
  277. dev_err(dd->dev, "Unable to request DMA channel\n");
  278. goto err_dma_out;
  279. }
  280. omap_set_dma_dest_params(dd->dma_lch_in, 0, OMAP_DMA_AMODE_CONSTANT,
  281. dd->phys_base + AES_REG_DATA, 0, 4);
  282. omap_set_dma_dest_burst_mode(dd->dma_lch_in, OMAP_DMA_DATA_BURST_4);
  283. omap_set_dma_src_burst_mode(dd->dma_lch_in, OMAP_DMA_DATA_BURST_4);
  284. omap_set_dma_src_params(dd->dma_lch_out, 0, OMAP_DMA_AMODE_CONSTANT,
  285. dd->phys_base + AES_REG_DATA, 0, 4);
  286. omap_set_dma_src_burst_mode(dd->dma_lch_out, OMAP_DMA_DATA_BURST_4);
  287. omap_set_dma_dest_burst_mode(dd->dma_lch_out, OMAP_DMA_DATA_BURST_4);
  288. return 0;
  289. err_dma_out:
  290. omap_free_dma(dd->dma_lch_in);
  291. err_dma_in:
  292. dma_unmap_single(dd->dev, dd->dma_addr_out, dd->buflen,
  293. DMA_FROM_DEVICE);
  294. err_map_out:
  295. dma_unmap_single(dd->dev, dd->dma_addr_in, dd->buflen, DMA_TO_DEVICE);
  296. err_map_in:
  297. free_pages((unsigned long)dd->buf_out, OMAP_AES_CACHE_SIZE);
  298. free_pages((unsigned long)dd->buf_in, OMAP_AES_CACHE_SIZE);
  299. err_alloc:
  300. if (err)
  301. pr_err("error: %d\n", err);
  302. return err;
  303. }
  304. static void omap_aes_dma_cleanup(struct omap_aes_dev *dd)
  305. {
  306. omap_free_dma(dd->dma_lch_out);
  307. omap_free_dma(dd->dma_lch_in);
  308. dma_unmap_single(dd->dev, dd->dma_addr_out, dd->buflen,
  309. DMA_FROM_DEVICE);
  310. dma_unmap_single(dd->dev, dd->dma_addr_in, dd->buflen, DMA_TO_DEVICE);
  311. free_pages((unsigned long)dd->buf_out, OMAP_AES_CACHE_SIZE);
  312. free_pages((unsigned long)dd->buf_in, OMAP_AES_CACHE_SIZE);
  313. }
  314. static void sg_copy_buf(void *buf, struct scatterlist *sg,
  315. unsigned int start, unsigned int nbytes, int out)
  316. {
  317. struct scatter_walk walk;
  318. if (!nbytes)
  319. return;
  320. scatterwalk_start(&walk, sg);
  321. scatterwalk_advance(&walk, start);
  322. scatterwalk_copychunks(buf, &walk, nbytes, out);
  323. scatterwalk_done(&walk, out, 0);
  324. }
  325. static int sg_copy(struct scatterlist **sg, size_t *offset, void *buf,
  326. size_t buflen, size_t total, int out)
  327. {
  328. unsigned int count, off = 0;
  329. while (buflen && total) {
  330. count = min((*sg)->length - *offset, total);
  331. count = min(count, buflen);
  332. if (!count)
  333. return off;
  334. sg_copy_buf(buf + off, *sg, *offset, count, out);
  335. off += count;
  336. buflen -= count;
  337. *offset += count;
  338. total -= count;
  339. if (*offset == (*sg)->length) {
  340. *sg = sg_next(*sg);
  341. if (*sg)
  342. *offset = 0;
  343. else
  344. total = 0;
  345. }
  346. }
  347. return off;
  348. }
  349. static int omap_aes_crypt_dma(struct crypto_tfm *tfm, dma_addr_t dma_addr_in,
  350. dma_addr_t dma_addr_out, int length)
  351. {
  352. struct omap_aes_ctx *ctx = crypto_tfm_ctx(tfm);
  353. struct omap_aes_dev *dd = ctx->dd;
  354. int len32;
  355. pr_debug("len: %d\n", length);
  356. dd->dma_size = length;
  357. if (!(dd->flags & FLAGS_FAST))
  358. dma_sync_single_for_device(dd->dev, dma_addr_in, length,
  359. DMA_TO_DEVICE);
  360. len32 = DIV_ROUND_UP(length, sizeof(u32));
  361. /* IN */
  362. omap_set_dma_transfer_params(dd->dma_lch_in, OMAP_DMA_DATA_TYPE_S32,
  363. len32, 1, OMAP_DMA_SYNC_PACKET, dd->dma_in,
  364. OMAP_DMA_DST_SYNC);
  365. omap_set_dma_src_params(dd->dma_lch_in, 0, OMAP_DMA_AMODE_POST_INC,
  366. dma_addr_in, 0, 0);
  367. /* OUT */
  368. omap_set_dma_transfer_params(dd->dma_lch_out, OMAP_DMA_DATA_TYPE_S32,
  369. len32, 1, OMAP_DMA_SYNC_PACKET,
  370. dd->dma_out, OMAP_DMA_SRC_SYNC);
  371. omap_set_dma_dest_params(dd->dma_lch_out, 0, OMAP_DMA_AMODE_POST_INC,
  372. dma_addr_out, 0, 0);
  373. omap_start_dma(dd->dma_lch_in);
  374. omap_start_dma(dd->dma_lch_out);
  375. omap_aes_write_ctrl(dd);
  376. return 0;
  377. }
  378. static int omap_aes_crypt_dma_start(struct omap_aes_dev *dd)
  379. {
  380. struct crypto_tfm *tfm = crypto_ablkcipher_tfm(
  381. crypto_ablkcipher_reqtfm(dd->req));
  382. int err, fast = 0, in, out;
  383. size_t count;
  384. dma_addr_t addr_in, addr_out;
  385. pr_debug("total: %d\n", dd->total);
  386. if (sg_is_last(dd->in_sg) && sg_is_last(dd->out_sg)) {
  387. /* check for alignment */
  388. in = IS_ALIGNED((u32)dd->in_sg->offset, sizeof(u32));
  389. out = IS_ALIGNED((u32)dd->out_sg->offset, sizeof(u32));
  390. fast = in && out;
  391. }
  392. if (fast) {
  393. count = min(dd->total, sg_dma_len(dd->in_sg));
  394. count = min(count, sg_dma_len(dd->out_sg));
  395. if (count != dd->total)
  396. return -EINVAL;
  397. pr_debug("fast\n");
  398. err = dma_map_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  399. if (!err) {
  400. dev_err(dd->dev, "dma_map_sg() error\n");
  401. return -EINVAL;
  402. }
  403. err = dma_map_sg(dd->dev, dd->out_sg, 1, DMA_FROM_DEVICE);
  404. if (!err) {
  405. dev_err(dd->dev, "dma_map_sg() error\n");
  406. dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  407. return -EINVAL;
  408. }
  409. addr_in = sg_dma_address(dd->in_sg);
  410. addr_out = sg_dma_address(dd->out_sg);
  411. dd->flags |= FLAGS_FAST;
  412. } else {
  413. /* use cache buffers */
  414. count = sg_copy(&dd->in_sg, &dd->in_offset, dd->buf_in,
  415. dd->buflen, dd->total, 0);
  416. addr_in = dd->dma_addr_in;
  417. addr_out = dd->dma_addr_out;
  418. dd->flags &= ~FLAGS_FAST;
  419. }
  420. dd->total -= count;
  421. err = omap_aes_hw_init(dd);
  422. err = omap_aes_crypt_dma(tfm, addr_in, addr_out, count);
  423. return err;
  424. }
  425. static void omap_aes_finish_req(struct omap_aes_dev *dd, int err)
  426. {
  427. struct omap_aes_ctx *ctx;
  428. pr_debug("err: %d\n", err);
  429. ctx = crypto_ablkcipher_ctx(crypto_ablkcipher_reqtfm(dd->req));
  430. if (!dd->total)
  431. dd->req->base.complete(&dd->req->base, err);
  432. }
  433. static int omap_aes_crypt_dma_stop(struct omap_aes_dev *dd)
  434. {
  435. int err = 0;
  436. size_t count;
  437. pr_debug("total: %d\n", dd->total);
  438. omap_aes_write_mask(dd, AES_REG_MASK, 0, AES_REG_MASK_START);
  439. omap_aes_hw_cleanup(dd);
  440. omap_stop_dma(dd->dma_lch_in);
  441. omap_stop_dma(dd->dma_lch_out);
  442. if (dd->flags & FLAGS_FAST) {
  443. dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_FROM_DEVICE);
  444. dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  445. } else {
  446. dma_sync_single_for_device(dd->dev, dd->dma_addr_out,
  447. dd->dma_size, DMA_FROM_DEVICE);
  448. /* copy data */
  449. count = sg_copy(&dd->out_sg, &dd->out_offset, dd->buf_out,
  450. dd->buflen, dd->dma_size, 1);
  451. if (count != dd->dma_size) {
  452. err = -EINVAL;
  453. pr_err("not all data converted: %u\n", count);
  454. }
  455. }
  456. if (err || !dd->total)
  457. omap_aes_finish_req(dd, err);
  458. return err;
  459. }
  460. static int omap_aes_handle_req(struct omap_aes_dev *dd)
  461. {
  462. struct crypto_async_request *async_req, *backlog;
  463. struct omap_aes_ctx *ctx;
  464. struct omap_aes_reqctx *rctx;
  465. struct ablkcipher_request *req;
  466. unsigned long flags;
  467. if (dd->total)
  468. goto start;
  469. spin_lock_irqsave(&dd->lock, flags);
  470. backlog = crypto_get_backlog(&dd->queue);
  471. async_req = crypto_dequeue_request(&dd->queue);
  472. if (!async_req)
  473. clear_bit(FLAGS_BUSY, &dd->flags);
  474. spin_unlock_irqrestore(&dd->lock, flags);
  475. if (!async_req)
  476. return 0;
  477. if (backlog)
  478. backlog->complete(backlog, -EINPROGRESS);
  479. req = ablkcipher_request_cast(async_req);
  480. pr_debug("get new req\n");
  481. /* assign new request to device */
  482. dd->req = req;
  483. dd->total = req->nbytes;
  484. dd->in_offset = 0;
  485. dd->in_sg = req->src;
  486. dd->out_offset = 0;
  487. dd->out_sg = req->dst;
  488. rctx = ablkcipher_request_ctx(req);
  489. ctx = crypto_ablkcipher_ctx(crypto_ablkcipher_reqtfm(req));
  490. rctx->mode &= FLAGS_MODE_MASK;
  491. dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;
  492. dd->iv = req->info;
  493. if ((dd->flags & FLAGS_CBC) && dd->iv)
  494. dd->flags |= FLAGS_NEW_IV;
  495. else
  496. dd->flags &= ~FLAGS_NEW_IV;
  497. ctx->dd = dd;
  498. if (dd->ctx != ctx) {
  499. /* assign new context to device */
  500. dd->ctx = ctx;
  501. ctx->flags |= FLAGS_NEW_KEY;
  502. }
  503. if (!IS_ALIGNED(req->nbytes, AES_BLOCK_SIZE))
  504. pr_err("request size is not exact amount of AES blocks\n");
  505. start:
  506. return omap_aes_crypt_dma_start(dd);
  507. }
  508. static void omap_aes_task(unsigned long data)
  509. {
  510. struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
  511. int err;
  512. pr_debug("enter\n");
  513. err = omap_aes_crypt_dma_stop(dd);
  514. err = omap_aes_handle_req(dd);
  515. pr_debug("exit\n");
  516. }
  517. static int omap_aes_crypt(struct ablkcipher_request *req, unsigned long mode)
  518. {
  519. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
  520. crypto_ablkcipher_reqtfm(req));
  521. struct omap_aes_reqctx *rctx = ablkcipher_request_ctx(req);
  522. struct omap_aes_dev *dd;
  523. unsigned long flags;
  524. int err;
  525. pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->nbytes,
  526. !!(mode & FLAGS_ENCRYPT),
  527. !!(mode & FLAGS_CBC));
  528. dd = omap_aes_find_dev(ctx);
  529. if (!dd)
  530. return -ENODEV;
  531. rctx->mode = mode;
  532. spin_lock_irqsave(&dd->lock, flags);
  533. err = ablkcipher_enqueue_request(&dd->queue, req);
  534. spin_unlock_irqrestore(&dd->lock, flags);
  535. if (!test_and_set_bit(FLAGS_BUSY, &dd->flags))
  536. omap_aes_handle_req(dd);
  537. pr_debug("exit\n");
  538. return err;
  539. }
  540. /* ********************** ALG API ************************************ */
  541. static int omap_aes_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
  542. unsigned int keylen)
  543. {
  544. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(tfm);
  545. if (keylen != AES_KEYSIZE_128 && keylen != AES_KEYSIZE_192 &&
  546. keylen != AES_KEYSIZE_256)
  547. return -EINVAL;
  548. pr_debug("enter, keylen: %d\n", keylen);
  549. memcpy(ctx->key, key, keylen);
  550. ctx->keylen = keylen;
  551. ctx->flags |= FLAGS_NEW_KEY;
  552. return 0;
  553. }
  554. static int omap_aes_ecb_encrypt(struct ablkcipher_request *req)
  555. {
  556. return omap_aes_crypt(req, FLAGS_ENCRYPT);
  557. }
  558. static int omap_aes_ecb_decrypt(struct ablkcipher_request *req)
  559. {
  560. return omap_aes_crypt(req, 0);
  561. }
  562. static int omap_aes_cbc_encrypt(struct ablkcipher_request *req)
  563. {
  564. return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
  565. }
  566. static int omap_aes_cbc_decrypt(struct ablkcipher_request *req)
  567. {
  568. return omap_aes_crypt(req, FLAGS_CBC);
  569. }
  570. static int omap_aes_cra_init(struct crypto_tfm *tfm)
  571. {
  572. pr_debug("enter\n");
  573. tfm->crt_ablkcipher.reqsize = sizeof(struct omap_aes_reqctx);
  574. return 0;
  575. }
  576. static void omap_aes_cra_exit(struct crypto_tfm *tfm)
  577. {
  578. pr_debug("enter\n");
  579. }
  580. /* ********************** ALGS ************************************ */
  581. static struct crypto_alg algs[] = {
  582. {
  583. .cra_name = "ecb(aes)",
  584. .cra_driver_name = "ecb-aes-omap",
  585. .cra_priority = 100,
  586. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  587. .cra_blocksize = AES_BLOCK_SIZE,
  588. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  589. .cra_alignmask = 0,
  590. .cra_type = &crypto_ablkcipher_type,
  591. .cra_module = THIS_MODULE,
  592. .cra_init = omap_aes_cra_init,
  593. .cra_exit = omap_aes_cra_exit,
  594. .cra_u.ablkcipher = {
  595. .min_keysize = AES_MIN_KEY_SIZE,
  596. .max_keysize = AES_MAX_KEY_SIZE,
  597. .setkey = omap_aes_setkey,
  598. .encrypt = omap_aes_ecb_encrypt,
  599. .decrypt = omap_aes_ecb_decrypt,
  600. }
  601. },
  602. {
  603. .cra_name = "cbc(aes)",
  604. .cra_driver_name = "cbc-aes-omap",
  605. .cra_priority = 100,
  606. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  607. .cra_blocksize = AES_BLOCK_SIZE,
  608. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  609. .cra_alignmask = 0,
  610. .cra_type = &crypto_ablkcipher_type,
  611. .cra_module = THIS_MODULE,
  612. .cra_init = omap_aes_cra_init,
  613. .cra_exit = omap_aes_cra_exit,
  614. .cra_u.ablkcipher = {
  615. .min_keysize = AES_MIN_KEY_SIZE,
  616. .max_keysize = AES_MAX_KEY_SIZE,
  617. .ivsize = AES_BLOCK_SIZE,
  618. .setkey = omap_aes_setkey,
  619. .encrypt = omap_aes_cbc_encrypt,
  620. .decrypt = omap_aes_cbc_decrypt,
  621. }
  622. }
  623. };
  624. static int omap_aes_probe(struct platform_device *pdev)
  625. {
  626. struct device *dev = &pdev->dev;
  627. struct omap_aes_dev *dd;
  628. struct resource *res;
  629. int err = -ENOMEM, i, j;
  630. u32 reg;
  631. dd = kzalloc(sizeof(struct omap_aes_dev), GFP_KERNEL);
  632. if (dd == NULL) {
  633. dev_err(dev, "unable to alloc data struct.\n");
  634. goto err_data;
  635. }
  636. dd->dev = dev;
  637. platform_set_drvdata(pdev, dd);
  638. spin_lock_init(&dd->lock);
  639. crypto_init_queue(&dd->queue, OMAP_AES_QUEUE_LENGTH);
  640. /* Get the base address */
  641. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  642. if (!res) {
  643. dev_err(dev, "invalid resource type\n");
  644. err = -ENODEV;
  645. goto err_res;
  646. }
  647. dd->phys_base = res->start;
  648. /* Get the DMA */
  649. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  650. if (!res)
  651. dev_info(dev, "no DMA info\n");
  652. else
  653. dd->dma_out = res->start;
  654. /* Get the DMA */
  655. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  656. if (!res)
  657. dev_info(dev, "no DMA info\n");
  658. else
  659. dd->dma_in = res->start;
  660. /* Initializing the clock */
  661. dd->iclk = clk_get(dev, "ick");
  662. if (!dd->iclk) {
  663. dev_err(dev, "clock intialization failed.\n");
  664. err = -ENODEV;
  665. goto err_res;
  666. }
  667. dd->io_base = ioremap(dd->phys_base, SZ_4K);
  668. if (!dd->io_base) {
  669. dev_err(dev, "can't ioremap\n");
  670. err = -ENOMEM;
  671. goto err_io;
  672. }
  673. clk_enable(dd->iclk);
  674. reg = omap_aes_read(dd, AES_REG_REV);
  675. dev_info(dev, "OMAP AES hw accel rev: %u.%u\n",
  676. (reg & AES_REG_REV_MAJOR) >> 4, reg & AES_REG_REV_MINOR);
  677. clk_disable(dd->iclk);
  678. tasklet_init(&dd->task, omap_aes_task, (unsigned long)dd);
  679. err = omap_aes_dma_init(dd);
  680. if (err)
  681. goto err_dma;
  682. INIT_LIST_HEAD(&dd->list);
  683. spin_lock(&list_lock);
  684. list_add_tail(&dd->list, &dev_list);
  685. spin_unlock(&list_lock);
  686. for (i = 0; i < ARRAY_SIZE(algs); i++) {
  687. pr_debug("i: %d\n", i);
  688. INIT_LIST_HEAD(&algs[i].cra_list);
  689. err = crypto_register_alg(&algs[i]);
  690. if (err)
  691. goto err_algs;
  692. }
  693. pr_info("probe() done\n");
  694. return 0;
  695. err_algs:
  696. for (j = 0; j < i; j++)
  697. crypto_unregister_alg(&algs[j]);
  698. omap_aes_dma_cleanup(dd);
  699. err_dma:
  700. tasklet_kill(&dd->task);
  701. iounmap(dd->io_base);
  702. err_io:
  703. clk_put(dd->iclk);
  704. err_res:
  705. kfree(dd);
  706. dd = NULL;
  707. err_data:
  708. dev_err(dev, "initialization failed.\n");
  709. return err;
  710. }
  711. static int omap_aes_remove(struct platform_device *pdev)
  712. {
  713. struct omap_aes_dev *dd = platform_get_drvdata(pdev);
  714. int i;
  715. if (!dd)
  716. return -ENODEV;
  717. spin_lock(&list_lock);
  718. list_del(&dd->list);
  719. spin_unlock(&list_lock);
  720. for (i = 0; i < ARRAY_SIZE(algs); i++)
  721. crypto_unregister_alg(&algs[i]);
  722. tasklet_kill(&dd->task);
  723. omap_aes_dma_cleanup(dd);
  724. iounmap(dd->io_base);
  725. clk_put(dd->iclk);
  726. kfree(dd);
  727. dd = NULL;
  728. return 0;
  729. }
  730. static struct platform_driver omap_aes_driver = {
  731. .probe = omap_aes_probe,
  732. .remove = omap_aes_remove,
  733. .driver = {
  734. .name = "omap-aes",
  735. .owner = THIS_MODULE,
  736. },
  737. };
  738. static int __init omap_aes_mod_init(void)
  739. {
  740. pr_info("loading %s driver\n", "omap-aes");
  741. if (!cpu_class_is_omap2() || omap_type() != OMAP2_DEVICE_TYPE_SEC) {
  742. pr_err("Unsupported cpu\n");
  743. return -ENODEV;
  744. }
  745. return platform_driver_register(&omap_aes_driver);
  746. }
  747. static void __exit omap_aes_mod_exit(void)
  748. {
  749. platform_driver_unregister(&omap_aes_driver);
  750. }
  751. module_init(omap_aes_mod_init);
  752. module_exit(omap_aes_mod_exit);
  753. MODULE_DESCRIPTION("OMAP AES hw acceleration support.");
  754. MODULE_LICENSE("GPL v2");
  755. MODULE_AUTHOR("Dmitry Kasatkin");