intel-gtt.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/pagemap.h>
  22. #include <linux/agp_backend.h>
  23. #include <asm/smp.h>
  24. #include "agp.h"
  25. #include "intel-agp.h"
  26. #include <drm/intel-gtt.h>
  27. /*
  28. * If we have Intel graphics, we're not going to have anything other than
  29. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  30. * on the Intel IOMMU support (CONFIG_DMAR).
  31. * Only newer chipsets need to bother with this, of course.
  32. */
  33. #ifdef CONFIG_DMAR
  34. #define USE_PCI_DMA_API 1
  35. #else
  36. #define USE_PCI_DMA_API 0
  37. #endif
  38. struct intel_gtt_driver {
  39. unsigned int gen : 8;
  40. unsigned int is_g33 : 1;
  41. unsigned int is_pineview : 1;
  42. unsigned int is_ironlake : 1;
  43. unsigned int has_pgtbl_enable : 1;
  44. unsigned int dma_mask_size : 8;
  45. /* Chipset specific GTT setup */
  46. int (*setup)(void);
  47. /* This should undo anything done in ->setup() save the unmapping
  48. * of the mmio register file, that's done in the generic code. */
  49. void (*cleanup)(void);
  50. void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
  51. /* Flags is a more or less chipset specific opaque value.
  52. * For chipsets that need to support old ums (non-gem) code, this
  53. * needs to be identical to the various supported agp memory types! */
  54. bool (*check_flags)(unsigned int flags);
  55. void (*chipset_flush)(void);
  56. };
  57. static struct _intel_private {
  58. struct intel_gtt base;
  59. const struct intel_gtt_driver *driver;
  60. struct pci_dev *pcidev; /* device one */
  61. struct pci_dev *bridge_dev;
  62. u8 __iomem *registers;
  63. phys_addr_t gtt_bus_addr;
  64. phys_addr_t gma_bus_addr;
  65. u32 PGETBL_save;
  66. u32 __iomem *gtt; /* I915G */
  67. int num_dcache_entries;
  68. union {
  69. void __iomem *i9xx_flush_page;
  70. void *i8xx_flush_page;
  71. };
  72. char *i81x_gtt_table;
  73. struct page *i8xx_page;
  74. struct resource ifp_resource;
  75. int resource_valid;
  76. struct page *scratch_page;
  77. dma_addr_t scratch_page_dma;
  78. } intel_private;
  79. #define INTEL_GTT_GEN intel_private.driver->gen
  80. #define IS_G33 intel_private.driver->is_g33
  81. #define IS_PINEVIEW intel_private.driver->is_pineview
  82. #define IS_IRONLAKE intel_private.driver->is_ironlake
  83. #define HAS_PGTBL_EN intel_private.driver->has_pgtbl_enable
  84. int intel_gtt_map_memory(struct page **pages, unsigned int num_entries,
  85. struct scatterlist **sg_list, int *num_sg)
  86. {
  87. struct sg_table st;
  88. struct scatterlist *sg;
  89. int i;
  90. if (*sg_list)
  91. return 0; /* already mapped (for e.g. resume */
  92. DBG("try mapping %lu pages\n", (unsigned long)num_entries);
  93. if (sg_alloc_table(&st, num_entries, GFP_KERNEL))
  94. goto err;
  95. *sg_list = sg = st.sgl;
  96. for (i = 0 ; i < num_entries; i++, sg = sg_next(sg))
  97. sg_set_page(sg, pages[i], PAGE_SIZE, 0);
  98. *num_sg = pci_map_sg(intel_private.pcidev, *sg_list,
  99. num_entries, PCI_DMA_BIDIRECTIONAL);
  100. if (unlikely(!*num_sg))
  101. goto err;
  102. return 0;
  103. err:
  104. sg_free_table(&st);
  105. return -ENOMEM;
  106. }
  107. EXPORT_SYMBOL(intel_gtt_map_memory);
  108. void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
  109. {
  110. struct sg_table st;
  111. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  112. pci_unmap_sg(intel_private.pcidev, sg_list,
  113. num_sg, PCI_DMA_BIDIRECTIONAL);
  114. st.sgl = sg_list;
  115. st.orig_nents = st.nents = num_sg;
  116. sg_free_table(&st);
  117. }
  118. EXPORT_SYMBOL(intel_gtt_unmap_memory);
  119. static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  120. {
  121. return;
  122. }
  123. /* Exists to support ARGB cursors */
  124. static struct page *i8xx_alloc_pages(void)
  125. {
  126. struct page *page;
  127. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  128. if (page == NULL)
  129. return NULL;
  130. if (set_pages_uc(page, 4) < 0) {
  131. set_pages_wb(page, 4);
  132. __free_pages(page, 2);
  133. return NULL;
  134. }
  135. get_page(page);
  136. atomic_inc(&agp_bridge->current_memory_agp);
  137. return page;
  138. }
  139. static void i8xx_destroy_pages(struct page *page)
  140. {
  141. if (page == NULL)
  142. return;
  143. set_pages_wb(page, 4);
  144. put_page(page);
  145. __free_pages(page, 2);
  146. atomic_dec(&agp_bridge->current_memory_agp);
  147. }
  148. #define I810_GTT_ORDER 4
  149. static int i810_setup(void)
  150. {
  151. u32 reg_addr;
  152. char *gtt_table;
  153. /* i81x does not preallocate the gtt. It's always 64kb in size. */
  154. gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
  155. if (gtt_table == NULL)
  156. return -ENOMEM;
  157. intel_private.i81x_gtt_table = gtt_table;
  158. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  159. reg_addr &= 0xfff80000;
  160. intel_private.registers = ioremap(reg_addr, KB(64));
  161. if (!intel_private.registers)
  162. return -ENOMEM;
  163. writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
  164. intel_private.registers+I810_PGETBL_CTL);
  165. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  166. if ((readl(intel_private.registers+I810_DRAM_CTL)
  167. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  168. dev_info(&intel_private.pcidev->dev,
  169. "detected 4MB dedicated video ram\n");
  170. intel_private.num_dcache_entries = 1024;
  171. }
  172. return 0;
  173. }
  174. static void i810_cleanup(void)
  175. {
  176. writel(0, intel_private.registers+I810_PGETBL_CTL);
  177. free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
  178. }
  179. static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
  180. int type)
  181. {
  182. int i;
  183. if ((pg_start + mem->page_count)
  184. > intel_private.num_dcache_entries)
  185. return -EINVAL;
  186. if (!mem->is_flushed)
  187. global_cache_flush();
  188. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  189. dma_addr_t addr = i << PAGE_SHIFT;
  190. intel_private.driver->write_entry(addr,
  191. i, type);
  192. }
  193. readl(intel_private.gtt+i-1);
  194. return 0;
  195. }
  196. /*
  197. * The i810/i830 requires a physical address to program its mouse
  198. * pointer into hardware.
  199. * However the Xserver still writes to it through the agp aperture.
  200. */
  201. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  202. {
  203. struct agp_memory *new;
  204. struct page *page;
  205. switch (pg_count) {
  206. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  207. break;
  208. case 4:
  209. /* kludge to get 4 physical pages for ARGB cursor */
  210. page = i8xx_alloc_pages();
  211. break;
  212. default:
  213. return NULL;
  214. }
  215. if (page == NULL)
  216. return NULL;
  217. new = agp_create_memory(pg_count);
  218. if (new == NULL)
  219. return NULL;
  220. new->pages[0] = page;
  221. if (pg_count == 4) {
  222. /* kludge to get 4 physical pages for ARGB cursor */
  223. new->pages[1] = new->pages[0] + 1;
  224. new->pages[2] = new->pages[1] + 1;
  225. new->pages[3] = new->pages[2] + 1;
  226. }
  227. new->page_count = pg_count;
  228. new->num_scratch_pages = pg_count;
  229. new->type = AGP_PHYS_MEMORY;
  230. new->physical = page_to_phys(new->pages[0]);
  231. return new;
  232. }
  233. static void intel_i810_free_by_type(struct agp_memory *curr)
  234. {
  235. agp_free_key(curr->key);
  236. if (curr->type == AGP_PHYS_MEMORY) {
  237. if (curr->page_count == 4)
  238. i8xx_destroy_pages(curr->pages[0]);
  239. else {
  240. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  241. AGP_PAGE_DESTROY_UNMAP);
  242. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  243. AGP_PAGE_DESTROY_FREE);
  244. }
  245. agp_free_page_array(curr);
  246. }
  247. kfree(curr);
  248. }
  249. static int intel_gtt_setup_scratch_page(void)
  250. {
  251. struct page *page;
  252. dma_addr_t dma_addr;
  253. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  254. if (page == NULL)
  255. return -ENOMEM;
  256. get_page(page);
  257. set_pages_uc(page, 1);
  258. if (intel_private.base.needs_dmar) {
  259. dma_addr = pci_map_page(intel_private.pcidev, page, 0,
  260. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  261. if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
  262. return -EINVAL;
  263. intel_private.scratch_page_dma = dma_addr;
  264. } else
  265. intel_private.scratch_page_dma = page_to_phys(page);
  266. intel_private.scratch_page = page;
  267. return 0;
  268. }
  269. static void i810_write_entry(dma_addr_t addr, unsigned int entry,
  270. unsigned int flags)
  271. {
  272. u32 pte_flags = I810_PTE_VALID;
  273. switch (flags) {
  274. case AGP_DCACHE_MEMORY:
  275. pte_flags |= I810_PTE_LOCAL;
  276. break;
  277. case AGP_USER_CACHED_MEMORY:
  278. pte_flags |= I830_PTE_SYSTEM_CACHED;
  279. break;
  280. }
  281. writel(addr | pte_flags, intel_private.gtt + entry);
  282. }
  283. static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
  284. {32, 8192, 3},
  285. {64, 16384, 4},
  286. {128, 32768, 5},
  287. {256, 65536, 6},
  288. {512, 131072, 7},
  289. };
  290. static unsigned int intel_gtt_stolen_size(void)
  291. {
  292. u16 gmch_ctrl;
  293. u8 rdct;
  294. int local = 0;
  295. static const int ddt[4] = { 0, 16, 32, 64 };
  296. unsigned int stolen_size = 0;
  297. if (INTEL_GTT_GEN == 1)
  298. return 0; /* no stolen mem on i81x */
  299. pci_read_config_word(intel_private.bridge_dev,
  300. I830_GMCH_CTRL, &gmch_ctrl);
  301. if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  302. intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  303. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  304. case I830_GMCH_GMS_STOLEN_512:
  305. stolen_size = KB(512);
  306. break;
  307. case I830_GMCH_GMS_STOLEN_1024:
  308. stolen_size = MB(1);
  309. break;
  310. case I830_GMCH_GMS_STOLEN_8192:
  311. stolen_size = MB(8);
  312. break;
  313. case I830_GMCH_GMS_LOCAL:
  314. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  315. stolen_size = (I830_RDRAM_ND(rdct) + 1) *
  316. MB(ddt[I830_RDRAM_DDT(rdct)]);
  317. local = 1;
  318. break;
  319. default:
  320. stolen_size = 0;
  321. break;
  322. }
  323. } else if (INTEL_GTT_GEN == 6) {
  324. /*
  325. * SandyBridge has new memory control reg at 0x50.w
  326. */
  327. u16 snb_gmch_ctl;
  328. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  329. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  330. case SNB_GMCH_GMS_STOLEN_32M:
  331. stolen_size = MB(32);
  332. break;
  333. case SNB_GMCH_GMS_STOLEN_64M:
  334. stolen_size = MB(64);
  335. break;
  336. case SNB_GMCH_GMS_STOLEN_96M:
  337. stolen_size = MB(96);
  338. break;
  339. case SNB_GMCH_GMS_STOLEN_128M:
  340. stolen_size = MB(128);
  341. break;
  342. case SNB_GMCH_GMS_STOLEN_160M:
  343. stolen_size = MB(160);
  344. break;
  345. case SNB_GMCH_GMS_STOLEN_192M:
  346. stolen_size = MB(192);
  347. break;
  348. case SNB_GMCH_GMS_STOLEN_224M:
  349. stolen_size = MB(224);
  350. break;
  351. case SNB_GMCH_GMS_STOLEN_256M:
  352. stolen_size = MB(256);
  353. break;
  354. case SNB_GMCH_GMS_STOLEN_288M:
  355. stolen_size = MB(288);
  356. break;
  357. case SNB_GMCH_GMS_STOLEN_320M:
  358. stolen_size = MB(320);
  359. break;
  360. case SNB_GMCH_GMS_STOLEN_352M:
  361. stolen_size = MB(352);
  362. break;
  363. case SNB_GMCH_GMS_STOLEN_384M:
  364. stolen_size = MB(384);
  365. break;
  366. case SNB_GMCH_GMS_STOLEN_416M:
  367. stolen_size = MB(416);
  368. break;
  369. case SNB_GMCH_GMS_STOLEN_448M:
  370. stolen_size = MB(448);
  371. break;
  372. case SNB_GMCH_GMS_STOLEN_480M:
  373. stolen_size = MB(480);
  374. break;
  375. case SNB_GMCH_GMS_STOLEN_512M:
  376. stolen_size = MB(512);
  377. break;
  378. }
  379. } else {
  380. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  381. case I855_GMCH_GMS_STOLEN_1M:
  382. stolen_size = MB(1);
  383. break;
  384. case I855_GMCH_GMS_STOLEN_4M:
  385. stolen_size = MB(4);
  386. break;
  387. case I855_GMCH_GMS_STOLEN_8M:
  388. stolen_size = MB(8);
  389. break;
  390. case I855_GMCH_GMS_STOLEN_16M:
  391. stolen_size = MB(16);
  392. break;
  393. case I855_GMCH_GMS_STOLEN_32M:
  394. stolen_size = MB(32);
  395. break;
  396. case I915_GMCH_GMS_STOLEN_48M:
  397. stolen_size = MB(48);
  398. break;
  399. case I915_GMCH_GMS_STOLEN_64M:
  400. stolen_size = MB(64);
  401. break;
  402. case G33_GMCH_GMS_STOLEN_128M:
  403. stolen_size = MB(128);
  404. break;
  405. case G33_GMCH_GMS_STOLEN_256M:
  406. stolen_size = MB(256);
  407. break;
  408. case INTEL_GMCH_GMS_STOLEN_96M:
  409. stolen_size = MB(96);
  410. break;
  411. case INTEL_GMCH_GMS_STOLEN_160M:
  412. stolen_size = MB(160);
  413. break;
  414. case INTEL_GMCH_GMS_STOLEN_224M:
  415. stolen_size = MB(224);
  416. break;
  417. case INTEL_GMCH_GMS_STOLEN_352M:
  418. stolen_size = MB(352);
  419. break;
  420. default:
  421. stolen_size = 0;
  422. break;
  423. }
  424. }
  425. if (stolen_size > 0) {
  426. dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
  427. stolen_size / KB(1), local ? "local" : "stolen");
  428. } else {
  429. dev_info(&intel_private.bridge_dev->dev,
  430. "no pre-allocated video memory detected\n");
  431. stolen_size = 0;
  432. }
  433. return stolen_size;
  434. }
  435. static void i965_adjust_pgetbl_size(unsigned int size_flag)
  436. {
  437. u32 pgetbl_ctl, pgetbl_ctl2;
  438. /* ensure that ppgtt is disabled */
  439. pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
  440. pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
  441. writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
  442. /* write the new ggtt size */
  443. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  444. pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
  445. pgetbl_ctl |= size_flag;
  446. writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
  447. }
  448. static unsigned int i965_gtt_total_entries(void)
  449. {
  450. int size;
  451. u32 pgetbl_ctl;
  452. u16 gmch_ctl;
  453. pci_read_config_word(intel_private.bridge_dev,
  454. I830_GMCH_CTRL, &gmch_ctl);
  455. if (INTEL_GTT_GEN == 5) {
  456. switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
  457. case G4x_GMCH_SIZE_1M:
  458. case G4x_GMCH_SIZE_VT_1M:
  459. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
  460. break;
  461. case G4x_GMCH_SIZE_VT_1_5M:
  462. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
  463. break;
  464. case G4x_GMCH_SIZE_2M:
  465. case G4x_GMCH_SIZE_VT_2M:
  466. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
  467. break;
  468. }
  469. }
  470. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  471. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  472. case I965_PGETBL_SIZE_128KB:
  473. size = KB(128);
  474. break;
  475. case I965_PGETBL_SIZE_256KB:
  476. size = KB(256);
  477. break;
  478. case I965_PGETBL_SIZE_512KB:
  479. size = KB(512);
  480. break;
  481. /* GTT pagetable sizes bigger than 512KB are not possible on G33! */
  482. case I965_PGETBL_SIZE_1MB:
  483. size = KB(1024);
  484. break;
  485. case I965_PGETBL_SIZE_2MB:
  486. size = KB(2048);
  487. break;
  488. case I965_PGETBL_SIZE_1_5MB:
  489. size = KB(1024 + 512);
  490. break;
  491. default:
  492. dev_info(&intel_private.pcidev->dev,
  493. "unknown page table size, assuming 512KB\n");
  494. size = KB(512);
  495. }
  496. return size/4;
  497. }
  498. static unsigned int intel_gtt_total_entries(void)
  499. {
  500. int size;
  501. if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
  502. return i965_gtt_total_entries();
  503. else if (INTEL_GTT_GEN == 6) {
  504. u16 snb_gmch_ctl;
  505. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  506. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  507. default:
  508. case SNB_GTT_SIZE_0M:
  509. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  510. size = MB(0);
  511. break;
  512. case SNB_GTT_SIZE_1M:
  513. size = MB(1);
  514. break;
  515. case SNB_GTT_SIZE_2M:
  516. size = MB(2);
  517. break;
  518. }
  519. return size/4;
  520. } else {
  521. /* On previous hardware, the GTT size was just what was
  522. * required to map the aperture.
  523. */
  524. return intel_private.base.gtt_mappable_entries;
  525. }
  526. }
  527. static unsigned int intel_gtt_mappable_entries(void)
  528. {
  529. unsigned int aperture_size;
  530. if (INTEL_GTT_GEN == 1) {
  531. u32 smram_miscc;
  532. pci_read_config_dword(intel_private.bridge_dev,
  533. I810_SMRAM_MISCC, &smram_miscc);
  534. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
  535. == I810_GFX_MEM_WIN_32M)
  536. aperture_size = MB(32);
  537. else
  538. aperture_size = MB(64);
  539. } else if (INTEL_GTT_GEN == 2) {
  540. u16 gmch_ctrl;
  541. pci_read_config_word(intel_private.bridge_dev,
  542. I830_GMCH_CTRL, &gmch_ctrl);
  543. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
  544. aperture_size = MB(64);
  545. else
  546. aperture_size = MB(128);
  547. } else {
  548. /* 9xx supports large sizes, just look at the length */
  549. aperture_size = pci_resource_len(intel_private.pcidev, 2);
  550. }
  551. return aperture_size >> PAGE_SHIFT;
  552. }
  553. static void intel_gtt_teardown_scratch_page(void)
  554. {
  555. set_pages_wb(intel_private.scratch_page, 1);
  556. pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
  557. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  558. put_page(intel_private.scratch_page);
  559. __free_page(intel_private.scratch_page);
  560. }
  561. static void intel_gtt_cleanup(void)
  562. {
  563. intel_private.driver->cleanup();
  564. iounmap(intel_private.gtt);
  565. iounmap(intel_private.registers);
  566. intel_gtt_teardown_scratch_page();
  567. }
  568. static int intel_gtt_init(void)
  569. {
  570. u32 gtt_map_size;
  571. int ret;
  572. ret = intel_private.driver->setup();
  573. if (ret != 0)
  574. return ret;
  575. intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
  576. intel_private.base.gtt_total_entries = intel_gtt_total_entries();
  577. /* save the PGETBL reg for resume */
  578. intel_private.PGETBL_save =
  579. readl(intel_private.registers+I810_PGETBL_CTL)
  580. & ~I810_PGETBL_ENABLED;
  581. /* we only ever restore the register when enabling the PGTBL... */
  582. if (HAS_PGTBL_EN)
  583. intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
  584. dev_info(&intel_private.bridge_dev->dev,
  585. "detected gtt size: %dK total, %dK mappable\n",
  586. intel_private.base.gtt_total_entries * 4,
  587. intel_private.base.gtt_mappable_entries * 4);
  588. gtt_map_size = intel_private.base.gtt_total_entries * 4;
  589. intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
  590. gtt_map_size);
  591. if (!intel_private.gtt) {
  592. intel_private.driver->cleanup();
  593. iounmap(intel_private.registers);
  594. return -ENOMEM;
  595. }
  596. global_cache_flush(); /* FIXME: ? */
  597. intel_private.base.stolen_size = intel_gtt_stolen_size();
  598. intel_private.base.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;
  599. ret = intel_gtt_setup_scratch_page();
  600. if (ret != 0) {
  601. intel_gtt_cleanup();
  602. return ret;
  603. }
  604. return 0;
  605. }
  606. static int intel_fake_agp_fetch_size(void)
  607. {
  608. int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
  609. unsigned int aper_size;
  610. int i;
  611. aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
  612. / MB(1);
  613. for (i = 0; i < num_sizes; i++) {
  614. if (aper_size == intel_fake_agp_sizes[i].size) {
  615. agp_bridge->current_size =
  616. (void *) (intel_fake_agp_sizes + i);
  617. return aper_size;
  618. }
  619. }
  620. return 0;
  621. }
  622. static void i830_cleanup(void)
  623. {
  624. if (intel_private.i8xx_flush_page) {
  625. kunmap(intel_private.i8xx_flush_page);
  626. intel_private.i8xx_flush_page = NULL;
  627. }
  628. __free_page(intel_private.i8xx_page);
  629. intel_private.i8xx_page = NULL;
  630. }
  631. static void intel_i830_setup_flush(void)
  632. {
  633. /* return if we've already set the flush mechanism up */
  634. if (intel_private.i8xx_page)
  635. return;
  636. intel_private.i8xx_page = alloc_page(GFP_KERNEL);
  637. if (!intel_private.i8xx_page)
  638. return;
  639. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  640. if (!intel_private.i8xx_flush_page)
  641. i830_cleanup();
  642. }
  643. /* The chipset_flush interface needs to get data that has already been
  644. * flushed out of the CPU all the way out to main memory, because the GPU
  645. * doesn't snoop those buffers.
  646. *
  647. * The 8xx series doesn't have the same lovely interface for flushing the
  648. * chipset write buffers that the later chips do. According to the 865
  649. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  650. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  651. * that it'll push whatever was in there out. It appears to work.
  652. */
  653. static void i830_chipset_flush(void)
  654. {
  655. unsigned int *pg = intel_private.i8xx_flush_page;
  656. memset(pg, 0, 1024);
  657. if (cpu_has_clflush)
  658. clflush_cache_range(pg, 1024);
  659. else if (wbinvd_on_all_cpus() != 0)
  660. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  661. }
  662. static void i830_write_entry(dma_addr_t addr, unsigned int entry,
  663. unsigned int flags)
  664. {
  665. u32 pte_flags = I810_PTE_VALID;
  666. if (flags == AGP_USER_CACHED_MEMORY)
  667. pte_flags |= I830_PTE_SYSTEM_CACHED;
  668. writel(addr | pte_flags, intel_private.gtt + entry);
  669. }
  670. static bool intel_enable_gtt(void)
  671. {
  672. u32 gma_addr;
  673. u8 __iomem *reg;
  674. if (INTEL_GTT_GEN <= 2)
  675. pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
  676. &gma_addr);
  677. else
  678. pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
  679. &gma_addr);
  680. intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
  681. if (INTEL_GTT_GEN >= 6)
  682. return true;
  683. if (INTEL_GTT_GEN == 2) {
  684. u16 gmch_ctrl;
  685. pci_read_config_word(intel_private.bridge_dev,
  686. I830_GMCH_CTRL, &gmch_ctrl);
  687. gmch_ctrl |= I830_GMCH_ENABLED;
  688. pci_write_config_word(intel_private.bridge_dev,
  689. I830_GMCH_CTRL, gmch_ctrl);
  690. pci_read_config_word(intel_private.bridge_dev,
  691. I830_GMCH_CTRL, &gmch_ctrl);
  692. if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
  693. dev_err(&intel_private.pcidev->dev,
  694. "failed to enable the GTT: GMCH_CTRL=%x\n",
  695. gmch_ctrl);
  696. return false;
  697. }
  698. }
  699. /* On the resume path we may be adjusting the PGTBL value, so
  700. * be paranoid and flush all chipset write buffers...
  701. */
  702. if (INTEL_GTT_GEN >= 3)
  703. writel(0, intel_private.registers+GFX_FLSH_CNTL);
  704. reg = intel_private.registers+I810_PGETBL_CTL;
  705. writel(intel_private.PGETBL_save, reg);
  706. if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
  707. dev_err(&intel_private.pcidev->dev,
  708. "failed to enable the GTT: PGETBL=%x [expected %x]\n",
  709. readl(reg), intel_private.PGETBL_save);
  710. return false;
  711. }
  712. if (INTEL_GTT_GEN >= 3)
  713. writel(0, intel_private.registers+GFX_FLSH_CNTL);
  714. return true;
  715. }
  716. static int i830_setup(void)
  717. {
  718. u32 reg_addr;
  719. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  720. reg_addr &= 0xfff80000;
  721. intel_private.registers = ioremap(reg_addr, KB(64));
  722. if (!intel_private.registers)
  723. return -ENOMEM;
  724. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  725. intel_i830_setup_flush();
  726. return 0;
  727. }
  728. static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
  729. {
  730. agp_bridge->gatt_table_real = NULL;
  731. agp_bridge->gatt_table = NULL;
  732. agp_bridge->gatt_bus_addr = 0;
  733. return 0;
  734. }
  735. static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
  736. {
  737. return 0;
  738. }
  739. static int intel_fake_agp_configure(void)
  740. {
  741. int i;
  742. if (!intel_enable_gtt())
  743. return -EIO;
  744. agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
  745. for (i = 0; i < intel_private.base.gtt_total_entries; i++) {
  746. intel_private.driver->write_entry(intel_private.scratch_page_dma,
  747. i, 0);
  748. }
  749. readl(intel_private.gtt+i-1); /* PCI Posting. */
  750. global_cache_flush();
  751. return 0;
  752. }
  753. static bool i830_check_flags(unsigned int flags)
  754. {
  755. switch (flags) {
  756. case 0:
  757. case AGP_PHYS_MEMORY:
  758. case AGP_USER_CACHED_MEMORY:
  759. case AGP_USER_MEMORY:
  760. return true;
  761. }
  762. return false;
  763. }
  764. void intel_gtt_insert_sg_entries(struct scatterlist *sg_list,
  765. unsigned int sg_len,
  766. unsigned int pg_start,
  767. unsigned int flags)
  768. {
  769. struct scatterlist *sg;
  770. unsigned int len, m;
  771. int i, j;
  772. j = pg_start;
  773. /* sg may merge pages, but we have to separate
  774. * per-page addr for GTT */
  775. for_each_sg(sg_list, sg, sg_len, i) {
  776. len = sg_dma_len(sg) >> PAGE_SHIFT;
  777. for (m = 0; m < len; m++) {
  778. dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  779. intel_private.driver->write_entry(addr,
  780. j, flags);
  781. j++;
  782. }
  783. }
  784. readl(intel_private.gtt+j-1);
  785. }
  786. EXPORT_SYMBOL(intel_gtt_insert_sg_entries);
  787. void intel_gtt_insert_pages(unsigned int first_entry, unsigned int num_entries,
  788. struct page **pages, unsigned int flags)
  789. {
  790. int i, j;
  791. for (i = 0, j = first_entry; i < num_entries; i++, j++) {
  792. dma_addr_t addr = page_to_phys(pages[i]);
  793. intel_private.driver->write_entry(addr,
  794. j, flags);
  795. }
  796. readl(intel_private.gtt+j-1);
  797. }
  798. EXPORT_SYMBOL(intel_gtt_insert_pages);
  799. static int intel_fake_agp_insert_entries(struct agp_memory *mem,
  800. off_t pg_start, int type)
  801. {
  802. int ret = -EINVAL;
  803. if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
  804. return i810_insert_dcache_entries(mem, pg_start, type);
  805. if (mem->page_count == 0)
  806. goto out;
  807. if (pg_start + mem->page_count > intel_private.base.gtt_total_entries)
  808. goto out_err;
  809. if (type != mem->type)
  810. goto out_err;
  811. if (!intel_private.driver->check_flags(type))
  812. goto out_err;
  813. if (!mem->is_flushed)
  814. global_cache_flush();
  815. if (intel_private.base.needs_dmar) {
  816. ret = intel_gtt_map_memory(mem->pages, mem->page_count,
  817. &mem->sg_list, &mem->num_sg);
  818. if (ret != 0)
  819. return ret;
  820. intel_gtt_insert_sg_entries(mem->sg_list, mem->num_sg,
  821. pg_start, type);
  822. } else
  823. intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
  824. type);
  825. out:
  826. ret = 0;
  827. out_err:
  828. mem->is_flushed = true;
  829. return ret;
  830. }
  831. void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
  832. {
  833. unsigned int i;
  834. for (i = first_entry; i < (first_entry + num_entries); i++) {
  835. intel_private.driver->write_entry(intel_private.scratch_page_dma,
  836. i, 0);
  837. }
  838. readl(intel_private.gtt+i-1);
  839. }
  840. EXPORT_SYMBOL(intel_gtt_clear_range);
  841. static int intel_fake_agp_remove_entries(struct agp_memory *mem,
  842. off_t pg_start, int type)
  843. {
  844. if (mem->page_count == 0)
  845. return 0;
  846. intel_gtt_clear_range(pg_start, mem->page_count);
  847. if (intel_private.base.needs_dmar) {
  848. intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
  849. mem->sg_list = NULL;
  850. mem->num_sg = 0;
  851. }
  852. return 0;
  853. }
  854. static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
  855. int type)
  856. {
  857. struct agp_memory *new;
  858. if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
  859. if (pg_count != intel_private.num_dcache_entries)
  860. return NULL;
  861. new = agp_create_memory(1);
  862. if (new == NULL)
  863. return NULL;
  864. new->type = AGP_DCACHE_MEMORY;
  865. new->page_count = pg_count;
  866. new->num_scratch_pages = 0;
  867. agp_free_page_array(new);
  868. return new;
  869. }
  870. if (type == AGP_PHYS_MEMORY)
  871. return alloc_agpphysmem_i8xx(pg_count, type);
  872. /* always return NULL for other allocation types for now */
  873. return NULL;
  874. }
  875. static int intel_alloc_chipset_flush_resource(void)
  876. {
  877. int ret;
  878. ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  879. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  880. pcibios_align_resource, intel_private.bridge_dev);
  881. return ret;
  882. }
  883. static void intel_i915_setup_chipset_flush(void)
  884. {
  885. int ret;
  886. u32 temp;
  887. pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
  888. if (!(temp & 0x1)) {
  889. intel_alloc_chipset_flush_resource();
  890. intel_private.resource_valid = 1;
  891. pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  892. } else {
  893. temp &= ~1;
  894. intel_private.resource_valid = 1;
  895. intel_private.ifp_resource.start = temp;
  896. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  897. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  898. /* some BIOSes reserve this area in a pnp some don't */
  899. if (ret)
  900. intel_private.resource_valid = 0;
  901. }
  902. }
  903. static void intel_i965_g33_setup_chipset_flush(void)
  904. {
  905. u32 temp_hi, temp_lo;
  906. int ret;
  907. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
  908. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
  909. if (!(temp_lo & 0x1)) {
  910. intel_alloc_chipset_flush_resource();
  911. intel_private.resource_valid = 1;
  912. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
  913. upper_32_bits(intel_private.ifp_resource.start));
  914. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  915. } else {
  916. u64 l64;
  917. temp_lo &= ~0x1;
  918. l64 = ((u64)temp_hi << 32) | temp_lo;
  919. intel_private.resource_valid = 1;
  920. intel_private.ifp_resource.start = l64;
  921. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  922. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  923. /* some BIOSes reserve this area in a pnp some don't */
  924. if (ret)
  925. intel_private.resource_valid = 0;
  926. }
  927. }
  928. static void intel_i9xx_setup_flush(void)
  929. {
  930. /* return if already configured */
  931. if (intel_private.ifp_resource.start)
  932. return;
  933. if (INTEL_GTT_GEN == 6)
  934. return;
  935. /* setup a resource for this object */
  936. intel_private.ifp_resource.name = "Intel Flush Page";
  937. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  938. /* Setup chipset flush for 915 */
  939. if (IS_G33 || INTEL_GTT_GEN >= 4) {
  940. intel_i965_g33_setup_chipset_flush();
  941. } else {
  942. intel_i915_setup_chipset_flush();
  943. }
  944. if (intel_private.ifp_resource.start)
  945. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  946. if (!intel_private.i9xx_flush_page)
  947. dev_err(&intel_private.pcidev->dev,
  948. "can't ioremap flush page - no chipset flushing\n");
  949. }
  950. static void i9xx_cleanup(void)
  951. {
  952. if (intel_private.i9xx_flush_page)
  953. iounmap(intel_private.i9xx_flush_page);
  954. if (intel_private.resource_valid)
  955. release_resource(&intel_private.ifp_resource);
  956. intel_private.ifp_resource.start = 0;
  957. intel_private.resource_valid = 0;
  958. }
  959. static void i9xx_chipset_flush(void)
  960. {
  961. if (intel_private.i9xx_flush_page)
  962. writel(1, intel_private.i9xx_flush_page);
  963. }
  964. static void i965_write_entry(dma_addr_t addr,
  965. unsigned int entry,
  966. unsigned int flags)
  967. {
  968. u32 pte_flags;
  969. pte_flags = I810_PTE_VALID;
  970. if (flags == AGP_USER_CACHED_MEMORY)
  971. pte_flags |= I830_PTE_SYSTEM_CACHED;
  972. /* Shift high bits down */
  973. addr |= (addr >> 28) & 0xf0;
  974. writel(addr | pte_flags, intel_private.gtt + entry);
  975. }
  976. static bool gen6_check_flags(unsigned int flags)
  977. {
  978. return true;
  979. }
  980. static void gen6_write_entry(dma_addr_t addr, unsigned int entry,
  981. unsigned int flags)
  982. {
  983. unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
  984. unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
  985. u32 pte_flags;
  986. if (type_mask == AGP_USER_MEMORY)
  987. pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
  988. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
  989. pte_flags = GEN6_PTE_LLC_MLC | I810_PTE_VALID;
  990. if (gfdt)
  991. pte_flags |= GEN6_PTE_GFDT;
  992. } else { /* set 'normal'/'cached' to LLC by default */
  993. pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
  994. if (gfdt)
  995. pte_flags |= GEN6_PTE_GFDT;
  996. }
  997. /* gen6 has bit11-4 for physical addr bit39-32 */
  998. addr |= (addr >> 28) & 0xff0;
  999. writel(addr | pte_flags, intel_private.gtt + entry);
  1000. }
  1001. static void gen6_cleanup(void)
  1002. {
  1003. }
  1004. static int i9xx_setup(void)
  1005. {
  1006. u32 reg_addr;
  1007. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
  1008. reg_addr &= 0xfff80000;
  1009. intel_private.registers = ioremap(reg_addr, 128 * 4096);
  1010. if (!intel_private.registers)
  1011. return -ENOMEM;
  1012. if (INTEL_GTT_GEN == 3) {
  1013. u32 gtt_addr;
  1014. pci_read_config_dword(intel_private.pcidev,
  1015. I915_PTEADDR, &gtt_addr);
  1016. intel_private.gtt_bus_addr = gtt_addr;
  1017. } else {
  1018. u32 gtt_offset;
  1019. switch (INTEL_GTT_GEN) {
  1020. case 5:
  1021. case 6:
  1022. gtt_offset = MB(2);
  1023. break;
  1024. case 4:
  1025. default:
  1026. gtt_offset = KB(512);
  1027. break;
  1028. }
  1029. intel_private.gtt_bus_addr = reg_addr + gtt_offset;
  1030. }
  1031. intel_i9xx_setup_flush();
  1032. return 0;
  1033. }
  1034. static const struct agp_bridge_driver intel_fake_agp_driver = {
  1035. .owner = THIS_MODULE,
  1036. .size_type = FIXED_APER_SIZE,
  1037. .aperture_sizes = intel_fake_agp_sizes,
  1038. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1039. .configure = intel_fake_agp_configure,
  1040. .fetch_size = intel_fake_agp_fetch_size,
  1041. .cleanup = intel_gtt_cleanup,
  1042. .agp_enable = intel_fake_agp_enable,
  1043. .cache_flush = global_cache_flush,
  1044. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1045. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1046. .insert_memory = intel_fake_agp_insert_entries,
  1047. .remove_memory = intel_fake_agp_remove_entries,
  1048. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1049. .free_by_type = intel_i810_free_by_type,
  1050. .agp_alloc_page = agp_generic_alloc_page,
  1051. .agp_alloc_pages = agp_generic_alloc_pages,
  1052. .agp_destroy_page = agp_generic_destroy_page,
  1053. .agp_destroy_pages = agp_generic_destroy_pages,
  1054. };
  1055. static const struct intel_gtt_driver i81x_gtt_driver = {
  1056. .gen = 1,
  1057. .has_pgtbl_enable = 1,
  1058. .dma_mask_size = 32,
  1059. .setup = i810_setup,
  1060. .cleanup = i810_cleanup,
  1061. .check_flags = i830_check_flags,
  1062. .write_entry = i810_write_entry,
  1063. };
  1064. static const struct intel_gtt_driver i8xx_gtt_driver = {
  1065. .gen = 2,
  1066. .has_pgtbl_enable = 1,
  1067. .setup = i830_setup,
  1068. .cleanup = i830_cleanup,
  1069. .write_entry = i830_write_entry,
  1070. .dma_mask_size = 32,
  1071. .check_flags = i830_check_flags,
  1072. .chipset_flush = i830_chipset_flush,
  1073. };
  1074. static const struct intel_gtt_driver i915_gtt_driver = {
  1075. .gen = 3,
  1076. .has_pgtbl_enable = 1,
  1077. .setup = i9xx_setup,
  1078. .cleanup = i9xx_cleanup,
  1079. /* i945 is the last gpu to need phys mem (for overlay and cursors). */
  1080. .write_entry = i830_write_entry,
  1081. .dma_mask_size = 32,
  1082. .check_flags = i830_check_flags,
  1083. .chipset_flush = i9xx_chipset_flush,
  1084. };
  1085. static const struct intel_gtt_driver g33_gtt_driver = {
  1086. .gen = 3,
  1087. .is_g33 = 1,
  1088. .setup = i9xx_setup,
  1089. .cleanup = i9xx_cleanup,
  1090. .write_entry = i965_write_entry,
  1091. .dma_mask_size = 36,
  1092. .check_flags = i830_check_flags,
  1093. .chipset_flush = i9xx_chipset_flush,
  1094. };
  1095. static const struct intel_gtt_driver pineview_gtt_driver = {
  1096. .gen = 3,
  1097. .is_pineview = 1, .is_g33 = 1,
  1098. .setup = i9xx_setup,
  1099. .cleanup = i9xx_cleanup,
  1100. .write_entry = i965_write_entry,
  1101. .dma_mask_size = 36,
  1102. .check_flags = i830_check_flags,
  1103. .chipset_flush = i9xx_chipset_flush,
  1104. };
  1105. static const struct intel_gtt_driver i965_gtt_driver = {
  1106. .gen = 4,
  1107. .has_pgtbl_enable = 1,
  1108. .setup = i9xx_setup,
  1109. .cleanup = i9xx_cleanup,
  1110. .write_entry = i965_write_entry,
  1111. .dma_mask_size = 36,
  1112. .check_flags = i830_check_flags,
  1113. .chipset_flush = i9xx_chipset_flush,
  1114. };
  1115. static const struct intel_gtt_driver g4x_gtt_driver = {
  1116. .gen = 5,
  1117. .setup = i9xx_setup,
  1118. .cleanup = i9xx_cleanup,
  1119. .write_entry = i965_write_entry,
  1120. .dma_mask_size = 36,
  1121. .check_flags = i830_check_flags,
  1122. .chipset_flush = i9xx_chipset_flush,
  1123. };
  1124. static const struct intel_gtt_driver ironlake_gtt_driver = {
  1125. .gen = 5,
  1126. .is_ironlake = 1,
  1127. .setup = i9xx_setup,
  1128. .cleanup = i9xx_cleanup,
  1129. .write_entry = i965_write_entry,
  1130. .dma_mask_size = 36,
  1131. .check_flags = i830_check_flags,
  1132. .chipset_flush = i9xx_chipset_flush,
  1133. };
  1134. static const struct intel_gtt_driver sandybridge_gtt_driver = {
  1135. .gen = 6,
  1136. .setup = i9xx_setup,
  1137. .cleanup = gen6_cleanup,
  1138. .write_entry = gen6_write_entry,
  1139. .dma_mask_size = 40,
  1140. .check_flags = gen6_check_flags,
  1141. .chipset_flush = i9xx_chipset_flush,
  1142. };
  1143. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1144. * driver and gmch_driver must be non-null, and find_gmch will determine
  1145. * which one should be used if a gmch_chip_id is present.
  1146. */
  1147. static const struct intel_gtt_driver_description {
  1148. unsigned int gmch_chip_id;
  1149. char *name;
  1150. const struct intel_gtt_driver *gtt_driver;
  1151. } intel_gtt_chipsets[] = {
  1152. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
  1153. &i81x_gtt_driver},
  1154. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
  1155. &i81x_gtt_driver},
  1156. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
  1157. &i81x_gtt_driver},
  1158. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
  1159. &i81x_gtt_driver},
  1160. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
  1161. &i8xx_gtt_driver},
  1162. { PCI_DEVICE_ID_INTEL_82845G_IG, "830M",
  1163. &i8xx_gtt_driver},
  1164. { PCI_DEVICE_ID_INTEL_82854_IG, "854",
  1165. &i8xx_gtt_driver},
  1166. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
  1167. &i8xx_gtt_driver},
  1168. { PCI_DEVICE_ID_INTEL_82865_IG, "865",
  1169. &i8xx_gtt_driver},
  1170. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
  1171. &i915_gtt_driver },
  1172. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
  1173. &i915_gtt_driver },
  1174. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
  1175. &i915_gtt_driver },
  1176. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
  1177. &i915_gtt_driver },
  1178. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
  1179. &i915_gtt_driver },
  1180. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
  1181. &i915_gtt_driver },
  1182. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
  1183. &i965_gtt_driver },
  1184. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
  1185. &i965_gtt_driver },
  1186. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
  1187. &i965_gtt_driver },
  1188. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
  1189. &i965_gtt_driver },
  1190. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
  1191. &i965_gtt_driver },
  1192. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
  1193. &i965_gtt_driver },
  1194. { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
  1195. &g33_gtt_driver },
  1196. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
  1197. &g33_gtt_driver },
  1198. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
  1199. &g33_gtt_driver },
  1200. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
  1201. &pineview_gtt_driver },
  1202. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
  1203. &pineview_gtt_driver },
  1204. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
  1205. &g4x_gtt_driver },
  1206. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
  1207. &g4x_gtt_driver },
  1208. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
  1209. &g4x_gtt_driver },
  1210. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
  1211. &g4x_gtt_driver },
  1212. { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
  1213. &g4x_gtt_driver },
  1214. { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
  1215. &g4x_gtt_driver },
  1216. { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
  1217. &g4x_gtt_driver },
  1218. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1219. "HD Graphics", &ironlake_gtt_driver },
  1220. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1221. "HD Graphics", &ironlake_gtt_driver },
  1222. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
  1223. "Sandybridge", &sandybridge_gtt_driver },
  1224. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
  1225. "Sandybridge", &sandybridge_gtt_driver },
  1226. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
  1227. "Sandybridge", &sandybridge_gtt_driver },
  1228. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
  1229. "Sandybridge", &sandybridge_gtt_driver },
  1230. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
  1231. "Sandybridge", &sandybridge_gtt_driver },
  1232. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
  1233. "Sandybridge", &sandybridge_gtt_driver },
  1234. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
  1235. "Sandybridge", &sandybridge_gtt_driver },
  1236. { 0, NULL, NULL }
  1237. };
  1238. static int find_gmch(u16 device)
  1239. {
  1240. struct pci_dev *gmch_device;
  1241. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1242. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1243. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1244. device, gmch_device);
  1245. }
  1246. if (!gmch_device)
  1247. return 0;
  1248. intel_private.pcidev = gmch_device;
  1249. return 1;
  1250. }
  1251. int intel_gmch_probe(struct pci_dev *pdev,
  1252. struct agp_bridge_data *bridge)
  1253. {
  1254. int i, mask;
  1255. intel_private.driver = NULL;
  1256. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1257. if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1258. intel_private.driver =
  1259. intel_gtt_chipsets[i].gtt_driver;
  1260. break;
  1261. }
  1262. }
  1263. if (!intel_private.driver)
  1264. return 0;
  1265. bridge->driver = &intel_fake_agp_driver;
  1266. bridge->dev_private_data = &intel_private;
  1267. bridge->dev = pdev;
  1268. intel_private.bridge_dev = pci_dev_get(pdev);
  1269. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1270. mask = intel_private.driver->dma_mask_size;
  1271. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  1272. dev_err(&intel_private.pcidev->dev,
  1273. "set gfx device dma mask %d-bit failed!\n", mask);
  1274. else
  1275. pci_set_consistent_dma_mask(intel_private.pcidev,
  1276. DMA_BIT_MASK(mask));
  1277. /*if (bridge->driver == &intel_810_driver)
  1278. return 1;*/
  1279. if (intel_gtt_init() != 0)
  1280. return 0;
  1281. return 1;
  1282. }
  1283. EXPORT_SYMBOL(intel_gmch_probe);
  1284. const struct intel_gtt *intel_gtt_get(void)
  1285. {
  1286. return &intel_private.base;
  1287. }
  1288. EXPORT_SYMBOL(intel_gtt_get);
  1289. void intel_gtt_chipset_flush(void)
  1290. {
  1291. if (intel_private.driver->chipset_flush)
  1292. intel_private.driver->chipset_flush();
  1293. }
  1294. EXPORT_SYMBOL(intel_gtt_chipset_flush);
  1295. void intel_gmch_remove(struct pci_dev *pdev)
  1296. {
  1297. if (intel_private.pcidev)
  1298. pci_dev_put(intel_private.pcidev);
  1299. if (intel_private.bridge_dev)
  1300. pci_dev_put(intel_private.bridge_dev);
  1301. }
  1302. EXPORT_SYMBOL(intel_gmch_remove);
  1303. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  1304. MODULE_LICENSE("GPL and additional rights");