solos-pci.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374
  1. /*
  2. * Driver for the Solos PCI ADSL2+ card, designed to support Linux by
  3. * Traverse Technologies -- http://www.traverse.com.au/
  4. * Xrio Limited -- http://www.xrio.com/
  5. *
  6. *
  7. * Copyright © 2008 Traverse Technologies
  8. * Copyright © 2008 Intel Corporation
  9. *
  10. * Authors: Nathan Williams <nathan@traverse.com.au>
  11. * David Woodhouse <dwmw2@infradead.org>
  12. * Treker Chen <treker@xrio.com>
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License
  16. * version 2, as published by the Free Software Foundation.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. */
  23. #define DEBUG
  24. #define VERBOSE_DEBUG
  25. #include <linux/interrupt.h>
  26. #include <linux/module.h>
  27. #include <linux/kernel.h>
  28. #include <linux/errno.h>
  29. #include <linux/ioport.h>
  30. #include <linux/types.h>
  31. #include <linux/pci.h>
  32. #include <linux/atm.h>
  33. #include <linux/atmdev.h>
  34. #include <linux/skbuff.h>
  35. #include <linux/sysfs.h>
  36. #include <linux/device.h>
  37. #include <linux/kobject.h>
  38. #include <linux/firmware.h>
  39. #include <linux/ctype.h>
  40. #include <linux/swab.h>
  41. #include <linux/slab.h>
  42. #define VERSION "0.07"
  43. #define PTAG "solos-pci"
  44. #define CONFIG_RAM_SIZE 128
  45. #define FLAGS_ADDR 0x7C
  46. #define IRQ_EN_ADDR 0x78
  47. #define FPGA_VER 0x74
  48. #define IRQ_CLEAR 0x70
  49. #define WRITE_FLASH 0x6C
  50. #define PORTS 0x68
  51. #define FLASH_BLOCK 0x64
  52. #define FLASH_BUSY 0x60
  53. #define FPGA_MODE 0x5C
  54. #define FLASH_MODE 0x58
  55. #define TX_DMA_ADDR(port) (0x40 + (4 * (port)))
  56. #define RX_DMA_ADDR(port) (0x30 + (4 * (port)))
  57. #define DATA_RAM_SIZE 32768
  58. #define BUF_SIZE 2048
  59. #define OLD_BUF_SIZE 4096 /* For FPGA versions <= 2*/
  60. #define FPGA_PAGE 528 /* FPGA flash page size*/
  61. #define SOLOS_PAGE 512 /* Solos flash page size*/
  62. #define FPGA_BLOCK (FPGA_PAGE * 8) /* FPGA flash block size*/
  63. #define SOLOS_BLOCK (SOLOS_PAGE * 8) /* Solos flash block size*/
  64. #define RX_BUF(card, nr) ((card->buffers) + (nr)*(card->buffer_size)*2)
  65. #define TX_BUF(card, nr) ((card->buffers) + (nr)*(card->buffer_size)*2 + (card->buffer_size))
  66. #define FLASH_BUF ((card->buffers) + 4*(card->buffer_size)*2)
  67. #define RX_DMA_SIZE 2048
  68. #define FPGA_VERSION(a,b) (((a) << 8) + (b))
  69. #define LEGACY_BUFFERS 2
  70. #define DMA_SUPPORTED 4
  71. static int reset = 0;
  72. static int atmdebug = 0;
  73. static int firmware_upgrade = 0;
  74. static int fpga_upgrade = 0;
  75. static int db_firmware_upgrade = 0;
  76. static int db_fpga_upgrade = 0;
  77. struct pkt_hdr {
  78. __le16 size;
  79. __le16 vpi;
  80. __le16 vci;
  81. __le16 type;
  82. };
  83. struct solos_skb_cb {
  84. struct atm_vcc *vcc;
  85. uint32_t dma_addr;
  86. };
  87. #define SKB_CB(skb) ((struct solos_skb_cb *)skb->cb)
  88. #define PKT_DATA 0
  89. #define PKT_COMMAND 1
  90. #define PKT_POPEN 3
  91. #define PKT_PCLOSE 4
  92. #define PKT_STATUS 5
  93. struct solos_card {
  94. void __iomem *config_regs;
  95. void __iomem *buffers;
  96. int nr_ports;
  97. int tx_mask;
  98. struct pci_dev *dev;
  99. struct atm_dev *atmdev[4];
  100. struct tasklet_struct tlet;
  101. spinlock_t tx_lock;
  102. spinlock_t tx_queue_lock;
  103. spinlock_t cli_queue_lock;
  104. spinlock_t param_queue_lock;
  105. struct list_head param_queue;
  106. struct sk_buff_head tx_queue[4];
  107. struct sk_buff_head cli_queue[4];
  108. struct sk_buff *tx_skb[4];
  109. struct sk_buff *rx_skb[4];
  110. wait_queue_head_t param_wq;
  111. wait_queue_head_t fw_wq;
  112. int using_dma;
  113. int fpga_version;
  114. int buffer_size;
  115. };
  116. struct solos_param {
  117. struct list_head list;
  118. pid_t pid;
  119. int port;
  120. struct sk_buff *response;
  121. };
  122. #define SOLOS_CHAN(atmdev) ((int)(unsigned long)(atmdev)->phy_data)
  123. MODULE_AUTHOR("Traverse Technologies <support@traverse.com.au>");
  124. MODULE_DESCRIPTION("Solos PCI driver");
  125. MODULE_VERSION(VERSION);
  126. MODULE_LICENSE("GPL");
  127. MODULE_FIRMWARE("solos-FPGA.bin");
  128. MODULE_FIRMWARE("solos-Firmware.bin");
  129. MODULE_FIRMWARE("solos-db-FPGA.bin");
  130. MODULE_PARM_DESC(reset, "Reset Solos chips on startup");
  131. MODULE_PARM_DESC(atmdebug, "Print ATM data");
  132. MODULE_PARM_DESC(firmware_upgrade, "Initiate Solos firmware upgrade");
  133. MODULE_PARM_DESC(fpga_upgrade, "Initiate FPGA upgrade");
  134. MODULE_PARM_DESC(db_firmware_upgrade, "Initiate daughter board Solos firmware upgrade");
  135. MODULE_PARM_DESC(db_fpga_upgrade, "Initiate daughter board FPGA upgrade");
  136. module_param(reset, int, 0444);
  137. module_param(atmdebug, int, 0644);
  138. module_param(firmware_upgrade, int, 0444);
  139. module_param(fpga_upgrade, int, 0444);
  140. module_param(db_firmware_upgrade, int, 0444);
  141. module_param(db_fpga_upgrade, int, 0444);
  142. static void fpga_queue(struct solos_card *card, int port, struct sk_buff *skb,
  143. struct atm_vcc *vcc);
  144. static uint32_t fpga_tx(struct solos_card *);
  145. static irqreturn_t solos_irq(int irq, void *dev_id);
  146. static struct atm_vcc* find_vcc(struct atm_dev *dev, short vpi, int vci);
  147. static int list_vccs(int vci);
  148. static void release_vccs(struct atm_dev *dev);
  149. static int atm_init(struct solos_card *, struct device *);
  150. static void atm_remove(struct solos_card *);
  151. static int send_command(struct solos_card *card, int dev, const char *buf, size_t size);
  152. static void solos_bh(unsigned long);
  153. static int print_buffer(struct sk_buff *buf);
  154. static inline void solos_pop(struct atm_vcc *vcc, struct sk_buff *skb)
  155. {
  156. if (vcc->pop)
  157. vcc->pop(vcc, skb);
  158. else
  159. dev_kfree_skb_any(skb);
  160. }
  161. static ssize_t solos_param_show(struct device *dev, struct device_attribute *attr,
  162. char *buf)
  163. {
  164. struct atm_dev *atmdev = container_of(dev, struct atm_dev, class_dev);
  165. struct solos_card *card = atmdev->dev_data;
  166. struct solos_param prm;
  167. struct sk_buff *skb;
  168. struct pkt_hdr *header;
  169. int buflen;
  170. buflen = strlen(attr->attr.name) + 10;
  171. skb = alloc_skb(sizeof(*header) + buflen, GFP_KERNEL);
  172. if (!skb) {
  173. dev_warn(&card->dev->dev, "Failed to allocate sk_buff in solos_param_show()\n");
  174. return -ENOMEM;
  175. }
  176. header = (void *)skb_put(skb, sizeof(*header));
  177. buflen = snprintf((void *)&header[1], buflen - 1,
  178. "L%05d\n%s\n", current->pid, attr->attr.name);
  179. skb_put(skb, buflen);
  180. header->size = cpu_to_le16(buflen);
  181. header->vpi = cpu_to_le16(0);
  182. header->vci = cpu_to_le16(0);
  183. header->type = cpu_to_le16(PKT_COMMAND);
  184. prm.pid = current->pid;
  185. prm.response = NULL;
  186. prm.port = SOLOS_CHAN(atmdev);
  187. spin_lock_irq(&card->param_queue_lock);
  188. list_add(&prm.list, &card->param_queue);
  189. spin_unlock_irq(&card->param_queue_lock);
  190. fpga_queue(card, prm.port, skb, NULL);
  191. wait_event_timeout(card->param_wq, prm.response, 5 * HZ);
  192. spin_lock_irq(&card->param_queue_lock);
  193. list_del(&prm.list);
  194. spin_unlock_irq(&card->param_queue_lock);
  195. if (!prm.response)
  196. return -EIO;
  197. buflen = prm.response->len;
  198. memcpy(buf, prm.response->data, buflen);
  199. kfree_skb(prm.response);
  200. return buflen;
  201. }
  202. static ssize_t solos_param_store(struct device *dev, struct device_attribute *attr,
  203. const char *buf, size_t count)
  204. {
  205. struct atm_dev *atmdev = container_of(dev, struct atm_dev, class_dev);
  206. struct solos_card *card = atmdev->dev_data;
  207. struct solos_param prm;
  208. struct sk_buff *skb;
  209. struct pkt_hdr *header;
  210. int buflen;
  211. ssize_t ret;
  212. buflen = strlen(attr->attr.name) + 11 + count;
  213. skb = alloc_skb(sizeof(*header) + buflen, GFP_KERNEL);
  214. if (!skb) {
  215. dev_warn(&card->dev->dev, "Failed to allocate sk_buff in solos_param_store()\n");
  216. return -ENOMEM;
  217. }
  218. header = (void *)skb_put(skb, sizeof(*header));
  219. buflen = snprintf((void *)&header[1], buflen - 1,
  220. "L%05d\n%s\n%s\n", current->pid, attr->attr.name, buf);
  221. skb_put(skb, buflen);
  222. header->size = cpu_to_le16(buflen);
  223. header->vpi = cpu_to_le16(0);
  224. header->vci = cpu_to_le16(0);
  225. header->type = cpu_to_le16(PKT_COMMAND);
  226. prm.pid = current->pid;
  227. prm.response = NULL;
  228. prm.port = SOLOS_CHAN(atmdev);
  229. spin_lock_irq(&card->param_queue_lock);
  230. list_add(&prm.list, &card->param_queue);
  231. spin_unlock_irq(&card->param_queue_lock);
  232. fpga_queue(card, prm.port, skb, NULL);
  233. wait_event_timeout(card->param_wq, prm.response, 5 * HZ);
  234. spin_lock_irq(&card->param_queue_lock);
  235. list_del(&prm.list);
  236. spin_unlock_irq(&card->param_queue_lock);
  237. skb = prm.response;
  238. if (!skb)
  239. return -EIO;
  240. buflen = skb->len;
  241. /* Sometimes it has a newline, sometimes it doesn't. */
  242. if (skb->data[buflen - 1] == '\n')
  243. buflen--;
  244. if (buflen == 2 && !strncmp(skb->data, "OK", 2))
  245. ret = count;
  246. else if (buflen == 5 && !strncmp(skb->data, "ERROR", 5))
  247. ret = -EIO;
  248. else {
  249. /* We know we have enough space allocated for this; we allocated
  250. it ourselves */
  251. skb->data[buflen] = 0;
  252. dev_warn(&card->dev->dev, "Unexpected parameter response: '%s'\n",
  253. skb->data);
  254. ret = -EIO;
  255. }
  256. kfree_skb(skb);
  257. return ret;
  258. }
  259. static char *next_string(struct sk_buff *skb)
  260. {
  261. int i = 0;
  262. char *this = skb->data;
  263. for (i = 0; i < skb->len; i++) {
  264. if (this[i] == '\n') {
  265. this[i] = 0;
  266. skb_pull(skb, i + 1);
  267. return this;
  268. }
  269. if (!isprint(this[i]))
  270. return NULL;
  271. }
  272. return NULL;
  273. }
  274. /*
  275. * Status packet has fields separated by \n, starting with a version number
  276. * for the information therein. Fields are....
  277. *
  278. * packet version
  279. * RxBitRate (version >= 1)
  280. * TxBitRate (version >= 1)
  281. * State (version >= 1)
  282. * LocalSNRMargin (version >= 1)
  283. * LocalLineAttn (version >= 1)
  284. */
  285. static int process_status(struct solos_card *card, int port, struct sk_buff *skb)
  286. {
  287. char *str, *end, *state_str, *snr, *attn;
  288. int ver, rate_up, rate_down;
  289. if (!card->atmdev[port])
  290. return -ENODEV;
  291. str = next_string(skb);
  292. if (!str)
  293. return -EIO;
  294. ver = simple_strtol(str, NULL, 10);
  295. if (ver < 1) {
  296. dev_warn(&card->dev->dev, "Unexpected status interrupt version %d\n",
  297. ver);
  298. return -EIO;
  299. }
  300. str = next_string(skb);
  301. if (!str)
  302. return -EIO;
  303. if (!strcmp(str, "ERROR")) {
  304. dev_dbg(&card->dev->dev, "Status packet indicated Solos error on port %d (starting up?)\n",
  305. port);
  306. return 0;
  307. }
  308. rate_down = simple_strtol(str, &end, 10);
  309. if (*end)
  310. return -EIO;
  311. str = next_string(skb);
  312. if (!str)
  313. return -EIO;
  314. rate_up = simple_strtol(str, &end, 10);
  315. if (*end)
  316. return -EIO;
  317. state_str = next_string(skb);
  318. if (!state_str)
  319. return -EIO;
  320. /* Anything but 'Showtime' is down */
  321. if (strcmp(state_str, "Showtime")) {
  322. atm_dev_signal_change(card->atmdev[port], ATM_PHY_SIG_LOST);
  323. release_vccs(card->atmdev[port]);
  324. dev_info(&card->dev->dev, "Port %d: %s\n", port, state_str);
  325. return 0;
  326. }
  327. snr = next_string(skb);
  328. if (!snr)
  329. return -EIO;
  330. attn = next_string(skb);
  331. if (!attn)
  332. return -EIO;
  333. dev_info(&card->dev->dev, "Port %d: %s @%d/%d kb/s%s%s%s%s\n",
  334. port, state_str, rate_down/1000, rate_up/1000,
  335. snr[0]?", SNR ":"", snr, attn[0]?", Attn ":"", attn);
  336. card->atmdev[port]->link_rate = rate_down / 424;
  337. atm_dev_signal_change(card->atmdev[port], ATM_PHY_SIG_FOUND);
  338. return 0;
  339. }
  340. static int process_command(struct solos_card *card, int port, struct sk_buff *skb)
  341. {
  342. struct solos_param *prm;
  343. unsigned long flags;
  344. int cmdpid;
  345. int found = 0;
  346. if (skb->len < 7)
  347. return 0;
  348. if (skb->data[0] != 'L' || !isdigit(skb->data[1]) ||
  349. !isdigit(skb->data[2]) || !isdigit(skb->data[3]) ||
  350. !isdigit(skb->data[4]) || !isdigit(skb->data[5]) ||
  351. skb->data[6] != '\n')
  352. return 0;
  353. cmdpid = simple_strtol(&skb->data[1], NULL, 10);
  354. spin_lock_irqsave(&card->param_queue_lock, flags);
  355. list_for_each_entry(prm, &card->param_queue, list) {
  356. if (prm->port == port && prm->pid == cmdpid) {
  357. prm->response = skb;
  358. skb_pull(skb, 7);
  359. wake_up(&card->param_wq);
  360. found = 1;
  361. break;
  362. }
  363. }
  364. spin_unlock_irqrestore(&card->param_queue_lock, flags);
  365. return found;
  366. }
  367. static ssize_t console_show(struct device *dev, struct device_attribute *attr,
  368. char *buf)
  369. {
  370. struct atm_dev *atmdev = container_of(dev, struct atm_dev, class_dev);
  371. struct solos_card *card = atmdev->dev_data;
  372. struct sk_buff *skb;
  373. unsigned int len;
  374. spin_lock(&card->cli_queue_lock);
  375. skb = skb_dequeue(&card->cli_queue[SOLOS_CHAN(atmdev)]);
  376. spin_unlock(&card->cli_queue_lock);
  377. if(skb == NULL)
  378. return sprintf(buf, "No data.\n");
  379. len = skb->len;
  380. memcpy(buf, skb->data, len);
  381. dev_dbg(&card->dev->dev, "len: %d\n", len);
  382. kfree_skb(skb);
  383. return len;
  384. }
  385. static int send_command(struct solos_card *card, int dev, const char *buf, size_t size)
  386. {
  387. struct sk_buff *skb;
  388. struct pkt_hdr *header;
  389. if (size > (BUF_SIZE - sizeof(*header))) {
  390. dev_dbg(&card->dev->dev, "Command is too big. Dropping request\n");
  391. return 0;
  392. }
  393. skb = alloc_skb(size + sizeof(*header), GFP_ATOMIC);
  394. if (!skb) {
  395. dev_warn(&card->dev->dev, "Failed to allocate sk_buff in send_command()\n");
  396. return 0;
  397. }
  398. header = (void *)skb_put(skb, sizeof(*header));
  399. header->size = cpu_to_le16(size);
  400. header->vpi = cpu_to_le16(0);
  401. header->vci = cpu_to_le16(0);
  402. header->type = cpu_to_le16(PKT_COMMAND);
  403. memcpy(skb_put(skb, size), buf, size);
  404. fpga_queue(card, dev, skb, NULL);
  405. return 0;
  406. }
  407. static ssize_t console_store(struct device *dev, struct device_attribute *attr,
  408. const char *buf, size_t count)
  409. {
  410. struct atm_dev *atmdev = container_of(dev, struct atm_dev, class_dev);
  411. struct solos_card *card = atmdev->dev_data;
  412. int err;
  413. err = send_command(card, SOLOS_CHAN(atmdev), buf, count);
  414. return err?:count;
  415. }
  416. static DEVICE_ATTR(console, 0644, console_show, console_store);
  417. #define SOLOS_ATTR_RO(x) static DEVICE_ATTR(x, 0444, solos_param_show, NULL);
  418. #define SOLOS_ATTR_RW(x) static DEVICE_ATTR(x, 0644, solos_param_show, solos_param_store);
  419. #include "solos-attrlist.c"
  420. #undef SOLOS_ATTR_RO
  421. #undef SOLOS_ATTR_RW
  422. #define SOLOS_ATTR_RO(x) &dev_attr_##x.attr,
  423. #define SOLOS_ATTR_RW(x) &dev_attr_##x.attr,
  424. static struct attribute *solos_attrs[] = {
  425. #include "solos-attrlist.c"
  426. NULL
  427. };
  428. static struct attribute_group solos_attr_group = {
  429. .attrs = solos_attrs,
  430. .name = "parameters",
  431. };
  432. static int flash_upgrade(struct solos_card *card, int chip)
  433. {
  434. const struct firmware *fw;
  435. const char *fw_name;
  436. uint32_t data32 = 0;
  437. int blocksize = 0;
  438. int numblocks = 0;
  439. int offset;
  440. switch (chip) {
  441. case 0:
  442. fw_name = "solos-FPGA.bin";
  443. blocksize = FPGA_BLOCK;
  444. break;
  445. case 1:
  446. fw_name = "solos-Firmware.bin";
  447. blocksize = SOLOS_BLOCK;
  448. break;
  449. case 2:
  450. if (card->fpga_version > LEGACY_BUFFERS){
  451. fw_name = "solos-db-FPGA.bin";
  452. blocksize = FPGA_BLOCK;
  453. } else {
  454. dev_info(&card->dev->dev, "FPGA version doesn't support"
  455. " daughter board upgrades\n");
  456. return -EPERM;
  457. }
  458. break;
  459. case 3:
  460. if (card->fpga_version > LEGACY_BUFFERS){
  461. fw_name = "solos-Firmware.bin";
  462. blocksize = SOLOS_BLOCK;
  463. } else {
  464. dev_info(&card->dev->dev, "FPGA version doesn't support"
  465. " daughter board upgrades\n");
  466. return -EPERM;
  467. }
  468. break;
  469. default:
  470. return -ENODEV;
  471. }
  472. if (request_firmware(&fw, fw_name, &card->dev->dev))
  473. return -ENOENT;
  474. dev_info(&card->dev->dev, "Flash upgrade starting\n");
  475. numblocks = fw->size / blocksize;
  476. dev_info(&card->dev->dev, "Firmware size: %zd\n", fw->size);
  477. dev_info(&card->dev->dev, "Number of blocks: %d\n", numblocks);
  478. dev_info(&card->dev->dev, "Changing FPGA to Update mode\n");
  479. iowrite32(1, card->config_regs + FPGA_MODE);
  480. data32 = ioread32(card->config_regs + FPGA_MODE);
  481. /* Set mode to Chip Erase */
  482. if(chip == 0 || chip == 2)
  483. dev_info(&card->dev->dev, "Set FPGA Flash mode to FPGA Chip Erase\n");
  484. if(chip == 1 || chip == 3)
  485. dev_info(&card->dev->dev, "Set FPGA Flash mode to Solos Chip Erase\n");
  486. iowrite32((chip * 2), card->config_regs + FLASH_MODE);
  487. iowrite32(1, card->config_regs + WRITE_FLASH);
  488. wait_event(card->fw_wq, !ioread32(card->config_regs + FLASH_BUSY));
  489. for (offset = 0; offset < fw->size; offset += blocksize) {
  490. int i;
  491. /* Clear write flag */
  492. iowrite32(0, card->config_regs + WRITE_FLASH);
  493. /* Set mode to Block Write */
  494. /* dev_info(&card->dev->dev, "Set FPGA Flash mode to Block Write\n"); */
  495. iowrite32(((chip * 2) + 1), card->config_regs + FLASH_MODE);
  496. /* Copy block to buffer, swapping each 16 bits */
  497. for(i = 0; i < blocksize; i += 4) {
  498. uint32_t word = swahb32p((uint32_t *)(fw->data + offset + i));
  499. if(card->fpga_version > LEGACY_BUFFERS)
  500. iowrite32(word, FLASH_BUF + i);
  501. else
  502. iowrite32(word, RX_BUF(card, 3) + i);
  503. }
  504. /* Specify block number and then trigger flash write */
  505. iowrite32(offset / blocksize, card->config_regs + FLASH_BLOCK);
  506. iowrite32(1, card->config_regs + WRITE_FLASH);
  507. wait_event(card->fw_wq, !ioread32(card->config_regs + FLASH_BUSY));
  508. }
  509. release_firmware(fw);
  510. iowrite32(0, card->config_regs + WRITE_FLASH);
  511. iowrite32(0, card->config_regs + FPGA_MODE);
  512. iowrite32(0, card->config_regs + FLASH_MODE);
  513. dev_info(&card->dev->dev, "Returning FPGA to Data mode\n");
  514. return 0;
  515. }
  516. static irqreturn_t solos_irq(int irq, void *dev_id)
  517. {
  518. struct solos_card *card = dev_id;
  519. int handled = 1;
  520. iowrite32(0, card->config_regs + IRQ_CLEAR);
  521. /* If we're up and running, just kick the tasklet to process TX/RX */
  522. if (card->atmdev[0])
  523. tasklet_schedule(&card->tlet);
  524. else
  525. wake_up(&card->fw_wq);
  526. return IRQ_RETVAL(handled);
  527. }
  528. void solos_bh(unsigned long card_arg)
  529. {
  530. struct solos_card *card = (void *)card_arg;
  531. uint32_t card_flags;
  532. uint32_t rx_done = 0;
  533. int port;
  534. /*
  535. * Since fpga_tx() is going to need to read the flags under its lock,
  536. * it can return them to us so that we don't have to hit PCI MMIO
  537. * again for the same information
  538. */
  539. card_flags = fpga_tx(card);
  540. for (port = 0; port < card->nr_ports; port++) {
  541. if (card_flags & (0x10 << port)) {
  542. struct pkt_hdr _hdr, *header;
  543. struct sk_buff *skb;
  544. struct atm_vcc *vcc;
  545. int size;
  546. if (card->using_dma) {
  547. skb = card->rx_skb[port];
  548. card->rx_skb[port] = NULL;
  549. pci_unmap_single(card->dev, SKB_CB(skb)->dma_addr,
  550. RX_DMA_SIZE, PCI_DMA_FROMDEVICE);
  551. header = (void *)skb->data;
  552. size = le16_to_cpu(header->size);
  553. skb_put(skb, size + sizeof(*header));
  554. skb_pull(skb, sizeof(*header));
  555. } else {
  556. header = &_hdr;
  557. rx_done |= 0x10 << port;
  558. memcpy_fromio(header, RX_BUF(card, port), sizeof(*header));
  559. size = le16_to_cpu(header->size);
  560. if (size > (card->buffer_size - sizeof(*header))){
  561. dev_warn(&card->dev->dev, "Invalid buffer size\n");
  562. continue;
  563. }
  564. skb = alloc_skb(size + 1, GFP_ATOMIC);
  565. if (!skb) {
  566. if (net_ratelimit())
  567. dev_warn(&card->dev->dev, "Failed to allocate sk_buff for RX\n");
  568. continue;
  569. }
  570. memcpy_fromio(skb_put(skb, size),
  571. RX_BUF(card, port) + sizeof(*header),
  572. size);
  573. }
  574. if (atmdebug) {
  575. dev_info(&card->dev->dev, "Received: device %d\n", port);
  576. dev_info(&card->dev->dev, "size: %d VPI: %d VCI: %d\n",
  577. size, le16_to_cpu(header->vpi),
  578. le16_to_cpu(header->vci));
  579. print_buffer(skb);
  580. }
  581. switch (le16_to_cpu(header->type)) {
  582. case PKT_DATA:
  583. vcc = find_vcc(card->atmdev[port], le16_to_cpu(header->vpi),
  584. le16_to_cpu(header->vci));
  585. if (!vcc) {
  586. if (net_ratelimit())
  587. dev_warn(&card->dev->dev, "Received packet for unknown VCI.VPI %d.%d on port %d\n",
  588. le16_to_cpu(header->vci), le16_to_cpu(header->vpi),
  589. port);
  590. continue;
  591. }
  592. atm_charge(vcc, skb->truesize);
  593. vcc->push(vcc, skb);
  594. atomic_inc(&vcc->stats->rx);
  595. break;
  596. case PKT_STATUS:
  597. if (process_status(card, port, skb) &&
  598. net_ratelimit()) {
  599. dev_warn(&card->dev->dev, "Bad status packet of %d bytes on port %d:\n", skb->len, port);
  600. print_buffer(skb);
  601. }
  602. dev_kfree_skb_any(skb);
  603. break;
  604. case PKT_COMMAND:
  605. default: /* FIXME: Not really, surely? */
  606. if (process_command(card, port, skb))
  607. break;
  608. spin_lock(&card->cli_queue_lock);
  609. if (skb_queue_len(&card->cli_queue[port]) > 10) {
  610. if (net_ratelimit())
  611. dev_warn(&card->dev->dev, "Dropping console response on port %d\n",
  612. port);
  613. dev_kfree_skb_any(skb);
  614. } else
  615. skb_queue_tail(&card->cli_queue[port], skb);
  616. spin_unlock(&card->cli_queue_lock);
  617. break;
  618. }
  619. }
  620. /* Allocate RX skbs for any ports which need them */
  621. if (card->using_dma && card->atmdev[port] &&
  622. !card->rx_skb[port]) {
  623. struct sk_buff *skb = alloc_skb(RX_DMA_SIZE, GFP_ATOMIC);
  624. if (skb) {
  625. SKB_CB(skb)->dma_addr =
  626. pci_map_single(card->dev, skb->data,
  627. RX_DMA_SIZE, PCI_DMA_FROMDEVICE);
  628. iowrite32(SKB_CB(skb)->dma_addr,
  629. card->config_regs + RX_DMA_ADDR(port));
  630. card->rx_skb[port] = skb;
  631. } else {
  632. if (net_ratelimit())
  633. dev_warn(&card->dev->dev, "Failed to allocate RX skb");
  634. /* We'll have to try again later */
  635. tasklet_schedule(&card->tlet);
  636. }
  637. }
  638. }
  639. if (rx_done)
  640. iowrite32(rx_done, card->config_regs + FLAGS_ADDR);
  641. return;
  642. }
  643. static struct atm_vcc *find_vcc(struct atm_dev *dev, short vpi, int vci)
  644. {
  645. struct hlist_head *head;
  646. struct atm_vcc *vcc = NULL;
  647. struct hlist_node *node;
  648. struct sock *s;
  649. read_lock(&vcc_sklist_lock);
  650. head = &vcc_hash[vci & (VCC_HTABLE_SIZE -1)];
  651. sk_for_each(s, node, head) {
  652. vcc = atm_sk(s);
  653. if (vcc->dev == dev && vcc->vci == vci &&
  654. vcc->vpi == vpi && vcc->qos.rxtp.traffic_class != ATM_NONE &&
  655. test_bit(ATM_VF_READY, &vcc->flags))
  656. goto out;
  657. }
  658. vcc = NULL;
  659. out:
  660. read_unlock(&vcc_sklist_lock);
  661. return vcc;
  662. }
  663. static int list_vccs(int vci)
  664. {
  665. struct hlist_head *head;
  666. struct atm_vcc *vcc;
  667. struct hlist_node *node;
  668. struct sock *s;
  669. int num_found = 0;
  670. int i;
  671. read_lock(&vcc_sklist_lock);
  672. if (vci != 0){
  673. head = &vcc_hash[vci & (VCC_HTABLE_SIZE -1)];
  674. sk_for_each(s, node, head) {
  675. num_found ++;
  676. vcc = atm_sk(s);
  677. printk(KERN_DEBUG "Device: %d Vpi: %d Vci: %d\n",
  678. vcc->dev->number,
  679. vcc->vpi,
  680. vcc->vci);
  681. }
  682. } else {
  683. for(i = 0; i < VCC_HTABLE_SIZE; i++){
  684. head = &vcc_hash[i];
  685. sk_for_each(s, node, head) {
  686. num_found ++;
  687. vcc = atm_sk(s);
  688. printk(KERN_DEBUG "Device: %d Vpi: %d Vci: %d\n",
  689. vcc->dev->number,
  690. vcc->vpi,
  691. vcc->vci);
  692. }
  693. }
  694. }
  695. read_unlock(&vcc_sklist_lock);
  696. return num_found;
  697. }
  698. static void release_vccs(struct atm_dev *dev)
  699. {
  700. int i;
  701. write_lock_irq(&vcc_sklist_lock);
  702. for (i = 0; i < VCC_HTABLE_SIZE; i++) {
  703. struct hlist_head *head = &vcc_hash[i];
  704. struct hlist_node *node, *tmp;
  705. struct sock *s;
  706. struct atm_vcc *vcc;
  707. sk_for_each_safe(s, node, tmp, head) {
  708. vcc = atm_sk(s);
  709. if (vcc->dev == dev) {
  710. vcc_release_async(vcc, -EPIPE);
  711. sk_del_node_init(s);
  712. }
  713. }
  714. }
  715. write_unlock_irq(&vcc_sklist_lock);
  716. }
  717. static int popen(struct atm_vcc *vcc)
  718. {
  719. struct solos_card *card = vcc->dev->dev_data;
  720. struct sk_buff *skb;
  721. struct pkt_hdr *header;
  722. if (vcc->qos.aal != ATM_AAL5) {
  723. dev_warn(&card->dev->dev, "Unsupported ATM type %d\n",
  724. vcc->qos.aal);
  725. return -EINVAL;
  726. }
  727. skb = alloc_skb(sizeof(*header), GFP_ATOMIC);
  728. if (!skb && net_ratelimit()) {
  729. dev_warn(&card->dev->dev, "Failed to allocate sk_buff in popen()\n");
  730. return -ENOMEM;
  731. }
  732. header = (void *)skb_put(skb, sizeof(*header));
  733. header->size = cpu_to_le16(0);
  734. header->vpi = cpu_to_le16(vcc->vpi);
  735. header->vci = cpu_to_le16(vcc->vci);
  736. header->type = cpu_to_le16(PKT_POPEN);
  737. fpga_queue(card, SOLOS_CHAN(vcc->dev), skb, NULL);
  738. set_bit(ATM_VF_ADDR, &vcc->flags);
  739. set_bit(ATM_VF_READY, &vcc->flags);
  740. list_vccs(0);
  741. return 0;
  742. }
  743. static void pclose(struct atm_vcc *vcc)
  744. {
  745. struct solos_card *card = vcc->dev->dev_data;
  746. struct sk_buff *skb;
  747. struct pkt_hdr *header;
  748. skb = alloc_skb(sizeof(*header), GFP_ATOMIC);
  749. if (!skb) {
  750. dev_warn(&card->dev->dev, "Failed to allocate sk_buff in pclose()\n");
  751. return;
  752. }
  753. header = (void *)skb_put(skb, sizeof(*header));
  754. header->size = cpu_to_le16(0);
  755. header->vpi = cpu_to_le16(vcc->vpi);
  756. header->vci = cpu_to_le16(vcc->vci);
  757. header->type = cpu_to_le16(PKT_PCLOSE);
  758. fpga_queue(card, SOLOS_CHAN(vcc->dev), skb, NULL);
  759. clear_bit(ATM_VF_ADDR, &vcc->flags);
  760. clear_bit(ATM_VF_READY, &vcc->flags);
  761. /* Hold up vcc_destroy_socket() (our caller) until solos_bh() in the
  762. tasklet has finished processing any incoming packets (and, more to
  763. the point, using the vcc pointer). */
  764. tasklet_unlock_wait(&card->tlet);
  765. return;
  766. }
  767. static int print_buffer(struct sk_buff *buf)
  768. {
  769. int len,i;
  770. char msg[500];
  771. char item[10];
  772. len = buf->len;
  773. for (i = 0; i < len; i++){
  774. if(i % 8 == 0)
  775. sprintf(msg, "%02X: ", i);
  776. sprintf(item,"%02X ",*(buf->data + i));
  777. strcat(msg, item);
  778. if(i % 8 == 7) {
  779. sprintf(item, "\n");
  780. strcat(msg, item);
  781. printk(KERN_DEBUG "%s", msg);
  782. }
  783. }
  784. if (i % 8 != 0) {
  785. sprintf(item, "\n");
  786. strcat(msg, item);
  787. printk(KERN_DEBUG "%s", msg);
  788. }
  789. printk(KERN_DEBUG "\n");
  790. return 0;
  791. }
  792. static void fpga_queue(struct solos_card *card, int port, struct sk_buff *skb,
  793. struct atm_vcc *vcc)
  794. {
  795. int old_len;
  796. unsigned long flags;
  797. SKB_CB(skb)->vcc = vcc;
  798. spin_lock_irqsave(&card->tx_queue_lock, flags);
  799. old_len = skb_queue_len(&card->tx_queue[port]);
  800. skb_queue_tail(&card->tx_queue[port], skb);
  801. if (!old_len)
  802. card->tx_mask |= (1 << port);
  803. spin_unlock_irqrestore(&card->tx_queue_lock, flags);
  804. /* Theoretically we could just schedule the tasklet here, but
  805. that introduces latency we don't want -- it's noticeable */
  806. if (!old_len)
  807. fpga_tx(card);
  808. }
  809. static uint32_t fpga_tx(struct solos_card *card)
  810. {
  811. uint32_t tx_pending, card_flags;
  812. uint32_t tx_started = 0;
  813. struct sk_buff *skb;
  814. struct atm_vcc *vcc;
  815. unsigned char port;
  816. unsigned long flags;
  817. spin_lock_irqsave(&card->tx_lock, flags);
  818. card_flags = ioread32(card->config_regs + FLAGS_ADDR);
  819. /*
  820. * The queue lock is required for _writing_ to tx_mask, but we're
  821. * OK to read it here without locking. The only potential update
  822. * that we could race with is in fpga_queue() where it sets a bit
  823. * for a new port... but it's going to call this function again if
  824. * it's doing that, anyway.
  825. */
  826. tx_pending = card->tx_mask & ~card_flags;
  827. for (port = 0; tx_pending; tx_pending >>= 1, port++) {
  828. if (tx_pending & 1) {
  829. struct sk_buff *oldskb = card->tx_skb[port];
  830. if (oldskb)
  831. pci_unmap_single(card->dev, SKB_CB(oldskb)->dma_addr,
  832. oldskb->len, PCI_DMA_TODEVICE);
  833. spin_lock(&card->tx_queue_lock);
  834. skb = skb_dequeue(&card->tx_queue[port]);
  835. if (!skb)
  836. card->tx_mask &= ~(1 << port);
  837. spin_unlock(&card->tx_queue_lock);
  838. if (skb && !card->using_dma) {
  839. memcpy_toio(TX_BUF(card, port), skb->data, skb->len);
  840. tx_started |= 1 << port;
  841. oldskb = skb; /* We're done with this skb already */
  842. } else if (skb && card->using_dma) {
  843. SKB_CB(skb)->dma_addr = pci_map_single(card->dev, skb->data,
  844. skb->len, PCI_DMA_TODEVICE);
  845. iowrite32(SKB_CB(skb)->dma_addr,
  846. card->config_regs + TX_DMA_ADDR(port));
  847. }
  848. if (!oldskb)
  849. continue;
  850. /* Clean up and free oldskb now it's gone */
  851. if (atmdebug) {
  852. dev_info(&card->dev->dev, "Transmitted: port %d\n",
  853. port);
  854. print_buffer(oldskb);
  855. }
  856. vcc = SKB_CB(oldskb)->vcc;
  857. if (vcc) {
  858. atomic_inc(&vcc->stats->tx);
  859. solos_pop(vcc, oldskb);
  860. } else
  861. dev_kfree_skb_irq(oldskb);
  862. }
  863. }
  864. /* For non-DMA TX, write the 'TX start' bit for all four ports simultaneously */
  865. if (tx_started)
  866. iowrite32(tx_started, card->config_regs + FLAGS_ADDR);
  867. spin_unlock_irqrestore(&card->tx_lock, flags);
  868. return card_flags;
  869. }
  870. static int psend(struct atm_vcc *vcc, struct sk_buff *skb)
  871. {
  872. struct solos_card *card = vcc->dev->dev_data;
  873. struct pkt_hdr *header;
  874. int pktlen;
  875. pktlen = skb->len;
  876. if (pktlen > (BUF_SIZE - sizeof(*header))) {
  877. dev_warn(&card->dev->dev, "Length of PDU is too large. Dropping PDU.\n");
  878. solos_pop(vcc, skb);
  879. return 0;
  880. }
  881. if (!skb_clone_writable(skb, sizeof(*header))) {
  882. int expand_by = 0;
  883. int ret;
  884. if (skb_headroom(skb) < sizeof(*header))
  885. expand_by = sizeof(*header) - skb_headroom(skb);
  886. ret = pskb_expand_head(skb, expand_by, 0, GFP_ATOMIC);
  887. if (ret) {
  888. dev_warn(&card->dev->dev, "pskb_expand_head failed.\n");
  889. solos_pop(vcc, skb);
  890. return ret;
  891. }
  892. }
  893. header = (void *)skb_push(skb, sizeof(*header));
  894. /* This does _not_ include the size of the header */
  895. header->size = cpu_to_le16(pktlen);
  896. header->vpi = cpu_to_le16(vcc->vpi);
  897. header->vci = cpu_to_le16(vcc->vci);
  898. header->type = cpu_to_le16(PKT_DATA);
  899. fpga_queue(card, SOLOS_CHAN(vcc->dev), skb, vcc);
  900. return 0;
  901. }
  902. static struct atmdev_ops fpga_ops = {
  903. .open = popen,
  904. .close = pclose,
  905. .ioctl = NULL,
  906. .getsockopt = NULL,
  907. .setsockopt = NULL,
  908. .send = psend,
  909. .send_oam = NULL,
  910. .phy_put = NULL,
  911. .phy_get = NULL,
  912. .change_qos = NULL,
  913. .proc_read = NULL,
  914. .owner = THIS_MODULE
  915. };
  916. static int fpga_probe(struct pci_dev *dev, const struct pci_device_id *id)
  917. {
  918. int err;
  919. uint16_t fpga_ver;
  920. uint8_t major_ver, minor_ver;
  921. uint32_t data32;
  922. struct solos_card *card;
  923. card = kzalloc(sizeof(*card), GFP_KERNEL);
  924. if (!card)
  925. return -ENOMEM;
  926. card->dev = dev;
  927. init_waitqueue_head(&card->fw_wq);
  928. init_waitqueue_head(&card->param_wq);
  929. err = pci_enable_device(dev);
  930. if (err) {
  931. dev_warn(&dev->dev, "Failed to enable PCI device\n");
  932. goto out;
  933. }
  934. err = pci_set_dma_mask(dev, DMA_BIT_MASK(32));
  935. if (err) {
  936. dev_warn(&dev->dev, "Failed to set 32-bit DMA mask\n");
  937. goto out;
  938. }
  939. err = pci_request_regions(dev, "solos");
  940. if (err) {
  941. dev_warn(&dev->dev, "Failed to request regions\n");
  942. goto out;
  943. }
  944. card->config_regs = pci_iomap(dev, 0, CONFIG_RAM_SIZE);
  945. if (!card->config_regs) {
  946. dev_warn(&dev->dev, "Failed to ioremap config registers\n");
  947. goto out_release_regions;
  948. }
  949. card->buffers = pci_iomap(dev, 1, DATA_RAM_SIZE);
  950. if (!card->buffers) {
  951. dev_warn(&dev->dev, "Failed to ioremap data buffers\n");
  952. goto out_unmap_config;
  953. }
  954. if (reset) {
  955. iowrite32(1, card->config_regs + FPGA_MODE);
  956. data32 = ioread32(card->config_regs + FPGA_MODE);
  957. iowrite32(0, card->config_regs + FPGA_MODE);
  958. data32 = ioread32(card->config_regs + FPGA_MODE);
  959. }
  960. data32 = ioread32(card->config_regs + FPGA_VER);
  961. fpga_ver = (data32 & 0x0000FFFF);
  962. major_ver = ((data32 & 0xFF000000) >> 24);
  963. minor_ver = ((data32 & 0x00FF0000) >> 16);
  964. card->fpga_version = FPGA_VERSION(major_ver,minor_ver);
  965. if (card->fpga_version > LEGACY_BUFFERS)
  966. card->buffer_size = BUF_SIZE;
  967. else
  968. card->buffer_size = OLD_BUF_SIZE;
  969. dev_info(&dev->dev, "Solos FPGA Version %d.%02d svn-%d\n",
  970. major_ver, minor_ver, fpga_ver);
  971. if (fpga_ver < 37 && (fpga_upgrade || firmware_upgrade ||
  972. db_fpga_upgrade || db_firmware_upgrade)) {
  973. dev_warn(&dev->dev,
  974. "FPGA too old; cannot upgrade flash. Use JTAG.\n");
  975. fpga_upgrade = firmware_upgrade = 0;
  976. db_fpga_upgrade = db_firmware_upgrade = 0;
  977. }
  978. if (card->fpga_version >= DMA_SUPPORTED){
  979. card->using_dma = 1;
  980. } else {
  981. card->using_dma = 0;
  982. /* Set RX empty flag for all ports */
  983. iowrite32(0xF0, card->config_regs + FLAGS_ADDR);
  984. }
  985. data32 = ioread32(card->config_regs + PORTS);
  986. card->nr_ports = (data32 & 0x000000FF);
  987. pci_set_drvdata(dev, card);
  988. tasklet_init(&card->tlet, solos_bh, (unsigned long)card);
  989. spin_lock_init(&card->tx_lock);
  990. spin_lock_init(&card->tx_queue_lock);
  991. spin_lock_init(&card->cli_queue_lock);
  992. spin_lock_init(&card->param_queue_lock);
  993. INIT_LIST_HEAD(&card->param_queue);
  994. err = request_irq(dev->irq, solos_irq, IRQF_SHARED,
  995. "solos-pci", card);
  996. if (err) {
  997. dev_dbg(&card->dev->dev, "Failed to request interrupt IRQ: %d\n", dev->irq);
  998. goto out_unmap_both;
  999. }
  1000. iowrite32(1, card->config_regs + IRQ_EN_ADDR);
  1001. if (fpga_upgrade)
  1002. flash_upgrade(card, 0);
  1003. if (firmware_upgrade)
  1004. flash_upgrade(card, 1);
  1005. if (db_fpga_upgrade)
  1006. flash_upgrade(card, 2);
  1007. if (db_firmware_upgrade)
  1008. flash_upgrade(card, 3);
  1009. err = atm_init(card, &dev->dev);
  1010. if (err)
  1011. goto out_free_irq;
  1012. return 0;
  1013. out_free_irq:
  1014. iowrite32(0, card->config_regs + IRQ_EN_ADDR);
  1015. free_irq(dev->irq, card);
  1016. tasklet_kill(&card->tlet);
  1017. out_unmap_both:
  1018. pci_set_drvdata(dev, NULL);
  1019. pci_iounmap(dev, card->config_regs);
  1020. out_unmap_config:
  1021. pci_iounmap(dev, card->buffers);
  1022. out_release_regions:
  1023. pci_release_regions(dev);
  1024. out:
  1025. kfree(card);
  1026. return err;
  1027. }
  1028. static int atm_init(struct solos_card *card, struct device *parent)
  1029. {
  1030. int i;
  1031. for (i = 0; i < card->nr_ports; i++) {
  1032. struct sk_buff *skb;
  1033. struct pkt_hdr *header;
  1034. skb_queue_head_init(&card->tx_queue[i]);
  1035. skb_queue_head_init(&card->cli_queue[i]);
  1036. card->atmdev[i] = atm_dev_register("solos-pci", parent, &fpga_ops, -1, NULL);
  1037. if (!card->atmdev[i]) {
  1038. dev_err(&card->dev->dev, "Could not register ATM device %d\n", i);
  1039. atm_remove(card);
  1040. return -ENODEV;
  1041. }
  1042. if (device_create_file(&card->atmdev[i]->class_dev, &dev_attr_console))
  1043. dev_err(&card->dev->dev, "Could not register console for ATM device %d\n", i);
  1044. if (sysfs_create_group(&card->atmdev[i]->class_dev.kobj, &solos_attr_group))
  1045. dev_err(&card->dev->dev, "Could not register parameter group for ATM device %d\n", i);
  1046. dev_info(&card->dev->dev, "Registered ATM device %d\n", card->atmdev[i]->number);
  1047. card->atmdev[i]->ci_range.vpi_bits = 8;
  1048. card->atmdev[i]->ci_range.vci_bits = 16;
  1049. card->atmdev[i]->dev_data = card;
  1050. card->atmdev[i]->phy_data = (void *)(unsigned long)i;
  1051. atm_dev_signal_change(card->atmdev[i], ATM_PHY_SIG_UNKNOWN);
  1052. skb = alloc_skb(sizeof(*header), GFP_ATOMIC);
  1053. if (!skb) {
  1054. dev_warn(&card->dev->dev, "Failed to allocate sk_buff in atm_init()\n");
  1055. continue;
  1056. }
  1057. header = (void *)skb_put(skb, sizeof(*header));
  1058. header->size = cpu_to_le16(0);
  1059. header->vpi = cpu_to_le16(0);
  1060. header->vci = cpu_to_le16(0);
  1061. header->type = cpu_to_le16(PKT_STATUS);
  1062. fpga_queue(card, i, skb, NULL);
  1063. }
  1064. return 0;
  1065. }
  1066. static void atm_remove(struct solos_card *card)
  1067. {
  1068. int i;
  1069. for (i = 0; i < card->nr_ports; i++) {
  1070. if (card->atmdev[i]) {
  1071. struct sk_buff *skb;
  1072. dev_info(&card->dev->dev, "Unregistering ATM device %d\n", card->atmdev[i]->number);
  1073. sysfs_remove_group(&card->atmdev[i]->class_dev.kobj, &solos_attr_group);
  1074. atm_dev_deregister(card->atmdev[i]);
  1075. skb = card->rx_skb[i];
  1076. if (skb) {
  1077. pci_unmap_single(card->dev, SKB_CB(skb)->dma_addr,
  1078. RX_DMA_SIZE, PCI_DMA_FROMDEVICE);
  1079. dev_kfree_skb(skb);
  1080. }
  1081. skb = card->tx_skb[i];
  1082. if (skb) {
  1083. pci_unmap_single(card->dev, SKB_CB(skb)->dma_addr,
  1084. skb->len, PCI_DMA_TODEVICE);
  1085. dev_kfree_skb(skb);
  1086. }
  1087. while ((skb = skb_dequeue(&card->tx_queue[i])))
  1088. dev_kfree_skb(skb);
  1089. }
  1090. }
  1091. }
  1092. static void fpga_remove(struct pci_dev *dev)
  1093. {
  1094. struct solos_card *card = pci_get_drvdata(dev);
  1095. /* Disable IRQs */
  1096. iowrite32(0, card->config_regs + IRQ_EN_ADDR);
  1097. /* Reset FPGA */
  1098. iowrite32(1, card->config_regs + FPGA_MODE);
  1099. (void)ioread32(card->config_regs + FPGA_MODE);
  1100. atm_remove(card);
  1101. free_irq(dev->irq, card);
  1102. tasklet_kill(&card->tlet);
  1103. /* Release device from reset */
  1104. iowrite32(0, card->config_regs + FPGA_MODE);
  1105. (void)ioread32(card->config_regs + FPGA_MODE);
  1106. pci_iounmap(dev, card->buffers);
  1107. pci_iounmap(dev, card->config_regs);
  1108. pci_release_regions(dev);
  1109. pci_disable_device(dev);
  1110. pci_set_drvdata(dev, NULL);
  1111. kfree(card);
  1112. }
  1113. static struct pci_device_id fpga_pci_tbl[] __devinitdata = {
  1114. { 0x10ee, 0x0300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  1115. { 0, }
  1116. };
  1117. MODULE_DEVICE_TABLE(pci,fpga_pci_tbl);
  1118. static struct pci_driver fpga_driver = {
  1119. .name = "solos",
  1120. .id_table = fpga_pci_tbl,
  1121. .probe = fpga_probe,
  1122. .remove = fpga_remove,
  1123. };
  1124. static int __init solos_pci_init(void)
  1125. {
  1126. printk(KERN_INFO "Solos PCI Driver Version %s\n", VERSION);
  1127. return pci_register_driver(&fpga_driver);
  1128. }
  1129. static void __exit solos_pci_exit(void)
  1130. {
  1131. pci_unregister_driver(&fpga_driver);
  1132. printk(KERN_INFO "Solos PCI Driver %s Unloaded\n", VERSION);
  1133. }
  1134. module_init(solos_pci_init);
  1135. module_exit(solos_pci_exit);