sata_sil24.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407
  1. /*
  2. * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
  3. *
  4. * Copyright 2005 Tejun Heo
  5. *
  6. * Based on preview driver from Silicon Image.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2, or (at your option) any
  11. * later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/gfp.h>
  22. #include <linux/pci.h>
  23. #include <linux/blkdev.h>
  24. #include <linux/delay.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/device.h>
  28. #include <scsi/scsi_host.h>
  29. #include <scsi/scsi_cmnd.h>
  30. #include <linux/libata.h>
  31. #define DRV_NAME "sata_sil24"
  32. #define DRV_VERSION "1.1"
  33. /*
  34. * Port request block (PRB) 32 bytes
  35. */
  36. struct sil24_prb {
  37. __le16 ctrl;
  38. __le16 prot;
  39. __le32 rx_cnt;
  40. u8 fis[6 * 4];
  41. };
  42. /*
  43. * Scatter gather entry (SGE) 16 bytes
  44. */
  45. struct sil24_sge {
  46. __le64 addr;
  47. __le32 cnt;
  48. __le32 flags;
  49. };
  50. enum {
  51. SIL24_HOST_BAR = 0,
  52. SIL24_PORT_BAR = 2,
  53. /* sil24 fetches in chunks of 64bytes. The first block
  54. * contains the PRB and two SGEs. From the second block, it's
  55. * consisted of four SGEs and called SGT. Calculate the
  56. * number of SGTs that fit into one page.
  57. */
  58. SIL24_PRB_SZ = sizeof(struct sil24_prb)
  59. + 2 * sizeof(struct sil24_sge),
  60. SIL24_MAX_SGT = (PAGE_SIZE - SIL24_PRB_SZ)
  61. / (4 * sizeof(struct sil24_sge)),
  62. /* This will give us one unused SGEs for ATA. This extra SGE
  63. * will be used to store CDB for ATAPI devices.
  64. */
  65. SIL24_MAX_SGE = 4 * SIL24_MAX_SGT + 1,
  66. /*
  67. * Global controller registers (128 bytes @ BAR0)
  68. */
  69. /* 32 bit regs */
  70. HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
  71. HOST_CTRL = 0x40,
  72. HOST_IRQ_STAT = 0x44,
  73. HOST_PHY_CFG = 0x48,
  74. HOST_BIST_CTRL = 0x50,
  75. HOST_BIST_PTRN = 0x54,
  76. HOST_BIST_STAT = 0x58,
  77. HOST_MEM_BIST_STAT = 0x5c,
  78. HOST_FLASH_CMD = 0x70,
  79. /* 8 bit regs */
  80. HOST_FLASH_DATA = 0x74,
  81. HOST_TRANSITION_DETECT = 0x75,
  82. HOST_GPIO_CTRL = 0x76,
  83. HOST_I2C_ADDR = 0x78, /* 32 bit */
  84. HOST_I2C_DATA = 0x7c,
  85. HOST_I2C_XFER_CNT = 0x7e,
  86. HOST_I2C_CTRL = 0x7f,
  87. /* HOST_SLOT_STAT bits */
  88. HOST_SSTAT_ATTN = (1 << 31),
  89. /* HOST_CTRL bits */
  90. HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
  91. HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
  92. HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
  93. HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
  94. HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
  95. HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
  96. /*
  97. * Port registers
  98. * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
  99. */
  100. PORT_REGS_SIZE = 0x2000,
  101. PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
  102. PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
  103. PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
  104. PORT_PMP_STATUS = 0x0000, /* port device status offset */
  105. PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
  106. PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
  107. /* 32 bit regs */
  108. PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
  109. PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
  110. PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
  111. PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
  112. PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
  113. PORT_ACTIVATE_UPPER_ADDR= 0x101c,
  114. PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
  115. PORT_CMD_ERR = 0x1024, /* command error number */
  116. PORT_FIS_CFG = 0x1028,
  117. PORT_FIFO_THRES = 0x102c,
  118. /* 16 bit regs */
  119. PORT_DECODE_ERR_CNT = 0x1040,
  120. PORT_DECODE_ERR_THRESH = 0x1042,
  121. PORT_CRC_ERR_CNT = 0x1044,
  122. PORT_CRC_ERR_THRESH = 0x1046,
  123. PORT_HSHK_ERR_CNT = 0x1048,
  124. PORT_HSHK_ERR_THRESH = 0x104a,
  125. /* 32 bit regs */
  126. PORT_PHY_CFG = 0x1050,
  127. PORT_SLOT_STAT = 0x1800,
  128. PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
  129. PORT_CONTEXT = 0x1e04,
  130. PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
  131. PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
  132. PORT_SCONTROL = 0x1f00,
  133. PORT_SSTATUS = 0x1f04,
  134. PORT_SERROR = 0x1f08,
  135. PORT_SACTIVE = 0x1f0c,
  136. /* PORT_CTRL_STAT bits */
  137. PORT_CS_PORT_RST = (1 << 0), /* port reset */
  138. PORT_CS_DEV_RST = (1 << 1), /* device reset */
  139. PORT_CS_INIT = (1 << 2), /* port initialize */
  140. PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
  141. PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
  142. PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
  143. PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
  144. PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
  145. PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
  146. /* PORT_IRQ_STAT/ENABLE_SET/CLR */
  147. /* bits[11:0] are masked */
  148. PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
  149. PORT_IRQ_ERROR = (1 << 1), /* command execution error */
  150. PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
  151. PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
  152. PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
  153. PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
  154. PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
  155. PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
  156. PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
  157. PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
  158. PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
  159. PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
  160. DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
  161. PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
  162. PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
  163. /* bits[27:16] are unmasked (raw) */
  164. PORT_IRQ_RAW_SHIFT = 16,
  165. PORT_IRQ_MASKED_MASK = 0x7ff,
  166. PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
  167. /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
  168. PORT_IRQ_STEER_SHIFT = 30,
  169. PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
  170. /* PORT_CMD_ERR constants */
  171. PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
  172. PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
  173. PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
  174. PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
  175. PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
  176. PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
  177. PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
  178. PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
  179. PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
  180. PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
  181. PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
  182. PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
  183. PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
  184. PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
  185. PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
  186. PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
  187. PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
  188. PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
  189. PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
  190. PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
  191. PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
  192. PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
  193. /* bits of PRB control field */
  194. PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
  195. PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
  196. PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
  197. PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
  198. PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
  199. /* PRB protocol field */
  200. PRB_PROT_PACKET = (1 << 0),
  201. PRB_PROT_TCQ = (1 << 1),
  202. PRB_PROT_NCQ = (1 << 2),
  203. PRB_PROT_READ = (1 << 3),
  204. PRB_PROT_WRITE = (1 << 4),
  205. PRB_PROT_TRANSPARENT = (1 << 5),
  206. /*
  207. * Other constants
  208. */
  209. SGE_TRM = (1 << 31), /* Last SGE in chain */
  210. SGE_LNK = (1 << 30), /* linked list
  211. Points to SGT, not SGE */
  212. SGE_DRD = (1 << 29), /* discard data read (/dev/null)
  213. data address ignored */
  214. SIL24_MAX_CMDS = 31,
  215. /* board id */
  216. BID_SIL3124 = 0,
  217. BID_SIL3132 = 1,
  218. BID_SIL3131 = 2,
  219. /* host flags */
  220. SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  221. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  222. ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
  223. ATA_FLAG_AN | ATA_FLAG_PMP,
  224. SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
  225. IRQ_STAT_4PORTS = 0xf,
  226. };
  227. struct sil24_ata_block {
  228. struct sil24_prb prb;
  229. struct sil24_sge sge[SIL24_MAX_SGE];
  230. };
  231. struct sil24_atapi_block {
  232. struct sil24_prb prb;
  233. u8 cdb[16];
  234. struct sil24_sge sge[SIL24_MAX_SGE];
  235. };
  236. union sil24_cmd_block {
  237. struct sil24_ata_block ata;
  238. struct sil24_atapi_block atapi;
  239. };
  240. static struct sil24_cerr_info {
  241. unsigned int err_mask, action;
  242. const char *desc;
  243. } sil24_cerr_db[] = {
  244. [0] = { AC_ERR_DEV, 0,
  245. "device error" },
  246. [PORT_CERR_DEV] = { AC_ERR_DEV, 0,
  247. "device error via D2H FIS" },
  248. [PORT_CERR_SDB] = { AC_ERR_DEV, 0,
  249. "device error via SDB FIS" },
  250. [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
  251. "error in data FIS" },
  252. [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
  253. "failed to transmit command FIS" },
  254. [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_RESET,
  255. "protocol mismatch" },
  256. [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_RESET,
  257. "data directon mismatch" },
  258. [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
  259. "ran out of SGEs while writing" },
  260. [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
  261. "ran out of SGEs while reading" },
  262. [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_RESET,
  263. "invalid data directon for ATAPI CDB" },
  264. [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
  265. "SGT not on qword boundary" },
  266. [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  267. "PCI target abort while fetching SGT" },
  268. [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  269. "PCI master abort while fetching SGT" },
  270. [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  271. "PCI parity error while fetching SGT" },
  272. [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
  273. "PRB not on qword boundary" },
  274. [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  275. "PCI target abort while fetching PRB" },
  276. [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  277. "PCI master abort while fetching PRB" },
  278. [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  279. "PCI parity error while fetching PRB" },
  280. [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  281. "undefined error while transferring data" },
  282. [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  283. "PCI target abort while transferring data" },
  284. [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  285. "PCI master abort while transferring data" },
  286. [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  287. "PCI parity error while transferring data" },
  288. [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_RESET,
  289. "FIS received while sending service FIS" },
  290. };
  291. /*
  292. * ap->private_data
  293. *
  294. * The preview driver always returned 0 for status. We emulate it
  295. * here from the previous interrupt.
  296. */
  297. struct sil24_port_priv {
  298. union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
  299. dma_addr_t cmd_block_dma; /* DMA base addr for them */
  300. int do_port_rst;
  301. };
  302. static void sil24_dev_config(struct ata_device *dev);
  303. static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val);
  304. static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val);
  305. static int sil24_qc_defer(struct ata_queued_cmd *qc);
  306. static void sil24_qc_prep(struct ata_queued_cmd *qc);
  307. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
  308. static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc);
  309. static void sil24_pmp_attach(struct ata_port *ap);
  310. static void sil24_pmp_detach(struct ata_port *ap);
  311. static void sil24_freeze(struct ata_port *ap);
  312. static void sil24_thaw(struct ata_port *ap);
  313. static int sil24_softreset(struct ata_link *link, unsigned int *class,
  314. unsigned long deadline);
  315. static int sil24_hardreset(struct ata_link *link, unsigned int *class,
  316. unsigned long deadline);
  317. static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
  318. unsigned long deadline);
  319. static void sil24_error_handler(struct ata_port *ap);
  320. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
  321. static int sil24_port_start(struct ata_port *ap);
  322. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  323. #ifdef CONFIG_PM
  324. static int sil24_pci_device_resume(struct pci_dev *pdev);
  325. static int sil24_port_resume(struct ata_port *ap);
  326. #endif
  327. static const struct pci_device_id sil24_pci_tbl[] = {
  328. { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
  329. { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
  330. { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
  331. { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
  332. { PCI_VDEVICE(CMD, 0x0244), BID_SIL3132 },
  333. { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
  334. { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
  335. { } /* terminate list */
  336. };
  337. static struct pci_driver sil24_pci_driver = {
  338. .name = DRV_NAME,
  339. .id_table = sil24_pci_tbl,
  340. .probe = sil24_init_one,
  341. .remove = ata_pci_remove_one,
  342. #ifdef CONFIG_PM
  343. .suspend = ata_pci_device_suspend,
  344. .resume = sil24_pci_device_resume,
  345. #endif
  346. };
  347. static struct scsi_host_template sil24_sht = {
  348. ATA_NCQ_SHT(DRV_NAME),
  349. .can_queue = SIL24_MAX_CMDS,
  350. .sg_tablesize = SIL24_MAX_SGE,
  351. .dma_boundary = ATA_DMA_BOUNDARY,
  352. };
  353. static struct ata_port_operations sil24_ops = {
  354. .inherits = &sata_pmp_port_ops,
  355. .qc_defer = sil24_qc_defer,
  356. .qc_prep = sil24_qc_prep,
  357. .qc_issue = sil24_qc_issue,
  358. .qc_fill_rtf = sil24_qc_fill_rtf,
  359. .freeze = sil24_freeze,
  360. .thaw = sil24_thaw,
  361. .softreset = sil24_softreset,
  362. .hardreset = sil24_hardreset,
  363. .pmp_softreset = sil24_softreset,
  364. .pmp_hardreset = sil24_pmp_hardreset,
  365. .error_handler = sil24_error_handler,
  366. .post_internal_cmd = sil24_post_internal_cmd,
  367. .dev_config = sil24_dev_config,
  368. .scr_read = sil24_scr_read,
  369. .scr_write = sil24_scr_write,
  370. .pmp_attach = sil24_pmp_attach,
  371. .pmp_detach = sil24_pmp_detach,
  372. .port_start = sil24_port_start,
  373. #ifdef CONFIG_PM
  374. .port_resume = sil24_port_resume,
  375. #endif
  376. };
  377. static int sata_sil24_msi; /* Disable MSI */
  378. module_param_named(msi, sata_sil24_msi, bool, S_IRUGO);
  379. MODULE_PARM_DESC(msi, "Enable MSI (Default: false)");
  380. /*
  381. * Use bits 30-31 of port_flags to encode available port numbers.
  382. * Current maxium is 4.
  383. */
  384. #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
  385. #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
  386. static const struct ata_port_info sil24_port_info[] = {
  387. /* sil_3124 */
  388. {
  389. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
  390. SIL24_FLAG_PCIX_IRQ_WOC,
  391. .pio_mask = ATA_PIO4,
  392. .mwdma_mask = ATA_MWDMA2,
  393. .udma_mask = ATA_UDMA5,
  394. .port_ops = &sil24_ops,
  395. },
  396. /* sil_3132 */
  397. {
  398. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
  399. .pio_mask = ATA_PIO4,
  400. .mwdma_mask = ATA_MWDMA2,
  401. .udma_mask = ATA_UDMA5,
  402. .port_ops = &sil24_ops,
  403. },
  404. /* sil_3131/sil_3531 */
  405. {
  406. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
  407. .pio_mask = ATA_PIO4,
  408. .mwdma_mask = ATA_MWDMA2,
  409. .udma_mask = ATA_UDMA5,
  410. .port_ops = &sil24_ops,
  411. },
  412. };
  413. static int sil24_tag(int tag)
  414. {
  415. if (unlikely(ata_tag_internal(tag)))
  416. return 0;
  417. return tag;
  418. }
  419. static unsigned long sil24_port_offset(struct ata_port *ap)
  420. {
  421. return ap->port_no * PORT_REGS_SIZE;
  422. }
  423. static void __iomem *sil24_port_base(struct ata_port *ap)
  424. {
  425. return ap->host->iomap[SIL24_PORT_BAR] + sil24_port_offset(ap);
  426. }
  427. static void sil24_dev_config(struct ata_device *dev)
  428. {
  429. void __iomem *port = sil24_port_base(dev->link->ap);
  430. if (dev->cdb_len == 16)
  431. writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
  432. else
  433. writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
  434. }
  435. static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
  436. {
  437. void __iomem *port = sil24_port_base(ap);
  438. struct sil24_prb __iomem *prb;
  439. u8 fis[6 * 4];
  440. prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
  441. memcpy_fromio(fis, prb->fis, sizeof(fis));
  442. ata_tf_from_fis(fis, tf);
  443. }
  444. static int sil24_scr_map[] = {
  445. [SCR_CONTROL] = 0,
  446. [SCR_STATUS] = 1,
  447. [SCR_ERROR] = 2,
  448. [SCR_ACTIVE] = 3,
  449. };
  450. static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val)
  451. {
  452. void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL;
  453. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  454. void __iomem *addr;
  455. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  456. *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
  457. return 0;
  458. }
  459. return -EINVAL;
  460. }
  461. static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val)
  462. {
  463. void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL;
  464. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  465. void __iomem *addr;
  466. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  467. writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
  468. return 0;
  469. }
  470. return -EINVAL;
  471. }
  472. static void sil24_config_port(struct ata_port *ap)
  473. {
  474. void __iomem *port = sil24_port_base(ap);
  475. /* configure IRQ WoC */
  476. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  477. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
  478. else
  479. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
  480. /* zero error counters. */
  481. writew(0x8000, port + PORT_DECODE_ERR_THRESH);
  482. writew(0x8000, port + PORT_CRC_ERR_THRESH);
  483. writew(0x8000, port + PORT_HSHK_ERR_THRESH);
  484. writew(0x0000, port + PORT_DECODE_ERR_CNT);
  485. writew(0x0000, port + PORT_CRC_ERR_CNT);
  486. writew(0x0000, port + PORT_HSHK_ERR_CNT);
  487. /* always use 64bit activation */
  488. writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
  489. /* clear port multiplier enable and resume bits */
  490. writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
  491. }
  492. static void sil24_config_pmp(struct ata_port *ap, int attached)
  493. {
  494. void __iomem *port = sil24_port_base(ap);
  495. if (attached)
  496. writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
  497. else
  498. writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
  499. }
  500. static void sil24_clear_pmp(struct ata_port *ap)
  501. {
  502. void __iomem *port = sil24_port_base(ap);
  503. int i;
  504. writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
  505. for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
  506. void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
  507. writel(0, pmp_base + PORT_PMP_STATUS);
  508. writel(0, pmp_base + PORT_PMP_QACTIVE);
  509. }
  510. }
  511. static int sil24_init_port(struct ata_port *ap)
  512. {
  513. void __iomem *port = sil24_port_base(ap);
  514. struct sil24_port_priv *pp = ap->private_data;
  515. u32 tmp;
  516. /* clear PMP error status */
  517. if (sata_pmp_attached(ap))
  518. sil24_clear_pmp(ap);
  519. writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
  520. ata_wait_register(ap, port + PORT_CTRL_STAT,
  521. PORT_CS_INIT, PORT_CS_INIT, 10, 100);
  522. tmp = ata_wait_register(ap, port + PORT_CTRL_STAT,
  523. PORT_CS_RDY, 0, 10, 100);
  524. if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
  525. pp->do_port_rst = 1;
  526. ap->link.eh_context.i.action |= ATA_EH_RESET;
  527. return -EIO;
  528. }
  529. return 0;
  530. }
  531. static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
  532. const struct ata_taskfile *tf,
  533. int is_cmd, u32 ctrl,
  534. unsigned long timeout_msec)
  535. {
  536. void __iomem *port = sil24_port_base(ap);
  537. struct sil24_port_priv *pp = ap->private_data;
  538. struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
  539. dma_addr_t paddr = pp->cmd_block_dma;
  540. u32 irq_enabled, irq_mask, irq_stat;
  541. int rc;
  542. prb->ctrl = cpu_to_le16(ctrl);
  543. ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
  544. /* temporarily plug completion and error interrupts */
  545. irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
  546. writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
  547. /*
  548. * The barrier is required to ensure that writes to cmd_block reach
  549. * the memory before the write to PORT_CMD_ACTIVATE.
  550. */
  551. wmb();
  552. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  553. writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
  554. irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
  555. irq_stat = ata_wait_register(ap, port + PORT_IRQ_STAT, irq_mask, 0x0,
  556. 10, timeout_msec);
  557. writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
  558. irq_stat >>= PORT_IRQ_RAW_SHIFT;
  559. if (irq_stat & PORT_IRQ_COMPLETE)
  560. rc = 0;
  561. else {
  562. /* force port into known state */
  563. sil24_init_port(ap);
  564. if (irq_stat & PORT_IRQ_ERROR)
  565. rc = -EIO;
  566. else
  567. rc = -EBUSY;
  568. }
  569. /* restore IRQ enabled */
  570. writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
  571. return rc;
  572. }
  573. static int sil24_softreset(struct ata_link *link, unsigned int *class,
  574. unsigned long deadline)
  575. {
  576. struct ata_port *ap = link->ap;
  577. int pmp = sata_srst_pmp(link);
  578. unsigned long timeout_msec = 0;
  579. struct ata_taskfile tf;
  580. const char *reason;
  581. int rc;
  582. DPRINTK("ENTER\n");
  583. /* put the port into known state */
  584. if (sil24_init_port(ap)) {
  585. reason = "port not ready";
  586. goto err;
  587. }
  588. /* do SRST */
  589. if (time_after(deadline, jiffies))
  590. timeout_msec = jiffies_to_msecs(deadline - jiffies);
  591. ata_tf_init(link->device, &tf); /* doesn't really matter */
  592. rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
  593. timeout_msec);
  594. if (rc == -EBUSY) {
  595. reason = "timeout";
  596. goto err;
  597. } else if (rc) {
  598. reason = "SRST command error";
  599. goto err;
  600. }
  601. sil24_read_tf(ap, 0, &tf);
  602. *class = ata_dev_classify(&tf);
  603. DPRINTK("EXIT, class=%u\n", *class);
  604. return 0;
  605. err:
  606. ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
  607. return -EIO;
  608. }
  609. static int sil24_hardreset(struct ata_link *link, unsigned int *class,
  610. unsigned long deadline)
  611. {
  612. struct ata_port *ap = link->ap;
  613. void __iomem *port = sil24_port_base(ap);
  614. struct sil24_port_priv *pp = ap->private_data;
  615. int did_port_rst = 0;
  616. const char *reason;
  617. int tout_msec, rc;
  618. u32 tmp;
  619. retry:
  620. /* Sometimes, DEV_RST is not enough to recover the controller.
  621. * This happens often after PM DMA CS errata.
  622. */
  623. if (pp->do_port_rst) {
  624. ata_port_printk(ap, KERN_WARNING, "controller in dubious "
  625. "state, performing PORT_RST\n");
  626. writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
  627. ata_msleep(ap, 10);
  628. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  629. ata_wait_register(ap, port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
  630. 10, 5000);
  631. /* restore port configuration */
  632. sil24_config_port(ap);
  633. sil24_config_pmp(ap, ap->nr_pmp_links);
  634. pp->do_port_rst = 0;
  635. did_port_rst = 1;
  636. }
  637. /* sil24 does the right thing(tm) without any protection */
  638. sata_set_spd(link);
  639. tout_msec = 100;
  640. if (ata_link_online(link))
  641. tout_msec = 5000;
  642. writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
  643. tmp = ata_wait_register(ap, port + PORT_CTRL_STAT,
  644. PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10,
  645. tout_msec);
  646. /* SStatus oscillates between zero and valid status after
  647. * DEV_RST, debounce it.
  648. */
  649. rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
  650. if (rc) {
  651. reason = "PHY debouncing failed";
  652. goto err;
  653. }
  654. if (tmp & PORT_CS_DEV_RST) {
  655. if (ata_link_offline(link))
  656. return 0;
  657. reason = "link not ready";
  658. goto err;
  659. }
  660. /* Sil24 doesn't store signature FIS after hardreset, so we
  661. * can't wait for BSY to clear. Some devices take a long time
  662. * to get ready and those devices will choke if we don't wait
  663. * for BSY clearance here. Tell libata to perform follow-up
  664. * softreset.
  665. */
  666. return -EAGAIN;
  667. err:
  668. if (!did_port_rst) {
  669. pp->do_port_rst = 1;
  670. goto retry;
  671. }
  672. ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason);
  673. return -EIO;
  674. }
  675. static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
  676. struct sil24_sge *sge)
  677. {
  678. struct scatterlist *sg;
  679. struct sil24_sge *last_sge = NULL;
  680. unsigned int si;
  681. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  682. sge->addr = cpu_to_le64(sg_dma_address(sg));
  683. sge->cnt = cpu_to_le32(sg_dma_len(sg));
  684. sge->flags = 0;
  685. last_sge = sge;
  686. sge++;
  687. }
  688. last_sge->flags = cpu_to_le32(SGE_TRM);
  689. }
  690. static int sil24_qc_defer(struct ata_queued_cmd *qc)
  691. {
  692. struct ata_link *link = qc->dev->link;
  693. struct ata_port *ap = link->ap;
  694. u8 prot = qc->tf.protocol;
  695. /*
  696. * There is a bug in the chip:
  697. * Port LRAM Causes the PRB/SGT Data to be Corrupted
  698. * If the host issues a read request for LRAM and SActive registers
  699. * while active commands are available in the port, PRB/SGT data in
  700. * the LRAM can become corrupted. This issue applies only when
  701. * reading from, but not writing to, the LRAM.
  702. *
  703. * Therefore, reading LRAM when there is no particular error [and
  704. * other commands may be outstanding] is prohibited.
  705. *
  706. * To avoid this bug there are two situations where a command must run
  707. * exclusive of any other commands on the port:
  708. *
  709. * - ATAPI commands which check the sense data
  710. * - Passthrough ATA commands which always have ATA_QCFLAG_RESULT_TF
  711. * set.
  712. *
  713. */
  714. int is_excl = (ata_is_atapi(prot) ||
  715. (qc->flags & ATA_QCFLAG_RESULT_TF));
  716. if (unlikely(ap->excl_link)) {
  717. if (link == ap->excl_link) {
  718. if (ap->nr_active_links)
  719. return ATA_DEFER_PORT;
  720. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  721. } else
  722. return ATA_DEFER_PORT;
  723. } else if (unlikely(is_excl)) {
  724. ap->excl_link = link;
  725. if (ap->nr_active_links)
  726. return ATA_DEFER_PORT;
  727. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  728. }
  729. return ata_std_qc_defer(qc);
  730. }
  731. static void sil24_qc_prep(struct ata_queued_cmd *qc)
  732. {
  733. struct ata_port *ap = qc->ap;
  734. struct sil24_port_priv *pp = ap->private_data;
  735. union sil24_cmd_block *cb;
  736. struct sil24_prb *prb;
  737. struct sil24_sge *sge;
  738. u16 ctrl = 0;
  739. cb = &pp->cmd_block[sil24_tag(qc->tag)];
  740. if (!ata_is_atapi(qc->tf.protocol)) {
  741. prb = &cb->ata.prb;
  742. sge = cb->ata.sge;
  743. if (ata_is_data(qc->tf.protocol)) {
  744. u16 prot = 0;
  745. ctrl = PRB_CTRL_PROTOCOL;
  746. if (ata_is_ncq(qc->tf.protocol))
  747. prot |= PRB_PROT_NCQ;
  748. if (qc->tf.flags & ATA_TFLAG_WRITE)
  749. prot |= PRB_PROT_WRITE;
  750. else
  751. prot |= PRB_PROT_READ;
  752. prb->prot = cpu_to_le16(prot);
  753. }
  754. } else {
  755. prb = &cb->atapi.prb;
  756. sge = cb->atapi.sge;
  757. memset(cb->atapi.cdb, 0, sizeof(cb->atapi.cdb));
  758. memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
  759. if (ata_is_data(qc->tf.protocol)) {
  760. if (qc->tf.flags & ATA_TFLAG_WRITE)
  761. ctrl = PRB_CTRL_PACKET_WRITE;
  762. else
  763. ctrl = PRB_CTRL_PACKET_READ;
  764. }
  765. }
  766. prb->ctrl = cpu_to_le16(ctrl);
  767. ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
  768. if (qc->flags & ATA_QCFLAG_DMAMAP)
  769. sil24_fill_sg(qc, sge);
  770. }
  771. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
  772. {
  773. struct ata_port *ap = qc->ap;
  774. struct sil24_port_priv *pp = ap->private_data;
  775. void __iomem *port = sil24_port_base(ap);
  776. unsigned int tag = sil24_tag(qc->tag);
  777. dma_addr_t paddr;
  778. void __iomem *activate;
  779. paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
  780. activate = port + PORT_CMD_ACTIVATE + tag * 8;
  781. /*
  782. * The barrier is required to ensure that writes to cmd_block reach
  783. * the memory before the write to PORT_CMD_ACTIVATE.
  784. */
  785. wmb();
  786. writel((u32)paddr, activate);
  787. writel((u64)paddr >> 32, activate + 4);
  788. return 0;
  789. }
  790. static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc)
  791. {
  792. sil24_read_tf(qc->ap, qc->tag, &qc->result_tf);
  793. return true;
  794. }
  795. static void sil24_pmp_attach(struct ata_port *ap)
  796. {
  797. u32 *gscr = ap->link.device->gscr;
  798. sil24_config_pmp(ap, 1);
  799. sil24_init_port(ap);
  800. if (sata_pmp_gscr_vendor(gscr) == 0x11ab &&
  801. sata_pmp_gscr_devid(gscr) == 0x4140) {
  802. ata_port_printk(ap, KERN_INFO,
  803. "disabling NCQ support due to sil24-mv4140 quirk\n");
  804. ap->flags &= ~ATA_FLAG_NCQ;
  805. }
  806. }
  807. static void sil24_pmp_detach(struct ata_port *ap)
  808. {
  809. sil24_init_port(ap);
  810. sil24_config_pmp(ap, 0);
  811. ap->flags |= ATA_FLAG_NCQ;
  812. }
  813. static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
  814. unsigned long deadline)
  815. {
  816. int rc;
  817. rc = sil24_init_port(link->ap);
  818. if (rc) {
  819. ata_link_printk(link, KERN_ERR,
  820. "hardreset failed (port not ready)\n");
  821. return rc;
  822. }
  823. return sata_std_hardreset(link, class, deadline);
  824. }
  825. static void sil24_freeze(struct ata_port *ap)
  826. {
  827. void __iomem *port = sil24_port_base(ap);
  828. /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
  829. * PORT_IRQ_ENABLE instead.
  830. */
  831. writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
  832. }
  833. static void sil24_thaw(struct ata_port *ap)
  834. {
  835. void __iomem *port = sil24_port_base(ap);
  836. u32 tmp;
  837. /* clear IRQ */
  838. tmp = readl(port + PORT_IRQ_STAT);
  839. writel(tmp, port + PORT_IRQ_STAT);
  840. /* turn IRQ back on */
  841. writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
  842. }
  843. static void sil24_error_intr(struct ata_port *ap)
  844. {
  845. void __iomem *port = sil24_port_base(ap);
  846. struct sil24_port_priv *pp = ap->private_data;
  847. struct ata_queued_cmd *qc = NULL;
  848. struct ata_link *link;
  849. struct ata_eh_info *ehi;
  850. int abort = 0, freeze = 0;
  851. u32 irq_stat;
  852. /* on error, we need to clear IRQ explicitly */
  853. irq_stat = readl(port + PORT_IRQ_STAT);
  854. writel(irq_stat, port + PORT_IRQ_STAT);
  855. /* first, analyze and record host port events */
  856. link = &ap->link;
  857. ehi = &link->eh_info;
  858. ata_ehi_clear_desc(ehi);
  859. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  860. if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
  861. ata_ehi_push_desc(ehi, "SDB notify");
  862. sata_async_notification(ap);
  863. }
  864. if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
  865. ata_ehi_hotplugged(ehi);
  866. ata_ehi_push_desc(ehi, "%s",
  867. irq_stat & PORT_IRQ_PHYRDY_CHG ?
  868. "PHY RDY changed" : "device exchanged");
  869. freeze = 1;
  870. }
  871. if (irq_stat & PORT_IRQ_UNK_FIS) {
  872. ehi->err_mask |= AC_ERR_HSM;
  873. ehi->action |= ATA_EH_RESET;
  874. ata_ehi_push_desc(ehi, "unknown FIS");
  875. freeze = 1;
  876. }
  877. /* deal with command error */
  878. if (irq_stat & PORT_IRQ_ERROR) {
  879. struct sil24_cerr_info *ci = NULL;
  880. unsigned int err_mask = 0, action = 0;
  881. u32 context, cerr;
  882. int pmp;
  883. abort = 1;
  884. /* DMA Context Switch Failure in Port Multiplier Mode
  885. * errata. If we have active commands to 3 or more
  886. * devices, any error condition on active devices can
  887. * corrupt DMA context switching.
  888. */
  889. if (ap->nr_active_links >= 3) {
  890. ehi->err_mask |= AC_ERR_OTHER;
  891. ehi->action |= ATA_EH_RESET;
  892. ata_ehi_push_desc(ehi, "PMP DMA CS errata");
  893. pp->do_port_rst = 1;
  894. freeze = 1;
  895. }
  896. /* find out the offending link and qc */
  897. if (sata_pmp_attached(ap)) {
  898. context = readl(port + PORT_CONTEXT);
  899. pmp = (context >> 5) & 0xf;
  900. if (pmp < ap->nr_pmp_links) {
  901. link = &ap->pmp_link[pmp];
  902. ehi = &link->eh_info;
  903. qc = ata_qc_from_tag(ap, link->active_tag);
  904. ata_ehi_clear_desc(ehi);
  905. ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
  906. irq_stat);
  907. } else {
  908. err_mask |= AC_ERR_HSM;
  909. action |= ATA_EH_RESET;
  910. freeze = 1;
  911. }
  912. } else
  913. qc = ata_qc_from_tag(ap, link->active_tag);
  914. /* analyze CMD_ERR */
  915. cerr = readl(port + PORT_CMD_ERR);
  916. if (cerr < ARRAY_SIZE(sil24_cerr_db))
  917. ci = &sil24_cerr_db[cerr];
  918. if (ci && ci->desc) {
  919. err_mask |= ci->err_mask;
  920. action |= ci->action;
  921. if (action & ATA_EH_RESET)
  922. freeze = 1;
  923. ata_ehi_push_desc(ehi, "%s", ci->desc);
  924. } else {
  925. err_mask |= AC_ERR_OTHER;
  926. action |= ATA_EH_RESET;
  927. freeze = 1;
  928. ata_ehi_push_desc(ehi, "unknown command error %d",
  929. cerr);
  930. }
  931. /* record error info */
  932. if (qc)
  933. qc->err_mask |= err_mask;
  934. else
  935. ehi->err_mask |= err_mask;
  936. ehi->action |= action;
  937. /* if PMP, resume */
  938. if (sata_pmp_attached(ap))
  939. writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
  940. }
  941. /* freeze or abort */
  942. if (freeze)
  943. ata_port_freeze(ap);
  944. else if (abort) {
  945. if (qc)
  946. ata_link_abort(qc->dev->link);
  947. else
  948. ata_port_abort(ap);
  949. }
  950. }
  951. static inline void sil24_host_intr(struct ata_port *ap)
  952. {
  953. void __iomem *port = sil24_port_base(ap);
  954. u32 slot_stat, qc_active;
  955. int rc;
  956. /* If PCIX_IRQ_WOC, there's an inherent race window between
  957. * clearing IRQ pending status and reading PORT_SLOT_STAT
  958. * which may cause spurious interrupts afterwards. This is
  959. * unavoidable and much better than losing interrupts which
  960. * happens if IRQ pending is cleared after reading
  961. * PORT_SLOT_STAT.
  962. */
  963. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  964. writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
  965. slot_stat = readl(port + PORT_SLOT_STAT);
  966. if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
  967. sil24_error_intr(ap);
  968. return;
  969. }
  970. qc_active = slot_stat & ~HOST_SSTAT_ATTN;
  971. rc = ata_qc_complete_multiple(ap, qc_active);
  972. if (rc > 0)
  973. return;
  974. if (rc < 0) {
  975. struct ata_eh_info *ehi = &ap->link.eh_info;
  976. ehi->err_mask |= AC_ERR_HSM;
  977. ehi->action |= ATA_EH_RESET;
  978. ata_port_freeze(ap);
  979. return;
  980. }
  981. /* spurious interrupts are expected if PCIX_IRQ_WOC */
  982. if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
  983. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  984. "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
  985. slot_stat, ap->link.active_tag, ap->link.sactive);
  986. }
  987. static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
  988. {
  989. struct ata_host *host = dev_instance;
  990. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  991. unsigned handled = 0;
  992. u32 status;
  993. int i;
  994. status = readl(host_base + HOST_IRQ_STAT);
  995. if (status == 0xffffffff) {
  996. printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
  997. "PCI fault or device removal?\n");
  998. goto out;
  999. }
  1000. if (!(status & IRQ_STAT_4PORTS))
  1001. goto out;
  1002. spin_lock(&host->lock);
  1003. for (i = 0; i < host->n_ports; i++)
  1004. if (status & (1 << i)) {
  1005. sil24_host_intr(host->ports[i]);
  1006. handled++;
  1007. }
  1008. spin_unlock(&host->lock);
  1009. out:
  1010. return IRQ_RETVAL(handled);
  1011. }
  1012. static void sil24_error_handler(struct ata_port *ap)
  1013. {
  1014. struct sil24_port_priv *pp = ap->private_data;
  1015. if (sil24_init_port(ap))
  1016. ata_eh_freeze_port(ap);
  1017. sata_pmp_error_handler(ap);
  1018. pp->do_port_rst = 0;
  1019. }
  1020. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
  1021. {
  1022. struct ata_port *ap = qc->ap;
  1023. /* make DMA engine forget about the failed command */
  1024. if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
  1025. ata_eh_freeze_port(ap);
  1026. }
  1027. static int sil24_port_start(struct ata_port *ap)
  1028. {
  1029. struct device *dev = ap->host->dev;
  1030. struct sil24_port_priv *pp;
  1031. union sil24_cmd_block *cb;
  1032. size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
  1033. dma_addr_t cb_dma;
  1034. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1035. if (!pp)
  1036. return -ENOMEM;
  1037. cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
  1038. if (!cb)
  1039. return -ENOMEM;
  1040. memset(cb, 0, cb_size);
  1041. pp->cmd_block = cb;
  1042. pp->cmd_block_dma = cb_dma;
  1043. ap->private_data = pp;
  1044. ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
  1045. ata_port_pbar_desc(ap, SIL24_PORT_BAR, sil24_port_offset(ap), "port");
  1046. return 0;
  1047. }
  1048. static void sil24_init_controller(struct ata_host *host)
  1049. {
  1050. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1051. u32 tmp;
  1052. int i;
  1053. /* GPIO off */
  1054. writel(0, host_base + HOST_FLASH_CMD);
  1055. /* clear global reset & mask interrupts during initialization */
  1056. writel(0, host_base + HOST_CTRL);
  1057. /* init ports */
  1058. for (i = 0; i < host->n_ports; i++) {
  1059. struct ata_port *ap = host->ports[i];
  1060. void __iomem *port = sil24_port_base(ap);
  1061. /* Initial PHY setting */
  1062. writel(0x20c, port + PORT_PHY_CFG);
  1063. /* Clear port RST */
  1064. tmp = readl(port + PORT_CTRL_STAT);
  1065. if (tmp & PORT_CS_PORT_RST) {
  1066. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  1067. tmp = ata_wait_register(NULL, port + PORT_CTRL_STAT,
  1068. PORT_CS_PORT_RST,
  1069. PORT_CS_PORT_RST, 10, 100);
  1070. if (tmp & PORT_CS_PORT_RST)
  1071. dev_printk(KERN_ERR, host->dev,
  1072. "failed to clear port RST\n");
  1073. }
  1074. /* configure port */
  1075. sil24_config_port(ap);
  1076. }
  1077. /* Turn on interrupts */
  1078. writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
  1079. }
  1080. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1081. {
  1082. extern int __MARKER__sil24_cmd_block_is_sized_wrongly;
  1083. static int printed_version;
  1084. struct ata_port_info pi = sil24_port_info[ent->driver_data];
  1085. const struct ata_port_info *ppi[] = { &pi, NULL };
  1086. void __iomem * const *iomap;
  1087. struct ata_host *host;
  1088. int rc;
  1089. u32 tmp;
  1090. /* cause link error if sil24_cmd_block is sized wrongly */
  1091. if (sizeof(union sil24_cmd_block) != PAGE_SIZE)
  1092. __MARKER__sil24_cmd_block_is_sized_wrongly = 1;
  1093. if (!printed_version++)
  1094. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1095. /* acquire resources */
  1096. rc = pcim_enable_device(pdev);
  1097. if (rc)
  1098. return rc;
  1099. rc = pcim_iomap_regions(pdev,
  1100. (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
  1101. DRV_NAME);
  1102. if (rc)
  1103. return rc;
  1104. iomap = pcim_iomap_table(pdev);
  1105. /* apply workaround for completion IRQ loss on PCI-X errata */
  1106. if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
  1107. tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
  1108. if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
  1109. dev_printk(KERN_INFO, &pdev->dev,
  1110. "Applying completion IRQ loss on PCI-X "
  1111. "errata fix\n");
  1112. else
  1113. pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
  1114. }
  1115. /* allocate and fill host */
  1116. host = ata_host_alloc_pinfo(&pdev->dev, ppi,
  1117. SIL24_FLAG2NPORTS(ppi[0]->flags));
  1118. if (!host)
  1119. return -ENOMEM;
  1120. host->iomap = iomap;
  1121. /* configure and activate the device */
  1122. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  1123. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  1124. if (rc) {
  1125. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  1126. if (rc) {
  1127. dev_printk(KERN_ERR, &pdev->dev,
  1128. "64-bit DMA enable failed\n");
  1129. return rc;
  1130. }
  1131. }
  1132. } else {
  1133. rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  1134. if (rc) {
  1135. dev_printk(KERN_ERR, &pdev->dev,
  1136. "32-bit DMA enable failed\n");
  1137. return rc;
  1138. }
  1139. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  1140. if (rc) {
  1141. dev_printk(KERN_ERR, &pdev->dev,
  1142. "32-bit consistent DMA enable failed\n");
  1143. return rc;
  1144. }
  1145. }
  1146. /* Set max read request size to 4096. This slightly increases
  1147. * write throughput for pci-e variants.
  1148. */
  1149. pcie_set_readrq(pdev, 4096);
  1150. sil24_init_controller(host);
  1151. if (sata_sil24_msi && !pci_enable_msi(pdev)) {
  1152. dev_printk(KERN_INFO, &pdev->dev, "Using MSI\n");
  1153. pci_intx(pdev, 0);
  1154. }
  1155. pci_set_master(pdev);
  1156. return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
  1157. &sil24_sht);
  1158. }
  1159. #ifdef CONFIG_PM
  1160. static int sil24_pci_device_resume(struct pci_dev *pdev)
  1161. {
  1162. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1163. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1164. int rc;
  1165. rc = ata_pci_device_do_resume(pdev);
  1166. if (rc)
  1167. return rc;
  1168. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
  1169. writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
  1170. sil24_init_controller(host);
  1171. ata_host_resume(host);
  1172. return 0;
  1173. }
  1174. static int sil24_port_resume(struct ata_port *ap)
  1175. {
  1176. sil24_config_pmp(ap, ap->nr_pmp_links);
  1177. return 0;
  1178. }
  1179. #endif
  1180. static int __init sil24_init(void)
  1181. {
  1182. return pci_register_driver(&sil24_pci_driver);
  1183. }
  1184. static void __exit sil24_exit(void)
  1185. {
  1186. pci_unregister_driver(&sil24_pci_driver);
  1187. }
  1188. MODULE_AUTHOR("Tejun Heo");
  1189. MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
  1190. MODULE_LICENSE("GPL");
  1191. MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
  1192. module_init(sil24_init);
  1193. module_exit(sil24_exit);