sata_qstor.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659
  1. /*
  2. * sata_qstor.c - Pacific Digital Corporation QStor SATA
  3. *
  4. * Maintained by: Mark Lord <mlord@pobox.com>
  5. *
  6. * Copyright 2005 Pacific Digital Corporation.
  7. * (OSL/GPL code release authorized by Jalil Fadavi).
  8. *
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2, or (at your option)
  13. * any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; see the file COPYING. If not, write to
  22. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  23. *
  24. *
  25. * libata documentation is available via 'make {ps|pdf}docs',
  26. * as Documentation/DocBook/libata.*
  27. *
  28. */
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/gfp.h>
  32. #include <linux/pci.h>
  33. #include <linux/init.h>
  34. #include <linux/blkdev.h>
  35. #include <linux/delay.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/device.h>
  38. #include <scsi/scsi_host.h>
  39. #include <linux/libata.h>
  40. #define DRV_NAME "sata_qstor"
  41. #define DRV_VERSION "0.09"
  42. enum {
  43. QS_MMIO_BAR = 4,
  44. QS_PORTS = 4,
  45. QS_MAX_PRD = LIBATA_MAX_PRD,
  46. QS_CPB_ORDER = 6,
  47. QS_CPB_BYTES = (1 << QS_CPB_ORDER),
  48. QS_PRD_BYTES = QS_MAX_PRD * 16,
  49. QS_PKT_BYTES = QS_CPB_BYTES + QS_PRD_BYTES,
  50. /* global register offsets */
  51. QS_HCF_CNFG3 = 0x0003, /* host configuration offset */
  52. QS_HID_HPHY = 0x0004, /* host physical interface info */
  53. QS_HCT_CTRL = 0x00e4, /* global interrupt mask offset */
  54. QS_HST_SFF = 0x0100, /* host status fifo offset */
  55. QS_HVS_SERD3 = 0x0393, /* PHY enable offset */
  56. /* global control bits */
  57. QS_HPHY_64BIT = (1 << 1), /* 64-bit bus detected */
  58. QS_CNFG3_GSRST = 0x01, /* global chip reset */
  59. QS_SERD3_PHY_ENA = 0xf0, /* PHY detection ENAble*/
  60. /* per-channel register offsets */
  61. QS_CCF_CPBA = 0x0710, /* chan CPB base address */
  62. QS_CCF_CSEP = 0x0718, /* chan CPB separation factor */
  63. QS_CFC_HUFT = 0x0800, /* host upstream fifo threshold */
  64. QS_CFC_HDFT = 0x0804, /* host downstream fifo threshold */
  65. QS_CFC_DUFT = 0x0808, /* dev upstream fifo threshold */
  66. QS_CFC_DDFT = 0x080c, /* dev downstream fifo threshold */
  67. QS_CCT_CTR0 = 0x0900, /* chan control-0 offset */
  68. QS_CCT_CTR1 = 0x0901, /* chan control-1 offset */
  69. QS_CCT_CFF = 0x0a00, /* chan command fifo offset */
  70. /* channel control bits */
  71. QS_CTR0_REG = (1 << 1), /* register mode (vs. pkt mode) */
  72. QS_CTR0_CLER = (1 << 2), /* clear channel errors */
  73. QS_CTR1_RDEV = (1 << 1), /* sata phy/comms reset */
  74. QS_CTR1_RCHN = (1 << 4), /* reset channel logic */
  75. QS_CCF_RUN_PKT = 0x107, /* RUN a new dma PKT */
  76. /* pkt sub-field headers */
  77. QS_HCB_HDR = 0x01, /* Host Control Block header */
  78. QS_DCB_HDR = 0x02, /* Device Control Block header */
  79. /* pkt HCB flag bits */
  80. QS_HF_DIRO = (1 << 0), /* data DIRection Out */
  81. QS_HF_DAT = (1 << 3), /* DATa pkt */
  82. QS_HF_IEN = (1 << 4), /* Interrupt ENable */
  83. QS_HF_VLD = (1 << 5), /* VaLiD pkt */
  84. /* pkt DCB flag bits */
  85. QS_DF_PORD = (1 << 2), /* Pio OR Dma */
  86. QS_DF_ELBA = (1 << 3), /* Extended LBA (lba48) */
  87. /* PCI device IDs */
  88. board_2068_idx = 0, /* QStor 4-port SATA/RAID */
  89. };
  90. enum {
  91. QS_DMA_BOUNDARY = ~0UL
  92. };
  93. typedef enum { qs_state_mmio, qs_state_pkt } qs_state_t;
  94. struct qs_port_priv {
  95. u8 *pkt;
  96. dma_addr_t pkt_dma;
  97. qs_state_t state;
  98. };
  99. static int qs_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
  100. static int qs_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
  101. static int qs_ata_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  102. static int qs_port_start(struct ata_port *ap);
  103. static void qs_host_stop(struct ata_host *host);
  104. static void qs_qc_prep(struct ata_queued_cmd *qc);
  105. static unsigned int qs_qc_issue(struct ata_queued_cmd *qc);
  106. static int qs_check_atapi_dma(struct ata_queued_cmd *qc);
  107. static void qs_freeze(struct ata_port *ap);
  108. static void qs_thaw(struct ata_port *ap);
  109. static int qs_prereset(struct ata_link *link, unsigned long deadline);
  110. static void qs_error_handler(struct ata_port *ap);
  111. static struct scsi_host_template qs_ata_sht = {
  112. ATA_BASE_SHT(DRV_NAME),
  113. .sg_tablesize = QS_MAX_PRD,
  114. .dma_boundary = QS_DMA_BOUNDARY,
  115. };
  116. static struct ata_port_operations qs_ata_ops = {
  117. .inherits = &ata_sff_port_ops,
  118. .check_atapi_dma = qs_check_atapi_dma,
  119. .qc_prep = qs_qc_prep,
  120. .qc_issue = qs_qc_issue,
  121. .freeze = qs_freeze,
  122. .thaw = qs_thaw,
  123. .prereset = qs_prereset,
  124. .softreset = ATA_OP_NULL,
  125. .error_handler = qs_error_handler,
  126. .lost_interrupt = ATA_OP_NULL,
  127. .scr_read = qs_scr_read,
  128. .scr_write = qs_scr_write,
  129. .port_start = qs_port_start,
  130. .host_stop = qs_host_stop,
  131. };
  132. static const struct ata_port_info qs_port_info[] = {
  133. /* board_2068_idx */
  134. {
  135. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  136. ATA_FLAG_MMIO | ATA_FLAG_PIO_POLLING,
  137. .pio_mask = ATA_PIO4_ONLY,
  138. .udma_mask = ATA_UDMA6,
  139. .port_ops = &qs_ata_ops,
  140. },
  141. };
  142. static const struct pci_device_id qs_ata_pci_tbl[] = {
  143. { PCI_VDEVICE(PDC, 0x2068), board_2068_idx },
  144. { } /* terminate list */
  145. };
  146. static struct pci_driver qs_ata_pci_driver = {
  147. .name = DRV_NAME,
  148. .id_table = qs_ata_pci_tbl,
  149. .probe = qs_ata_init_one,
  150. .remove = ata_pci_remove_one,
  151. };
  152. static void __iomem *qs_mmio_base(struct ata_host *host)
  153. {
  154. return host->iomap[QS_MMIO_BAR];
  155. }
  156. static int qs_check_atapi_dma(struct ata_queued_cmd *qc)
  157. {
  158. return 1; /* ATAPI DMA not supported */
  159. }
  160. static inline void qs_enter_reg_mode(struct ata_port *ap)
  161. {
  162. u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000);
  163. struct qs_port_priv *pp = ap->private_data;
  164. pp->state = qs_state_mmio;
  165. writeb(QS_CTR0_REG, chan + QS_CCT_CTR0);
  166. readb(chan + QS_CCT_CTR0); /* flush */
  167. }
  168. static inline void qs_reset_channel_logic(struct ata_port *ap)
  169. {
  170. u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000);
  171. writeb(QS_CTR1_RCHN, chan + QS_CCT_CTR1);
  172. readb(chan + QS_CCT_CTR0); /* flush */
  173. qs_enter_reg_mode(ap);
  174. }
  175. static void qs_freeze(struct ata_port *ap)
  176. {
  177. u8 __iomem *mmio_base = qs_mmio_base(ap->host);
  178. writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
  179. qs_enter_reg_mode(ap);
  180. }
  181. static void qs_thaw(struct ata_port *ap)
  182. {
  183. u8 __iomem *mmio_base = qs_mmio_base(ap->host);
  184. qs_enter_reg_mode(ap);
  185. writeb(1, mmio_base + QS_HCT_CTRL); /* enable host interrupts */
  186. }
  187. static int qs_prereset(struct ata_link *link, unsigned long deadline)
  188. {
  189. struct ata_port *ap = link->ap;
  190. qs_reset_channel_logic(ap);
  191. return ata_sff_prereset(link, deadline);
  192. }
  193. static int qs_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
  194. {
  195. if (sc_reg > SCR_CONTROL)
  196. return -EINVAL;
  197. *val = readl(link->ap->ioaddr.scr_addr + (sc_reg * 8));
  198. return 0;
  199. }
  200. static void qs_error_handler(struct ata_port *ap)
  201. {
  202. qs_enter_reg_mode(ap);
  203. ata_sff_error_handler(ap);
  204. }
  205. static int qs_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
  206. {
  207. if (sc_reg > SCR_CONTROL)
  208. return -EINVAL;
  209. writel(val, link->ap->ioaddr.scr_addr + (sc_reg * 8));
  210. return 0;
  211. }
  212. static unsigned int qs_fill_sg(struct ata_queued_cmd *qc)
  213. {
  214. struct scatterlist *sg;
  215. struct ata_port *ap = qc->ap;
  216. struct qs_port_priv *pp = ap->private_data;
  217. u8 *prd = pp->pkt + QS_CPB_BYTES;
  218. unsigned int si;
  219. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  220. u64 addr;
  221. u32 len;
  222. addr = sg_dma_address(sg);
  223. *(__le64 *)prd = cpu_to_le64(addr);
  224. prd += sizeof(u64);
  225. len = sg_dma_len(sg);
  226. *(__le32 *)prd = cpu_to_le32(len);
  227. prd += sizeof(u64);
  228. VPRINTK("PRD[%u] = (0x%llX, 0x%X)\n", si,
  229. (unsigned long long)addr, len);
  230. }
  231. return si;
  232. }
  233. static void qs_qc_prep(struct ata_queued_cmd *qc)
  234. {
  235. struct qs_port_priv *pp = qc->ap->private_data;
  236. u8 dflags = QS_DF_PORD, *buf = pp->pkt;
  237. u8 hflags = QS_HF_DAT | QS_HF_IEN | QS_HF_VLD;
  238. u64 addr;
  239. unsigned int nelem;
  240. VPRINTK("ENTER\n");
  241. qs_enter_reg_mode(qc->ap);
  242. if (qc->tf.protocol != ATA_PROT_DMA)
  243. return;
  244. nelem = qs_fill_sg(qc);
  245. if ((qc->tf.flags & ATA_TFLAG_WRITE))
  246. hflags |= QS_HF_DIRO;
  247. if ((qc->tf.flags & ATA_TFLAG_LBA48))
  248. dflags |= QS_DF_ELBA;
  249. /* host control block (HCB) */
  250. buf[ 0] = QS_HCB_HDR;
  251. buf[ 1] = hflags;
  252. *(__le32 *)(&buf[ 4]) = cpu_to_le32(qc->nbytes);
  253. *(__le32 *)(&buf[ 8]) = cpu_to_le32(nelem);
  254. addr = ((u64)pp->pkt_dma) + QS_CPB_BYTES;
  255. *(__le64 *)(&buf[16]) = cpu_to_le64(addr);
  256. /* device control block (DCB) */
  257. buf[24] = QS_DCB_HDR;
  258. buf[28] = dflags;
  259. /* frame information structure (FIS) */
  260. ata_tf_to_fis(&qc->tf, 0, 1, &buf[32]);
  261. }
  262. static inline void qs_packet_start(struct ata_queued_cmd *qc)
  263. {
  264. struct ata_port *ap = qc->ap;
  265. u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000);
  266. VPRINTK("ENTER, ap %p\n", ap);
  267. writeb(QS_CTR0_CLER, chan + QS_CCT_CTR0);
  268. wmb(); /* flush PRDs and pkt to memory */
  269. writel(QS_CCF_RUN_PKT, chan + QS_CCT_CFF);
  270. readl(chan + QS_CCT_CFF); /* flush */
  271. }
  272. static unsigned int qs_qc_issue(struct ata_queued_cmd *qc)
  273. {
  274. struct qs_port_priv *pp = qc->ap->private_data;
  275. switch (qc->tf.protocol) {
  276. case ATA_PROT_DMA:
  277. pp->state = qs_state_pkt;
  278. qs_packet_start(qc);
  279. return 0;
  280. case ATAPI_PROT_DMA:
  281. BUG();
  282. break;
  283. default:
  284. break;
  285. }
  286. pp->state = qs_state_mmio;
  287. return ata_sff_qc_issue(qc);
  288. }
  289. static void qs_do_or_die(struct ata_queued_cmd *qc, u8 status)
  290. {
  291. qc->err_mask |= ac_err_mask(status);
  292. if (!qc->err_mask) {
  293. ata_qc_complete(qc);
  294. } else {
  295. struct ata_port *ap = qc->ap;
  296. struct ata_eh_info *ehi = &ap->link.eh_info;
  297. ata_ehi_clear_desc(ehi);
  298. ata_ehi_push_desc(ehi, "status 0x%02X", status);
  299. if (qc->err_mask == AC_ERR_DEV)
  300. ata_port_abort(ap);
  301. else
  302. ata_port_freeze(ap);
  303. }
  304. }
  305. static inline unsigned int qs_intr_pkt(struct ata_host *host)
  306. {
  307. unsigned int handled = 0;
  308. u8 sFFE;
  309. u8 __iomem *mmio_base = qs_mmio_base(host);
  310. do {
  311. u32 sff0 = readl(mmio_base + QS_HST_SFF);
  312. u32 sff1 = readl(mmio_base + QS_HST_SFF + 4);
  313. u8 sEVLD = (sff1 >> 30) & 0x01; /* valid flag */
  314. sFFE = sff1 >> 31; /* empty flag */
  315. if (sEVLD) {
  316. u8 sDST = sff0 >> 16; /* dev status */
  317. u8 sHST = sff1 & 0x3f; /* host status */
  318. unsigned int port_no = (sff1 >> 8) & 0x03;
  319. struct ata_port *ap = host->ports[port_no];
  320. struct qs_port_priv *pp = ap->private_data;
  321. struct ata_queued_cmd *qc;
  322. DPRINTK("SFF=%08x%08x: sCHAN=%u sHST=%d sDST=%02x\n",
  323. sff1, sff0, port_no, sHST, sDST);
  324. handled = 1;
  325. if (!pp || pp->state != qs_state_pkt)
  326. continue;
  327. qc = ata_qc_from_tag(ap, ap->link.active_tag);
  328. if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING))) {
  329. switch (sHST) {
  330. case 0: /* successful CPB */
  331. case 3: /* device error */
  332. qs_enter_reg_mode(qc->ap);
  333. qs_do_or_die(qc, sDST);
  334. break;
  335. default:
  336. break;
  337. }
  338. }
  339. }
  340. } while (!sFFE);
  341. return handled;
  342. }
  343. static inline unsigned int qs_intr_mmio(struct ata_host *host)
  344. {
  345. unsigned int handled = 0, port_no;
  346. for (port_no = 0; port_no < host->n_ports; ++port_no) {
  347. struct ata_port *ap = host->ports[port_no];
  348. struct qs_port_priv *pp = ap->private_data;
  349. struct ata_queued_cmd *qc;
  350. qc = ata_qc_from_tag(ap, ap->link.active_tag);
  351. if (!qc) {
  352. /*
  353. * The qstor hardware generates spurious
  354. * interrupts from time to time when switching
  355. * in and out of packet mode. There's no
  356. * obvious way to know if we're here now due
  357. * to that, so just ack the irq and pretend we
  358. * knew it was ours.. (ugh). This does not
  359. * affect packet mode.
  360. */
  361. ata_sff_check_status(ap);
  362. handled = 1;
  363. continue;
  364. }
  365. if (!pp || pp->state != qs_state_mmio)
  366. continue;
  367. if (!(qc->tf.flags & ATA_TFLAG_POLLING))
  368. handled |= ata_sff_port_intr(ap, qc);
  369. }
  370. return handled;
  371. }
  372. static irqreturn_t qs_intr(int irq, void *dev_instance)
  373. {
  374. struct ata_host *host = dev_instance;
  375. unsigned int handled = 0;
  376. unsigned long flags;
  377. VPRINTK("ENTER\n");
  378. spin_lock_irqsave(&host->lock, flags);
  379. handled = qs_intr_pkt(host) | qs_intr_mmio(host);
  380. spin_unlock_irqrestore(&host->lock, flags);
  381. VPRINTK("EXIT\n");
  382. return IRQ_RETVAL(handled);
  383. }
  384. static void qs_ata_setup_port(struct ata_ioports *port, void __iomem *base)
  385. {
  386. port->cmd_addr =
  387. port->data_addr = base + 0x400;
  388. port->error_addr =
  389. port->feature_addr = base + 0x408; /* hob_feature = 0x409 */
  390. port->nsect_addr = base + 0x410; /* hob_nsect = 0x411 */
  391. port->lbal_addr = base + 0x418; /* hob_lbal = 0x419 */
  392. port->lbam_addr = base + 0x420; /* hob_lbam = 0x421 */
  393. port->lbah_addr = base + 0x428; /* hob_lbah = 0x429 */
  394. port->device_addr = base + 0x430;
  395. port->status_addr =
  396. port->command_addr = base + 0x438;
  397. port->altstatus_addr =
  398. port->ctl_addr = base + 0x440;
  399. port->scr_addr = base + 0xc00;
  400. }
  401. static int qs_port_start(struct ata_port *ap)
  402. {
  403. struct device *dev = ap->host->dev;
  404. struct qs_port_priv *pp;
  405. void __iomem *mmio_base = qs_mmio_base(ap->host);
  406. void __iomem *chan = mmio_base + (ap->port_no * 0x4000);
  407. u64 addr;
  408. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  409. if (!pp)
  410. return -ENOMEM;
  411. pp->pkt = dmam_alloc_coherent(dev, QS_PKT_BYTES, &pp->pkt_dma,
  412. GFP_KERNEL);
  413. if (!pp->pkt)
  414. return -ENOMEM;
  415. memset(pp->pkt, 0, QS_PKT_BYTES);
  416. ap->private_data = pp;
  417. qs_enter_reg_mode(ap);
  418. addr = (u64)pp->pkt_dma;
  419. writel((u32) addr, chan + QS_CCF_CPBA);
  420. writel((u32)(addr >> 32), chan + QS_CCF_CPBA + 4);
  421. return 0;
  422. }
  423. static void qs_host_stop(struct ata_host *host)
  424. {
  425. void __iomem *mmio_base = qs_mmio_base(host);
  426. writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
  427. writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */
  428. }
  429. static void qs_host_init(struct ata_host *host, unsigned int chip_id)
  430. {
  431. void __iomem *mmio_base = host->iomap[QS_MMIO_BAR];
  432. unsigned int port_no;
  433. writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
  434. writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */
  435. /* reset each channel in turn */
  436. for (port_no = 0; port_no < host->n_ports; ++port_no) {
  437. u8 __iomem *chan = mmio_base + (port_no * 0x4000);
  438. writeb(QS_CTR1_RDEV|QS_CTR1_RCHN, chan + QS_CCT_CTR1);
  439. writeb(QS_CTR0_REG, chan + QS_CCT_CTR0);
  440. readb(chan + QS_CCT_CTR0); /* flush */
  441. }
  442. writeb(QS_SERD3_PHY_ENA, mmio_base + QS_HVS_SERD3); /* enable phy */
  443. for (port_no = 0; port_no < host->n_ports; ++port_no) {
  444. u8 __iomem *chan = mmio_base + (port_no * 0x4000);
  445. /* set FIFO depths to same settings as Windows driver */
  446. writew(32, chan + QS_CFC_HUFT);
  447. writew(32, chan + QS_CFC_HDFT);
  448. writew(10, chan + QS_CFC_DUFT);
  449. writew( 8, chan + QS_CFC_DDFT);
  450. /* set CPB size in bytes, as a power of two */
  451. writeb(QS_CPB_ORDER, chan + QS_CCF_CSEP);
  452. }
  453. writeb(1, mmio_base + QS_HCT_CTRL); /* enable host interrupts */
  454. }
  455. /*
  456. * The QStor understands 64-bit buses, and uses 64-bit fields
  457. * for DMA pointers regardless of bus width. We just have to
  458. * make sure our DMA masks are set appropriately for whatever
  459. * bridge lies between us and the QStor, and then the DMA mapping
  460. * code will ensure we only ever "see" appropriate buffer addresses.
  461. * If we're 32-bit limited somewhere, then our 64-bit fields will
  462. * just end up with zeros in the upper 32-bits, without any special
  463. * logic required outside of this routine (below).
  464. */
  465. static int qs_set_dma_masks(struct pci_dev *pdev, void __iomem *mmio_base)
  466. {
  467. u32 bus_info = readl(mmio_base + QS_HID_HPHY);
  468. int rc, have_64bit_bus = (bus_info & QS_HPHY_64BIT);
  469. if (have_64bit_bus &&
  470. !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  471. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  472. if (rc) {
  473. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  474. if (rc) {
  475. dev_printk(KERN_ERR, &pdev->dev,
  476. "64-bit DMA enable failed\n");
  477. return rc;
  478. }
  479. }
  480. } else {
  481. rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  482. if (rc) {
  483. dev_printk(KERN_ERR, &pdev->dev,
  484. "32-bit DMA enable failed\n");
  485. return rc;
  486. }
  487. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  488. if (rc) {
  489. dev_printk(KERN_ERR, &pdev->dev,
  490. "32-bit consistent DMA enable failed\n");
  491. return rc;
  492. }
  493. }
  494. return 0;
  495. }
  496. static int qs_ata_init_one(struct pci_dev *pdev,
  497. const struct pci_device_id *ent)
  498. {
  499. static int printed_version;
  500. unsigned int board_idx = (unsigned int) ent->driver_data;
  501. const struct ata_port_info *ppi[] = { &qs_port_info[board_idx], NULL };
  502. struct ata_host *host;
  503. int rc, port_no;
  504. if (!printed_version++)
  505. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  506. /* alloc host */
  507. host = ata_host_alloc_pinfo(&pdev->dev, ppi, QS_PORTS);
  508. if (!host)
  509. return -ENOMEM;
  510. /* acquire resources and fill host */
  511. rc = pcim_enable_device(pdev);
  512. if (rc)
  513. return rc;
  514. if ((pci_resource_flags(pdev, QS_MMIO_BAR) & IORESOURCE_MEM) == 0)
  515. return -ENODEV;
  516. rc = pcim_iomap_regions(pdev, 1 << QS_MMIO_BAR, DRV_NAME);
  517. if (rc)
  518. return rc;
  519. host->iomap = pcim_iomap_table(pdev);
  520. rc = qs_set_dma_masks(pdev, host->iomap[QS_MMIO_BAR]);
  521. if (rc)
  522. return rc;
  523. for (port_no = 0; port_no < host->n_ports; ++port_no) {
  524. struct ata_port *ap = host->ports[port_no];
  525. unsigned int offset = port_no * 0x4000;
  526. void __iomem *chan = host->iomap[QS_MMIO_BAR] + offset;
  527. qs_ata_setup_port(&ap->ioaddr, chan);
  528. ata_port_pbar_desc(ap, QS_MMIO_BAR, -1, "mmio");
  529. ata_port_pbar_desc(ap, QS_MMIO_BAR, offset, "port");
  530. }
  531. /* initialize adapter */
  532. qs_host_init(host, board_idx);
  533. pci_set_master(pdev);
  534. return ata_host_activate(host, pdev->irq, qs_intr, IRQF_SHARED,
  535. &qs_ata_sht);
  536. }
  537. static int __init qs_ata_init(void)
  538. {
  539. return pci_register_driver(&qs_ata_pci_driver);
  540. }
  541. static void __exit qs_ata_exit(void)
  542. {
  543. pci_unregister_driver(&qs_ata_pci_driver);
  544. }
  545. MODULE_AUTHOR("Mark Lord");
  546. MODULE_DESCRIPTION("Pacific Digital Corporation QStor SATA low-level driver");
  547. MODULE_LICENSE("GPL");
  548. MODULE_DEVICE_TABLE(pci, qs_ata_pci_tbl);
  549. MODULE_VERSION(DRV_VERSION);
  550. module_init(qs_ata_init);
  551. module_exit(qs_ata_exit);