sata_mv.c 120 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424
  1. /*
  2. * sata_mv.c - Marvell SATA support
  3. *
  4. * Copyright 2008-2009: Marvell Corporation, all rights reserved.
  5. * Copyright 2005: EMC Corporation, all rights reserved.
  6. * Copyright 2005 Red Hat, Inc. All rights reserved.
  7. *
  8. * Originally written by Brett Russ.
  9. * Extensive overhaul and enhancement by Mark Lord <mlord@pobox.com>.
  10. *
  11. * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; version 2 of the License.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  25. *
  26. */
  27. /*
  28. * sata_mv TODO list:
  29. *
  30. * --> Develop a low-power-consumption strategy, and implement it.
  31. *
  32. * --> Add sysfs attributes for per-chip / per-HC IRQ coalescing thresholds.
  33. *
  34. * --> [Experiment, Marvell value added] Is it possible to use target
  35. * mode to cross-connect two Linux boxes with Marvell cards? If so,
  36. * creating LibATA target mode support would be very interesting.
  37. *
  38. * Target mode, for those without docs, is the ability to directly
  39. * connect two SATA ports.
  40. */
  41. /*
  42. * 80x1-B2 errata PCI#11:
  43. *
  44. * Users of the 6041/6081 Rev.B2 chips (current is C0)
  45. * should be careful to insert those cards only onto PCI-X bus #0,
  46. * and only in device slots 0..7, not higher. The chips may not
  47. * work correctly otherwise (note: this is a pretty rare condition).
  48. */
  49. #include <linux/kernel.h>
  50. #include <linux/module.h>
  51. #include <linux/pci.h>
  52. #include <linux/init.h>
  53. #include <linux/blkdev.h>
  54. #include <linux/delay.h>
  55. #include <linux/interrupt.h>
  56. #include <linux/dmapool.h>
  57. #include <linux/dma-mapping.h>
  58. #include <linux/device.h>
  59. #include <linux/clk.h>
  60. #include <linux/platform_device.h>
  61. #include <linux/ata_platform.h>
  62. #include <linux/mbus.h>
  63. #include <linux/bitops.h>
  64. #include <linux/gfp.h>
  65. #include <scsi/scsi_host.h>
  66. #include <scsi/scsi_cmnd.h>
  67. #include <scsi/scsi_device.h>
  68. #include <linux/libata.h>
  69. #define DRV_NAME "sata_mv"
  70. #define DRV_VERSION "1.28"
  71. /*
  72. * module options
  73. */
  74. static int msi;
  75. #ifdef CONFIG_PCI
  76. module_param(msi, int, S_IRUGO);
  77. MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
  78. #endif
  79. static int irq_coalescing_io_count;
  80. module_param(irq_coalescing_io_count, int, S_IRUGO);
  81. MODULE_PARM_DESC(irq_coalescing_io_count,
  82. "IRQ coalescing I/O count threshold (0..255)");
  83. static int irq_coalescing_usecs;
  84. module_param(irq_coalescing_usecs, int, S_IRUGO);
  85. MODULE_PARM_DESC(irq_coalescing_usecs,
  86. "IRQ coalescing time threshold in usecs");
  87. enum {
  88. /* BAR's are enumerated in terms of pci_resource_start() terms */
  89. MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */
  90. MV_IO_BAR = 2, /* offset 0x18: IO space */
  91. MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */
  92. MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */
  93. MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */
  94. /* For use with both IRQ coalescing methods ("all ports" or "per-HC" */
  95. COAL_CLOCKS_PER_USEC = 150, /* for calculating COAL_TIMEs */
  96. MAX_COAL_TIME_THRESHOLD = ((1 << 24) - 1), /* internal clocks count */
  97. MAX_COAL_IO_COUNT = 255, /* completed I/O count */
  98. MV_PCI_REG_BASE = 0,
  99. /*
  100. * Per-chip ("all ports") interrupt coalescing feature.
  101. * This is only for GEN_II / GEN_IIE hardware.
  102. *
  103. * Coalescing defers the interrupt until either the IO_THRESHOLD
  104. * (count of completed I/Os) is met, or the TIME_THRESHOLD is met.
  105. */
  106. COAL_REG_BASE = 0x18000,
  107. IRQ_COAL_CAUSE = (COAL_REG_BASE + 0x08),
  108. ALL_PORTS_COAL_IRQ = (1 << 4), /* all ports irq event */
  109. IRQ_COAL_IO_THRESHOLD = (COAL_REG_BASE + 0xcc),
  110. IRQ_COAL_TIME_THRESHOLD = (COAL_REG_BASE + 0xd0),
  111. /*
  112. * Registers for the (unused here) transaction coalescing feature:
  113. */
  114. TRAN_COAL_CAUSE_LO = (COAL_REG_BASE + 0x88),
  115. TRAN_COAL_CAUSE_HI = (COAL_REG_BASE + 0x8c),
  116. SATAHC0_REG_BASE = 0x20000,
  117. FLASH_CTL = 0x1046c,
  118. GPIO_PORT_CTL = 0x104f0,
  119. RESET_CFG = 0x180d8,
  120. MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ,
  121. MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ,
  122. MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */
  123. MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ,
  124. MV_MAX_Q_DEPTH = 32,
  125. MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1,
  126. /* CRQB needs alignment on a 1KB boundary. Size == 1KB
  127. * CRPB needs alignment on a 256B boundary. Size == 256B
  128. * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
  129. */
  130. MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH),
  131. MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH),
  132. MV_MAX_SG_CT = 256,
  133. MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT),
  134. /* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */
  135. MV_PORT_HC_SHIFT = 2,
  136. MV_PORTS_PER_HC = (1 << MV_PORT_HC_SHIFT), /* 4 */
  137. /* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */
  138. MV_PORT_MASK = (MV_PORTS_PER_HC - 1), /* 3 */
  139. /* Host Flags */
  140. MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */
  141. MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  142. ATA_FLAG_MMIO | ATA_FLAG_PIO_POLLING,
  143. MV_GEN_I_FLAGS = MV_COMMON_FLAGS | ATA_FLAG_NO_ATAPI,
  144. MV_GEN_II_FLAGS = MV_COMMON_FLAGS | ATA_FLAG_NCQ |
  145. ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA,
  146. MV_GEN_IIE_FLAGS = MV_GEN_II_FLAGS | ATA_FLAG_AN,
  147. CRQB_FLAG_READ = (1 << 0),
  148. CRQB_TAG_SHIFT = 1,
  149. CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */
  150. CRQB_PMP_SHIFT = 12, /* CRQB Gen-II/IIE PMP shift */
  151. CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */
  152. CRQB_CMD_ADDR_SHIFT = 8,
  153. CRQB_CMD_CS = (0x2 << 11),
  154. CRQB_CMD_LAST = (1 << 15),
  155. CRPB_FLAG_STATUS_SHIFT = 8,
  156. CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */
  157. CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */
  158. EPRD_FLAG_END_OF_TBL = (1 << 31),
  159. /* PCI interface registers */
  160. MV_PCI_COMMAND = 0xc00,
  161. MV_PCI_COMMAND_MWRCOM = (1 << 4), /* PCI Master Write Combining */
  162. MV_PCI_COMMAND_MRDTRIG = (1 << 7), /* PCI Master Read Trigger */
  163. PCI_MAIN_CMD_STS = 0xd30,
  164. STOP_PCI_MASTER = (1 << 2),
  165. PCI_MASTER_EMPTY = (1 << 3),
  166. GLOB_SFT_RST = (1 << 4),
  167. MV_PCI_MODE = 0xd00,
  168. MV_PCI_MODE_MASK = 0x30,
  169. MV_PCI_EXP_ROM_BAR_CTL = 0xd2c,
  170. MV_PCI_DISC_TIMER = 0xd04,
  171. MV_PCI_MSI_TRIGGER = 0xc38,
  172. MV_PCI_SERR_MASK = 0xc28,
  173. MV_PCI_XBAR_TMOUT = 0x1d04,
  174. MV_PCI_ERR_LOW_ADDRESS = 0x1d40,
  175. MV_PCI_ERR_HIGH_ADDRESS = 0x1d44,
  176. MV_PCI_ERR_ATTRIBUTE = 0x1d48,
  177. MV_PCI_ERR_COMMAND = 0x1d50,
  178. PCI_IRQ_CAUSE = 0x1d58,
  179. PCI_IRQ_MASK = 0x1d5c,
  180. PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */
  181. PCIE_IRQ_CAUSE = 0x1900,
  182. PCIE_IRQ_MASK = 0x1910,
  183. PCIE_UNMASK_ALL_IRQS = 0x40a, /* assorted bits */
  184. /* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */
  185. PCI_HC_MAIN_IRQ_CAUSE = 0x1d60,
  186. PCI_HC_MAIN_IRQ_MASK = 0x1d64,
  187. SOC_HC_MAIN_IRQ_CAUSE = 0x20020,
  188. SOC_HC_MAIN_IRQ_MASK = 0x20024,
  189. ERR_IRQ = (1 << 0), /* shift by (2 * port #) */
  190. DONE_IRQ = (1 << 1), /* shift by (2 * port #) */
  191. HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */
  192. HC_SHIFT = 9, /* bits 9-17 = HC1's ports */
  193. DONE_IRQ_0_3 = 0x000000aa, /* DONE_IRQ ports 0,1,2,3 */
  194. DONE_IRQ_4_7 = (DONE_IRQ_0_3 << HC_SHIFT), /* 4,5,6,7 */
  195. PCI_ERR = (1 << 18),
  196. TRAN_COAL_LO_DONE = (1 << 19), /* transaction coalescing */
  197. TRAN_COAL_HI_DONE = (1 << 20), /* transaction coalescing */
  198. PORTS_0_3_COAL_DONE = (1 << 8), /* HC0 IRQ coalescing */
  199. PORTS_4_7_COAL_DONE = (1 << 17), /* HC1 IRQ coalescing */
  200. ALL_PORTS_COAL_DONE = (1 << 21), /* GEN_II(E) IRQ coalescing */
  201. GPIO_INT = (1 << 22),
  202. SELF_INT = (1 << 23),
  203. TWSI_INT = (1 << 24),
  204. HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */
  205. HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */
  206. HC_MAIN_RSVD_SOC = (0x3fffffb << 6), /* bits 31-9, 7-6 */
  207. /* SATAHC registers */
  208. HC_CFG = 0x00,
  209. HC_IRQ_CAUSE = 0x14,
  210. DMA_IRQ = (1 << 0), /* shift by port # */
  211. HC_COAL_IRQ = (1 << 4), /* IRQ coalescing */
  212. DEV_IRQ = (1 << 8), /* shift by port # */
  213. /*
  214. * Per-HC (Host-Controller) interrupt coalescing feature.
  215. * This is present on all chip generations.
  216. *
  217. * Coalescing defers the interrupt until either the IO_THRESHOLD
  218. * (count of completed I/Os) is met, or the TIME_THRESHOLD is met.
  219. */
  220. HC_IRQ_COAL_IO_THRESHOLD = 0x000c,
  221. HC_IRQ_COAL_TIME_THRESHOLD = 0x0010,
  222. SOC_LED_CTRL = 0x2c,
  223. SOC_LED_CTRL_BLINK = (1 << 0), /* Active LED blink */
  224. SOC_LED_CTRL_ACT_PRESENCE = (1 << 2), /* Multiplex dev presence */
  225. /* with dev activity LED */
  226. /* Shadow block registers */
  227. SHD_BLK = 0x100,
  228. SHD_CTL_AST = 0x20, /* ofs from SHD_BLK */
  229. /* SATA registers */
  230. SATA_STATUS = 0x300, /* ctrl, err regs follow status */
  231. SATA_ACTIVE = 0x350,
  232. FIS_IRQ_CAUSE = 0x364,
  233. FIS_IRQ_CAUSE_AN = (1 << 9), /* async notification */
  234. LTMODE = 0x30c, /* requires read-after-write */
  235. LTMODE_BIT8 = (1 << 8), /* unknown, but necessary */
  236. PHY_MODE2 = 0x330,
  237. PHY_MODE3 = 0x310,
  238. PHY_MODE4 = 0x314, /* requires read-after-write */
  239. PHY_MODE4_CFG_MASK = 0x00000003, /* phy internal config field */
  240. PHY_MODE4_CFG_VALUE = 0x00000001, /* phy internal config field */
  241. PHY_MODE4_RSVD_ZEROS = 0x5de3fffa, /* Gen2e always write zeros */
  242. PHY_MODE4_RSVD_ONES = 0x00000005, /* Gen2e always write ones */
  243. SATA_IFCTL = 0x344,
  244. SATA_TESTCTL = 0x348,
  245. SATA_IFSTAT = 0x34c,
  246. VENDOR_UNIQUE_FIS = 0x35c,
  247. FISCFG = 0x360,
  248. FISCFG_WAIT_DEV_ERR = (1 << 8), /* wait for host on DevErr */
  249. FISCFG_SINGLE_SYNC = (1 << 16), /* SYNC on DMA activation */
  250. PHY_MODE9_GEN2 = 0x398,
  251. PHY_MODE9_GEN1 = 0x39c,
  252. PHYCFG_OFS = 0x3a0, /* only in 65n devices */
  253. MV5_PHY_MODE = 0x74,
  254. MV5_LTMODE = 0x30,
  255. MV5_PHY_CTL = 0x0C,
  256. SATA_IFCFG = 0x050,
  257. MV_M2_PREAMP_MASK = 0x7e0,
  258. /* Port registers */
  259. EDMA_CFG = 0,
  260. EDMA_CFG_Q_DEPTH = 0x1f, /* max device queue depth */
  261. EDMA_CFG_NCQ = (1 << 5), /* for R/W FPDMA queued */
  262. EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */
  263. EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */
  264. EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */
  265. EDMA_CFG_EDMA_FBS = (1 << 16), /* EDMA FIS-Based Switching */
  266. EDMA_CFG_FBS = (1 << 26), /* FIS-Based Switching */
  267. EDMA_ERR_IRQ_CAUSE = 0x8,
  268. EDMA_ERR_IRQ_MASK = 0xc,
  269. EDMA_ERR_D_PAR = (1 << 0), /* UDMA data parity err */
  270. EDMA_ERR_PRD_PAR = (1 << 1), /* UDMA PRD parity err */
  271. EDMA_ERR_DEV = (1 << 2), /* device error */
  272. EDMA_ERR_DEV_DCON = (1 << 3), /* device disconnect */
  273. EDMA_ERR_DEV_CON = (1 << 4), /* device connected */
  274. EDMA_ERR_SERR = (1 << 5), /* SError bits [WBDST] raised */
  275. EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */
  276. EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */
  277. EDMA_ERR_BIST_ASYNC = (1 << 8), /* BIST FIS or Async Notify */
  278. EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */
  279. EDMA_ERR_CRQB_PAR = (1 << 9), /* CRQB parity error */
  280. EDMA_ERR_CRPB_PAR = (1 << 10), /* CRPB parity error */
  281. EDMA_ERR_INTRL_PAR = (1 << 11), /* internal parity error */
  282. EDMA_ERR_IORDY = (1 << 12), /* IORdy timeout */
  283. EDMA_ERR_LNK_CTRL_RX = (0xf << 13), /* link ctrl rx error */
  284. EDMA_ERR_LNK_CTRL_RX_0 = (1 << 13), /* transient: CRC err */
  285. EDMA_ERR_LNK_CTRL_RX_1 = (1 << 14), /* transient: FIFO err */
  286. EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), /* fatal: caught SYNC */
  287. EDMA_ERR_LNK_CTRL_RX_3 = (1 << 16), /* transient: FIS rx err */
  288. EDMA_ERR_LNK_DATA_RX = (0xf << 17), /* link data rx error */
  289. EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), /* link ctrl tx error */
  290. EDMA_ERR_LNK_CTRL_TX_0 = (1 << 21), /* transient: CRC err */
  291. EDMA_ERR_LNK_CTRL_TX_1 = (1 << 22), /* transient: FIFO err */
  292. EDMA_ERR_LNK_CTRL_TX_2 = (1 << 23), /* transient: caught SYNC */
  293. EDMA_ERR_LNK_CTRL_TX_3 = (1 << 24), /* transient: caught DMAT */
  294. EDMA_ERR_LNK_CTRL_TX_4 = (1 << 25), /* transient: FIS collision */
  295. EDMA_ERR_LNK_DATA_TX = (0x1f << 26), /* link data tx error */
  296. EDMA_ERR_TRANS_PROTO = (1 << 31), /* transport protocol error */
  297. EDMA_ERR_OVERRUN_5 = (1 << 5),
  298. EDMA_ERR_UNDERRUN_5 = (1 << 6),
  299. EDMA_ERR_IRQ_TRANSIENT = EDMA_ERR_LNK_CTRL_RX_0 |
  300. EDMA_ERR_LNK_CTRL_RX_1 |
  301. EDMA_ERR_LNK_CTRL_RX_3 |
  302. EDMA_ERR_LNK_CTRL_TX,
  303. EDMA_EH_FREEZE = EDMA_ERR_D_PAR |
  304. EDMA_ERR_PRD_PAR |
  305. EDMA_ERR_DEV_DCON |
  306. EDMA_ERR_DEV_CON |
  307. EDMA_ERR_SERR |
  308. EDMA_ERR_SELF_DIS |
  309. EDMA_ERR_CRQB_PAR |
  310. EDMA_ERR_CRPB_PAR |
  311. EDMA_ERR_INTRL_PAR |
  312. EDMA_ERR_IORDY |
  313. EDMA_ERR_LNK_CTRL_RX_2 |
  314. EDMA_ERR_LNK_DATA_RX |
  315. EDMA_ERR_LNK_DATA_TX |
  316. EDMA_ERR_TRANS_PROTO,
  317. EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR |
  318. EDMA_ERR_PRD_PAR |
  319. EDMA_ERR_DEV_DCON |
  320. EDMA_ERR_DEV_CON |
  321. EDMA_ERR_OVERRUN_5 |
  322. EDMA_ERR_UNDERRUN_5 |
  323. EDMA_ERR_SELF_DIS_5 |
  324. EDMA_ERR_CRQB_PAR |
  325. EDMA_ERR_CRPB_PAR |
  326. EDMA_ERR_INTRL_PAR |
  327. EDMA_ERR_IORDY,
  328. EDMA_REQ_Q_BASE_HI = 0x10,
  329. EDMA_REQ_Q_IN_PTR = 0x14, /* also contains BASE_LO */
  330. EDMA_REQ_Q_OUT_PTR = 0x18,
  331. EDMA_REQ_Q_PTR_SHIFT = 5,
  332. EDMA_RSP_Q_BASE_HI = 0x1c,
  333. EDMA_RSP_Q_IN_PTR = 0x20,
  334. EDMA_RSP_Q_OUT_PTR = 0x24, /* also contains BASE_LO */
  335. EDMA_RSP_Q_PTR_SHIFT = 3,
  336. EDMA_CMD = 0x28, /* EDMA command register */
  337. EDMA_EN = (1 << 0), /* enable EDMA */
  338. EDMA_DS = (1 << 1), /* disable EDMA; self-negated */
  339. EDMA_RESET = (1 << 2), /* reset eng/trans/link/phy */
  340. EDMA_STATUS = 0x30, /* EDMA engine status */
  341. EDMA_STATUS_CACHE_EMPTY = (1 << 6), /* GenIIe command cache empty */
  342. EDMA_STATUS_IDLE = (1 << 7), /* GenIIe EDMA enabled/idle */
  343. EDMA_IORDY_TMOUT = 0x34,
  344. EDMA_ARB_CFG = 0x38,
  345. EDMA_HALTCOND = 0x60, /* GenIIe halt conditions */
  346. EDMA_UNKNOWN_RSVD = 0x6C, /* GenIIe unknown/reserved */
  347. BMDMA_CMD = 0x224, /* bmdma command register */
  348. BMDMA_STATUS = 0x228, /* bmdma status register */
  349. BMDMA_PRD_LOW = 0x22c, /* bmdma PRD addr 31:0 */
  350. BMDMA_PRD_HIGH = 0x230, /* bmdma PRD addr 63:32 */
  351. /* Host private flags (hp_flags) */
  352. MV_HP_FLAG_MSI = (1 << 0),
  353. MV_HP_ERRATA_50XXB0 = (1 << 1),
  354. MV_HP_ERRATA_50XXB2 = (1 << 2),
  355. MV_HP_ERRATA_60X1B2 = (1 << 3),
  356. MV_HP_ERRATA_60X1C0 = (1 << 4),
  357. MV_HP_GEN_I = (1 << 6), /* Generation I: 50xx */
  358. MV_HP_GEN_II = (1 << 7), /* Generation II: 60xx */
  359. MV_HP_GEN_IIE = (1 << 8), /* Generation IIE: 6042/7042 */
  360. MV_HP_PCIE = (1 << 9), /* PCIe bus/regs: 7042 */
  361. MV_HP_CUT_THROUGH = (1 << 10), /* can use EDMA cut-through */
  362. MV_HP_FLAG_SOC = (1 << 11), /* SystemOnChip, no PCI */
  363. MV_HP_QUIRK_LED_BLINK_EN = (1 << 12), /* is led blinking enabled? */
  364. /* Port private flags (pp_flags) */
  365. MV_PP_FLAG_EDMA_EN = (1 << 0), /* is EDMA engine enabled? */
  366. MV_PP_FLAG_NCQ_EN = (1 << 1), /* is EDMA set up for NCQ? */
  367. MV_PP_FLAG_FBS_EN = (1 << 2), /* is EDMA set up for FBS? */
  368. MV_PP_FLAG_DELAYED_EH = (1 << 3), /* delayed dev err handling */
  369. MV_PP_FLAG_FAKE_ATA_BUSY = (1 << 4), /* ignore initial ATA_DRDY */
  370. };
  371. #define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
  372. #define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
  373. #define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
  374. #define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE)
  375. #define IS_SOC(hpriv) ((hpriv)->hp_flags & MV_HP_FLAG_SOC)
  376. #define WINDOW_CTRL(i) (0x20030 + ((i) << 4))
  377. #define WINDOW_BASE(i) (0x20034 + ((i) << 4))
  378. enum {
  379. /* DMA boundary 0xffff is required by the s/g splitting
  380. * we need on /length/ in mv_fill-sg().
  381. */
  382. MV_DMA_BOUNDARY = 0xffffU,
  383. /* mask of register bits containing lower 32 bits
  384. * of EDMA request queue DMA address
  385. */
  386. EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U,
  387. /* ditto, for response queue */
  388. EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U,
  389. };
  390. enum chip_type {
  391. chip_504x,
  392. chip_508x,
  393. chip_5080,
  394. chip_604x,
  395. chip_608x,
  396. chip_6042,
  397. chip_7042,
  398. chip_soc,
  399. };
  400. /* Command ReQuest Block: 32B */
  401. struct mv_crqb {
  402. __le32 sg_addr;
  403. __le32 sg_addr_hi;
  404. __le16 ctrl_flags;
  405. __le16 ata_cmd[11];
  406. };
  407. struct mv_crqb_iie {
  408. __le32 addr;
  409. __le32 addr_hi;
  410. __le32 flags;
  411. __le32 len;
  412. __le32 ata_cmd[4];
  413. };
  414. /* Command ResPonse Block: 8B */
  415. struct mv_crpb {
  416. __le16 id;
  417. __le16 flags;
  418. __le32 tmstmp;
  419. };
  420. /* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
  421. struct mv_sg {
  422. __le32 addr;
  423. __le32 flags_size;
  424. __le32 addr_hi;
  425. __le32 reserved;
  426. };
  427. /*
  428. * We keep a local cache of a few frequently accessed port
  429. * registers here, to avoid having to read them (very slow)
  430. * when switching between EDMA and non-EDMA modes.
  431. */
  432. struct mv_cached_regs {
  433. u32 fiscfg;
  434. u32 ltmode;
  435. u32 haltcond;
  436. u32 unknown_rsvd;
  437. };
  438. struct mv_port_priv {
  439. struct mv_crqb *crqb;
  440. dma_addr_t crqb_dma;
  441. struct mv_crpb *crpb;
  442. dma_addr_t crpb_dma;
  443. struct mv_sg *sg_tbl[MV_MAX_Q_DEPTH];
  444. dma_addr_t sg_tbl_dma[MV_MAX_Q_DEPTH];
  445. unsigned int req_idx;
  446. unsigned int resp_idx;
  447. u32 pp_flags;
  448. struct mv_cached_regs cached;
  449. unsigned int delayed_eh_pmp_map;
  450. };
  451. struct mv_port_signal {
  452. u32 amps;
  453. u32 pre;
  454. };
  455. struct mv_host_priv {
  456. u32 hp_flags;
  457. unsigned int board_idx;
  458. u32 main_irq_mask;
  459. struct mv_port_signal signal[8];
  460. const struct mv_hw_ops *ops;
  461. int n_ports;
  462. void __iomem *base;
  463. void __iomem *main_irq_cause_addr;
  464. void __iomem *main_irq_mask_addr;
  465. u32 irq_cause_offset;
  466. u32 irq_mask_offset;
  467. u32 unmask_all_irqs;
  468. #if defined(CONFIG_HAVE_CLK)
  469. struct clk *clk;
  470. #endif
  471. /*
  472. * These consistent DMA memory pools give us guaranteed
  473. * alignment for hardware-accessed data structures,
  474. * and less memory waste in accomplishing the alignment.
  475. */
  476. struct dma_pool *crqb_pool;
  477. struct dma_pool *crpb_pool;
  478. struct dma_pool *sg_tbl_pool;
  479. };
  480. struct mv_hw_ops {
  481. void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
  482. unsigned int port);
  483. void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
  484. void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
  485. void __iomem *mmio);
  486. int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
  487. unsigned int n_hc);
  488. void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
  489. void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
  490. };
  491. static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val);
  492. static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val);
  493. static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val);
  494. static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val);
  495. static int mv_port_start(struct ata_port *ap);
  496. static void mv_port_stop(struct ata_port *ap);
  497. static int mv_qc_defer(struct ata_queued_cmd *qc);
  498. static void mv_qc_prep(struct ata_queued_cmd *qc);
  499. static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
  500. static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
  501. static int mv_hardreset(struct ata_link *link, unsigned int *class,
  502. unsigned long deadline);
  503. static void mv_eh_freeze(struct ata_port *ap);
  504. static void mv_eh_thaw(struct ata_port *ap);
  505. static void mv6_dev_config(struct ata_device *dev);
  506. static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
  507. unsigned int port);
  508. static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
  509. static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
  510. void __iomem *mmio);
  511. static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
  512. unsigned int n_hc);
  513. static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
  514. static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
  515. static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
  516. unsigned int port);
  517. static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
  518. static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
  519. void __iomem *mmio);
  520. static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
  521. unsigned int n_hc);
  522. static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
  523. static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
  524. void __iomem *mmio);
  525. static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
  526. void __iomem *mmio);
  527. static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
  528. void __iomem *mmio, unsigned int n_hc);
  529. static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
  530. void __iomem *mmio);
  531. static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
  532. static void mv_soc_65n_phy_errata(struct mv_host_priv *hpriv,
  533. void __iomem *mmio, unsigned int port);
  534. static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
  535. static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
  536. unsigned int port_no);
  537. static int mv_stop_edma(struct ata_port *ap);
  538. static int mv_stop_edma_engine(void __iomem *port_mmio);
  539. static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma);
  540. static void mv_pmp_select(struct ata_port *ap, int pmp);
  541. static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
  542. unsigned long deadline);
  543. static int mv_softreset(struct ata_link *link, unsigned int *class,
  544. unsigned long deadline);
  545. static void mv_pmp_error_handler(struct ata_port *ap);
  546. static void mv_process_crpb_entries(struct ata_port *ap,
  547. struct mv_port_priv *pp);
  548. static void mv_sff_irq_clear(struct ata_port *ap);
  549. static int mv_check_atapi_dma(struct ata_queued_cmd *qc);
  550. static void mv_bmdma_setup(struct ata_queued_cmd *qc);
  551. static void mv_bmdma_start(struct ata_queued_cmd *qc);
  552. static void mv_bmdma_stop(struct ata_queued_cmd *qc);
  553. static u8 mv_bmdma_status(struct ata_port *ap);
  554. static u8 mv_sff_check_status(struct ata_port *ap);
  555. /* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
  556. * because we have to allow room for worst case splitting of
  557. * PRDs for 64K boundaries in mv_fill_sg().
  558. */
  559. static struct scsi_host_template mv5_sht = {
  560. ATA_BASE_SHT(DRV_NAME),
  561. .sg_tablesize = MV_MAX_SG_CT / 2,
  562. .dma_boundary = MV_DMA_BOUNDARY,
  563. };
  564. static struct scsi_host_template mv6_sht = {
  565. ATA_NCQ_SHT(DRV_NAME),
  566. .can_queue = MV_MAX_Q_DEPTH - 1,
  567. .sg_tablesize = MV_MAX_SG_CT / 2,
  568. .dma_boundary = MV_DMA_BOUNDARY,
  569. };
  570. static struct ata_port_operations mv5_ops = {
  571. .inherits = &ata_sff_port_ops,
  572. .lost_interrupt = ATA_OP_NULL,
  573. .qc_defer = mv_qc_defer,
  574. .qc_prep = mv_qc_prep,
  575. .qc_issue = mv_qc_issue,
  576. .freeze = mv_eh_freeze,
  577. .thaw = mv_eh_thaw,
  578. .hardreset = mv_hardreset,
  579. .scr_read = mv5_scr_read,
  580. .scr_write = mv5_scr_write,
  581. .port_start = mv_port_start,
  582. .port_stop = mv_port_stop,
  583. };
  584. static struct ata_port_operations mv6_ops = {
  585. .inherits = &ata_bmdma_port_ops,
  586. .lost_interrupt = ATA_OP_NULL,
  587. .qc_defer = mv_qc_defer,
  588. .qc_prep = mv_qc_prep,
  589. .qc_issue = mv_qc_issue,
  590. .dev_config = mv6_dev_config,
  591. .freeze = mv_eh_freeze,
  592. .thaw = mv_eh_thaw,
  593. .hardreset = mv_hardreset,
  594. .softreset = mv_softreset,
  595. .pmp_hardreset = mv_pmp_hardreset,
  596. .pmp_softreset = mv_softreset,
  597. .error_handler = mv_pmp_error_handler,
  598. .scr_read = mv_scr_read,
  599. .scr_write = mv_scr_write,
  600. .sff_check_status = mv_sff_check_status,
  601. .sff_irq_clear = mv_sff_irq_clear,
  602. .check_atapi_dma = mv_check_atapi_dma,
  603. .bmdma_setup = mv_bmdma_setup,
  604. .bmdma_start = mv_bmdma_start,
  605. .bmdma_stop = mv_bmdma_stop,
  606. .bmdma_status = mv_bmdma_status,
  607. .port_start = mv_port_start,
  608. .port_stop = mv_port_stop,
  609. };
  610. static struct ata_port_operations mv_iie_ops = {
  611. .inherits = &mv6_ops,
  612. .dev_config = ATA_OP_NULL,
  613. .qc_prep = mv_qc_prep_iie,
  614. };
  615. static const struct ata_port_info mv_port_info[] = {
  616. { /* chip_504x */
  617. .flags = MV_GEN_I_FLAGS,
  618. .pio_mask = ATA_PIO4,
  619. .udma_mask = ATA_UDMA6,
  620. .port_ops = &mv5_ops,
  621. },
  622. { /* chip_508x */
  623. .flags = MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC,
  624. .pio_mask = ATA_PIO4,
  625. .udma_mask = ATA_UDMA6,
  626. .port_ops = &mv5_ops,
  627. },
  628. { /* chip_5080 */
  629. .flags = MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC,
  630. .pio_mask = ATA_PIO4,
  631. .udma_mask = ATA_UDMA6,
  632. .port_ops = &mv5_ops,
  633. },
  634. { /* chip_604x */
  635. .flags = MV_GEN_II_FLAGS,
  636. .pio_mask = ATA_PIO4,
  637. .udma_mask = ATA_UDMA6,
  638. .port_ops = &mv6_ops,
  639. },
  640. { /* chip_608x */
  641. .flags = MV_GEN_II_FLAGS | MV_FLAG_DUAL_HC,
  642. .pio_mask = ATA_PIO4,
  643. .udma_mask = ATA_UDMA6,
  644. .port_ops = &mv6_ops,
  645. },
  646. { /* chip_6042 */
  647. .flags = MV_GEN_IIE_FLAGS,
  648. .pio_mask = ATA_PIO4,
  649. .udma_mask = ATA_UDMA6,
  650. .port_ops = &mv_iie_ops,
  651. },
  652. { /* chip_7042 */
  653. .flags = MV_GEN_IIE_FLAGS,
  654. .pio_mask = ATA_PIO4,
  655. .udma_mask = ATA_UDMA6,
  656. .port_ops = &mv_iie_ops,
  657. },
  658. { /* chip_soc */
  659. .flags = MV_GEN_IIE_FLAGS,
  660. .pio_mask = ATA_PIO4,
  661. .udma_mask = ATA_UDMA6,
  662. .port_ops = &mv_iie_ops,
  663. },
  664. };
  665. static const struct pci_device_id mv_pci_tbl[] = {
  666. { PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
  667. { PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
  668. { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
  669. { PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
  670. /* RocketRAID 1720/174x have different identifiers */
  671. { PCI_VDEVICE(TTI, 0x1720), chip_6042 },
  672. { PCI_VDEVICE(TTI, 0x1740), chip_6042 },
  673. { PCI_VDEVICE(TTI, 0x1742), chip_6042 },
  674. { PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
  675. { PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
  676. { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
  677. { PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
  678. { PCI_VDEVICE(MARVELL, 0x6081), chip_608x },
  679. { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },
  680. /* Adaptec 1430SA */
  681. { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },
  682. /* Marvell 7042 support */
  683. { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },
  684. /* Highpoint RocketRAID PCIe series */
  685. { PCI_VDEVICE(TTI, 0x2300), chip_7042 },
  686. { PCI_VDEVICE(TTI, 0x2310), chip_7042 },
  687. { } /* terminate list */
  688. };
  689. static const struct mv_hw_ops mv5xxx_ops = {
  690. .phy_errata = mv5_phy_errata,
  691. .enable_leds = mv5_enable_leds,
  692. .read_preamp = mv5_read_preamp,
  693. .reset_hc = mv5_reset_hc,
  694. .reset_flash = mv5_reset_flash,
  695. .reset_bus = mv5_reset_bus,
  696. };
  697. static const struct mv_hw_ops mv6xxx_ops = {
  698. .phy_errata = mv6_phy_errata,
  699. .enable_leds = mv6_enable_leds,
  700. .read_preamp = mv6_read_preamp,
  701. .reset_hc = mv6_reset_hc,
  702. .reset_flash = mv6_reset_flash,
  703. .reset_bus = mv_reset_pci_bus,
  704. };
  705. static const struct mv_hw_ops mv_soc_ops = {
  706. .phy_errata = mv6_phy_errata,
  707. .enable_leds = mv_soc_enable_leds,
  708. .read_preamp = mv_soc_read_preamp,
  709. .reset_hc = mv_soc_reset_hc,
  710. .reset_flash = mv_soc_reset_flash,
  711. .reset_bus = mv_soc_reset_bus,
  712. };
  713. static const struct mv_hw_ops mv_soc_65n_ops = {
  714. .phy_errata = mv_soc_65n_phy_errata,
  715. .enable_leds = mv_soc_enable_leds,
  716. .reset_hc = mv_soc_reset_hc,
  717. .reset_flash = mv_soc_reset_flash,
  718. .reset_bus = mv_soc_reset_bus,
  719. };
  720. /*
  721. * Functions
  722. */
  723. static inline void writelfl(unsigned long data, void __iomem *addr)
  724. {
  725. writel(data, addr);
  726. (void) readl(addr); /* flush to avoid PCI posted write */
  727. }
  728. static inline unsigned int mv_hc_from_port(unsigned int port)
  729. {
  730. return port >> MV_PORT_HC_SHIFT;
  731. }
  732. static inline unsigned int mv_hardport_from_port(unsigned int port)
  733. {
  734. return port & MV_PORT_MASK;
  735. }
  736. /*
  737. * Consolidate some rather tricky bit shift calculations.
  738. * This is hot-path stuff, so not a function.
  739. * Simple code, with two return values, so macro rather than inline.
  740. *
  741. * port is the sole input, in range 0..7.
  742. * shift is one output, for use with main_irq_cause / main_irq_mask registers.
  743. * hardport is the other output, in range 0..3.
  744. *
  745. * Note that port and hardport may be the same variable in some cases.
  746. */
  747. #define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport) \
  748. { \
  749. shift = mv_hc_from_port(port) * HC_SHIFT; \
  750. hardport = mv_hardport_from_port(port); \
  751. shift += hardport * 2; \
  752. }
  753. static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
  754. {
  755. return (base + SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
  756. }
  757. static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
  758. unsigned int port)
  759. {
  760. return mv_hc_base(base, mv_hc_from_port(port));
  761. }
  762. static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
  763. {
  764. return mv_hc_base_from_port(base, port) +
  765. MV_SATAHC_ARBTR_REG_SZ +
  766. (mv_hardport_from_port(port) * MV_PORT_REG_SZ);
  767. }
  768. static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
  769. {
  770. void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
  771. unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
  772. return hc_mmio + ofs;
  773. }
  774. static inline void __iomem *mv_host_base(struct ata_host *host)
  775. {
  776. struct mv_host_priv *hpriv = host->private_data;
  777. return hpriv->base;
  778. }
  779. static inline void __iomem *mv_ap_base(struct ata_port *ap)
  780. {
  781. return mv_port_base(mv_host_base(ap->host), ap->port_no);
  782. }
  783. static inline int mv_get_hc_count(unsigned long port_flags)
  784. {
  785. return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
  786. }
  787. /**
  788. * mv_save_cached_regs - (re-)initialize cached port registers
  789. * @ap: the port whose registers we are caching
  790. *
  791. * Initialize the local cache of port registers,
  792. * so that reading them over and over again can
  793. * be avoided on the hotter paths of this driver.
  794. * This saves a few microseconds each time we switch
  795. * to/from EDMA mode to perform (eg.) a drive cache flush.
  796. */
  797. static void mv_save_cached_regs(struct ata_port *ap)
  798. {
  799. void __iomem *port_mmio = mv_ap_base(ap);
  800. struct mv_port_priv *pp = ap->private_data;
  801. pp->cached.fiscfg = readl(port_mmio + FISCFG);
  802. pp->cached.ltmode = readl(port_mmio + LTMODE);
  803. pp->cached.haltcond = readl(port_mmio + EDMA_HALTCOND);
  804. pp->cached.unknown_rsvd = readl(port_mmio + EDMA_UNKNOWN_RSVD);
  805. }
  806. /**
  807. * mv_write_cached_reg - write to a cached port register
  808. * @addr: hardware address of the register
  809. * @old: pointer to cached value of the register
  810. * @new: new value for the register
  811. *
  812. * Write a new value to a cached register,
  813. * but only if the value is different from before.
  814. */
  815. static inline void mv_write_cached_reg(void __iomem *addr, u32 *old, u32 new)
  816. {
  817. if (new != *old) {
  818. unsigned long laddr;
  819. *old = new;
  820. /*
  821. * Workaround for 88SX60x1-B2 FEr SATA#13:
  822. * Read-after-write is needed to prevent generating 64-bit
  823. * write cycles on the PCI bus for SATA interface registers
  824. * at offsets ending in 0x4 or 0xc.
  825. *
  826. * Looks like a lot of fuss, but it avoids an unnecessary
  827. * +1 usec read-after-write delay for unaffected registers.
  828. */
  829. laddr = (long)addr & 0xffff;
  830. if (laddr >= 0x300 && laddr <= 0x33c) {
  831. laddr &= 0x000f;
  832. if (laddr == 0x4 || laddr == 0xc) {
  833. writelfl(new, addr); /* read after write */
  834. return;
  835. }
  836. }
  837. writel(new, addr); /* unaffected by the errata */
  838. }
  839. }
  840. static void mv_set_edma_ptrs(void __iomem *port_mmio,
  841. struct mv_host_priv *hpriv,
  842. struct mv_port_priv *pp)
  843. {
  844. u32 index;
  845. /*
  846. * initialize request queue
  847. */
  848. pp->req_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */
  849. index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
  850. WARN_ON(pp->crqb_dma & 0x3ff);
  851. writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI);
  852. writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
  853. port_mmio + EDMA_REQ_Q_IN_PTR);
  854. writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR);
  855. /*
  856. * initialize response queue
  857. */
  858. pp->resp_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */
  859. index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT;
  860. WARN_ON(pp->crpb_dma & 0xff);
  861. writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI);
  862. writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR);
  863. writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
  864. port_mmio + EDMA_RSP_Q_OUT_PTR);
  865. }
  866. static void mv_write_main_irq_mask(u32 mask, struct mv_host_priv *hpriv)
  867. {
  868. /*
  869. * When writing to the main_irq_mask in hardware,
  870. * we must ensure exclusivity between the interrupt coalescing bits
  871. * and the corresponding individual port DONE_IRQ bits.
  872. *
  873. * Note that this register is really an "IRQ enable" register,
  874. * not an "IRQ mask" register as Marvell's naming might suggest.
  875. */
  876. if (mask & (ALL_PORTS_COAL_DONE | PORTS_0_3_COAL_DONE))
  877. mask &= ~DONE_IRQ_0_3;
  878. if (mask & (ALL_PORTS_COAL_DONE | PORTS_4_7_COAL_DONE))
  879. mask &= ~DONE_IRQ_4_7;
  880. writelfl(mask, hpriv->main_irq_mask_addr);
  881. }
  882. static void mv_set_main_irq_mask(struct ata_host *host,
  883. u32 disable_bits, u32 enable_bits)
  884. {
  885. struct mv_host_priv *hpriv = host->private_data;
  886. u32 old_mask, new_mask;
  887. old_mask = hpriv->main_irq_mask;
  888. new_mask = (old_mask & ~disable_bits) | enable_bits;
  889. if (new_mask != old_mask) {
  890. hpriv->main_irq_mask = new_mask;
  891. mv_write_main_irq_mask(new_mask, hpriv);
  892. }
  893. }
  894. static void mv_enable_port_irqs(struct ata_port *ap,
  895. unsigned int port_bits)
  896. {
  897. unsigned int shift, hardport, port = ap->port_no;
  898. u32 disable_bits, enable_bits;
  899. MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
  900. disable_bits = (DONE_IRQ | ERR_IRQ) << shift;
  901. enable_bits = port_bits << shift;
  902. mv_set_main_irq_mask(ap->host, disable_bits, enable_bits);
  903. }
  904. static void mv_clear_and_enable_port_irqs(struct ata_port *ap,
  905. void __iomem *port_mmio,
  906. unsigned int port_irqs)
  907. {
  908. struct mv_host_priv *hpriv = ap->host->private_data;
  909. int hardport = mv_hardport_from_port(ap->port_no);
  910. void __iomem *hc_mmio = mv_hc_base_from_port(
  911. mv_host_base(ap->host), ap->port_no);
  912. u32 hc_irq_cause;
  913. /* clear EDMA event indicators, if any */
  914. writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE);
  915. /* clear pending irq events */
  916. hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport);
  917. writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE);
  918. /* clear FIS IRQ Cause */
  919. if (IS_GEN_IIE(hpriv))
  920. writelfl(0, port_mmio + FIS_IRQ_CAUSE);
  921. mv_enable_port_irqs(ap, port_irqs);
  922. }
  923. static void mv_set_irq_coalescing(struct ata_host *host,
  924. unsigned int count, unsigned int usecs)
  925. {
  926. struct mv_host_priv *hpriv = host->private_data;
  927. void __iomem *mmio = hpriv->base, *hc_mmio;
  928. u32 coal_enable = 0;
  929. unsigned long flags;
  930. unsigned int clks, is_dual_hc = hpriv->n_ports > MV_PORTS_PER_HC;
  931. const u32 coal_disable = PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
  932. ALL_PORTS_COAL_DONE;
  933. /* Disable IRQ coalescing if either threshold is zero */
  934. if (!usecs || !count) {
  935. clks = count = 0;
  936. } else {
  937. /* Respect maximum limits of the hardware */
  938. clks = usecs * COAL_CLOCKS_PER_USEC;
  939. if (clks > MAX_COAL_TIME_THRESHOLD)
  940. clks = MAX_COAL_TIME_THRESHOLD;
  941. if (count > MAX_COAL_IO_COUNT)
  942. count = MAX_COAL_IO_COUNT;
  943. }
  944. spin_lock_irqsave(&host->lock, flags);
  945. mv_set_main_irq_mask(host, coal_disable, 0);
  946. if (is_dual_hc && !IS_GEN_I(hpriv)) {
  947. /*
  948. * GEN_II/GEN_IIE with dual host controllers:
  949. * one set of global thresholds for the entire chip.
  950. */
  951. writel(clks, mmio + IRQ_COAL_TIME_THRESHOLD);
  952. writel(count, mmio + IRQ_COAL_IO_THRESHOLD);
  953. /* clear leftover coal IRQ bit */
  954. writel(~ALL_PORTS_COAL_IRQ, mmio + IRQ_COAL_CAUSE);
  955. if (count)
  956. coal_enable = ALL_PORTS_COAL_DONE;
  957. clks = count = 0; /* force clearing of regular regs below */
  958. }
  959. /*
  960. * All chips: independent thresholds for each HC on the chip.
  961. */
  962. hc_mmio = mv_hc_base_from_port(mmio, 0);
  963. writel(clks, hc_mmio + HC_IRQ_COAL_TIME_THRESHOLD);
  964. writel(count, hc_mmio + HC_IRQ_COAL_IO_THRESHOLD);
  965. writel(~HC_COAL_IRQ, hc_mmio + HC_IRQ_CAUSE);
  966. if (count)
  967. coal_enable |= PORTS_0_3_COAL_DONE;
  968. if (is_dual_hc) {
  969. hc_mmio = mv_hc_base_from_port(mmio, MV_PORTS_PER_HC);
  970. writel(clks, hc_mmio + HC_IRQ_COAL_TIME_THRESHOLD);
  971. writel(count, hc_mmio + HC_IRQ_COAL_IO_THRESHOLD);
  972. writel(~HC_COAL_IRQ, hc_mmio + HC_IRQ_CAUSE);
  973. if (count)
  974. coal_enable |= PORTS_4_7_COAL_DONE;
  975. }
  976. mv_set_main_irq_mask(host, 0, coal_enable);
  977. spin_unlock_irqrestore(&host->lock, flags);
  978. }
  979. /**
  980. * mv_start_edma - Enable eDMA engine
  981. * @base: port base address
  982. * @pp: port private data
  983. *
  984. * Verify the local cache of the eDMA state is accurate with a
  985. * WARN_ON.
  986. *
  987. * LOCKING:
  988. * Inherited from caller.
  989. */
  990. static void mv_start_edma(struct ata_port *ap, void __iomem *port_mmio,
  991. struct mv_port_priv *pp, u8 protocol)
  992. {
  993. int want_ncq = (protocol == ATA_PROT_NCQ);
  994. if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
  995. int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
  996. if (want_ncq != using_ncq)
  997. mv_stop_edma(ap);
  998. }
  999. if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
  1000. struct mv_host_priv *hpriv = ap->host->private_data;
  1001. mv_edma_cfg(ap, want_ncq, 1);
  1002. mv_set_edma_ptrs(port_mmio, hpriv, pp);
  1003. mv_clear_and_enable_port_irqs(ap, port_mmio, DONE_IRQ|ERR_IRQ);
  1004. writelfl(EDMA_EN, port_mmio + EDMA_CMD);
  1005. pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
  1006. }
  1007. }
  1008. static void mv_wait_for_edma_empty_idle(struct ata_port *ap)
  1009. {
  1010. void __iomem *port_mmio = mv_ap_base(ap);
  1011. const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE);
  1012. const int per_loop = 5, timeout = (15 * 1000 / per_loop);
  1013. int i;
  1014. /*
  1015. * Wait for the EDMA engine to finish transactions in progress.
  1016. * No idea what a good "timeout" value might be, but measurements
  1017. * indicate that it often requires hundreds of microseconds
  1018. * with two drives in-use. So we use the 15msec value above
  1019. * as a rough guess at what even more drives might require.
  1020. */
  1021. for (i = 0; i < timeout; ++i) {
  1022. u32 edma_stat = readl(port_mmio + EDMA_STATUS);
  1023. if ((edma_stat & empty_idle) == empty_idle)
  1024. break;
  1025. udelay(per_loop);
  1026. }
  1027. /* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */
  1028. }
  1029. /**
  1030. * mv_stop_edma_engine - Disable eDMA engine
  1031. * @port_mmio: io base address
  1032. *
  1033. * LOCKING:
  1034. * Inherited from caller.
  1035. */
  1036. static int mv_stop_edma_engine(void __iomem *port_mmio)
  1037. {
  1038. int i;
  1039. /* Disable eDMA. The disable bit auto clears. */
  1040. writelfl(EDMA_DS, port_mmio + EDMA_CMD);
  1041. /* Wait for the chip to confirm eDMA is off. */
  1042. for (i = 10000; i > 0; i--) {
  1043. u32 reg = readl(port_mmio + EDMA_CMD);
  1044. if (!(reg & EDMA_EN))
  1045. return 0;
  1046. udelay(10);
  1047. }
  1048. return -EIO;
  1049. }
  1050. static int mv_stop_edma(struct ata_port *ap)
  1051. {
  1052. void __iomem *port_mmio = mv_ap_base(ap);
  1053. struct mv_port_priv *pp = ap->private_data;
  1054. int err = 0;
  1055. if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
  1056. return 0;
  1057. pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
  1058. mv_wait_for_edma_empty_idle(ap);
  1059. if (mv_stop_edma_engine(port_mmio)) {
  1060. ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
  1061. err = -EIO;
  1062. }
  1063. mv_edma_cfg(ap, 0, 0);
  1064. return err;
  1065. }
  1066. #ifdef ATA_DEBUG
  1067. static void mv_dump_mem(void __iomem *start, unsigned bytes)
  1068. {
  1069. int b, w;
  1070. for (b = 0; b < bytes; ) {
  1071. DPRINTK("%p: ", start + b);
  1072. for (w = 0; b < bytes && w < 4; w++) {
  1073. printk("%08x ", readl(start + b));
  1074. b += sizeof(u32);
  1075. }
  1076. printk("\n");
  1077. }
  1078. }
  1079. #endif
  1080. static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
  1081. {
  1082. #ifdef ATA_DEBUG
  1083. int b, w;
  1084. u32 dw;
  1085. for (b = 0; b < bytes; ) {
  1086. DPRINTK("%02x: ", b);
  1087. for (w = 0; b < bytes && w < 4; w++) {
  1088. (void) pci_read_config_dword(pdev, b, &dw);
  1089. printk("%08x ", dw);
  1090. b += sizeof(u32);
  1091. }
  1092. printk("\n");
  1093. }
  1094. #endif
  1095. }
  1096. static void mv_dump_all_regs(void __iomem *mmio_base, int port,
  1097. struct pci_dev *pdev)
  1098. {
  1099. #ifdef ATA_DEBUG
  1100. void __iomem *hc_base = mv_hc_base(mmio_base,
  1101. port >> MV_PORT_HC_SHIFT);
  1102. void __iomem *port_base;
  1103. int start_port, num_ports, p, start_hc, num_hcs, hc;
  1104. if (0 > port) {
  1105. start_hc = start_port = 0;
  1106. num_ports = 8; /* shld be benign for 4 port devs */
  1107. num_hcs = 2;
  1108. } else {
  1109. start_hc = port >> MV_PORT_HC_SHIFT;
  1110. start_port = port;
  1111. num_ports = num_hcs = 1;
  1112. }
  1113. DPRINTK("All registers for port(s) %u-%u:\n", start_port,
  1114. num_ports > 1 ? num_ports - 1 : start_port);
  1115. if (NULL != pdev) {
  1116. DPRINTK("PCI config space regs:\n");
  1117. mv_dump_pci_cfg(pdev, 0x68);
  1118. }
  1119. DPRINTK("PCI regs:\n");
  1120. mv_dump_mem(mmio_base+0xc00, 0x3c);
  1121. mv_dump_mem(mmio_base+0xd00, 0x34);
  1122. mv_dump_mem(mmio_base+0xf00, 0x4);
  1123. mv_dump_mem(mmio_base+0x1d00, 0x6c);
  1124. for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
  1125. hc_base = mv_hc_base(mmio_base, hc);
  1126. DPRINTK("HC regs (HC %i):\n", hc);
  1127. mv_dump_mem(hc_base, 0x1c);
  1128. }
  1129. for (p = start_port; p < start_port + num_ports; p++) {
  1130. port_base = mv_port_base(mmio_base, p);
  1131. DPRINTK("EDMA regs (port %i):\n", p);
  1132. mv_dump_mem(port_base, 0x54);
  1133. DPRINTK("SATA regs (port %i):\n", p);
  1134. mv_dump_mem(port_base+0x300, 0x60);
  1135. }
  1136. #endif
  1137. }
  1138. static unsigned int mv_scr_offset(unsigned int sc_reg_in)
  1139. {
  1140. unsigned int ofs;
  1141. switch (sc_reg_in) {
  1142. case SCR_STATUS:
  1143. case SCR_CONTROL:
  1144. case SCR_ERROR:
  1145. ofs = SATA_STATUS + (sc_reg_in * sizeof(u32));
  1146. break;
  1147. case SCR_ACTIVE:
  1148. ofs = SATA_ACTIVE; /* active is not with the others */
  1149. break;
  1150. default:
  1151. ofs = 0xffffffffU;
  1152. break;
  1153. }
  1154. return ofs;
  1155. }
  1156. static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val)
  1157. {
  1158. unsigned int ofs = mv_scr_offset(sc_reg_in);
  1159. if (ofs != 0xffffffffU) {
  1160. *val = readl(mv_ap_base(link->ap) + ofs);
  1161. return 0;
  1162. } else
  1163. return -EINVAL;
  1164. }
  1165. static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val)
  1166. {
  1167. unsigned int ofs = mv_scr_offset(sc_reg_in);
  1168. if (ofs != 0xffffffffU) {
  1169. void __iomem *addr = mv_ap_base(link->ap) + ofs;
  1170. if (sc_reg_in == SCR_CONTROL) {
  1171. /*
  1172. * Workaround for 88SX60x1 FEr SATA#26:
  1173. *
  1174. * COMRESETs have to take care not to accidently
  1175. * put the drive to sleep when writing SCR_CONTROL.
  1176. * Setting bits 12..15 prevents this problem.
  1177. *
  1178. * So if we see an outbound COMMRESET, set those bits.
  1179. * Ditto for the followup write that clears the reset.
  1180. *
  1181. * The proprietary driver does this for
  1182. * all chip versions, and so do we.
  1183. */
  1184. if ((val & 0xf) == 1 || (readl(addr) & 0xf) == 1)
  1185. val |= 0xf000;
  1186. }
  1187. writelfl(val, addr);
  1188. return 0;
  1189. } else
  1190. return -EINVAL;
  1191. }
  1192. static void mv6_dev_config(struct ata_device *adev)
  1193. {
  1194. /*
  1195. * Deal with Gen-II ("mv6") hardware quirks/restrictions:
  1196. *
  1197. * Gen-II does not support NCQ over a port multiplier
  1198. * (no FIS-based switching).
  1199. */
  1200. if (adev->flags & ATA_DFLAG_NCQ) {
  1201. if (sata_pmp_attached(adev->link->ap)) {
  1202. adev->flags &= ~ATA_DFLAG_NCQ;
  1203. ata_dev_printk(adev, KERN_INFO,
  1204. "NCQ disabled for command-based switching\n");
  1205. }
  1206. }
  1207. }
  1208. static int mv_qc_defer(struct ata_queued_cmd *qc)
  1209. {
  1210. struct ata_link *link = qc->dev->link;
  1211. struct ata_port *ap = link->ap;
  1212. struct mv_port_priv *pp = ap->private_data;
  1213. /*
  1214. * Don't allow new commands if we're in a delayed EH state
  1215. * for NCQ and/or FIS-based switching.
  1216. */
  1217. if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
  1218. return ATA_DEFER_PORT;
  1219. /* PIO commands need exclusive link: no other commands [DMA or PIO]
  1220. * can run concurrently.
  1221. * set excl_link when we want to send a PIO command in DMA mode
  1222. * or a non-NCQ command in NCQ mode.
  1223. * When we receive a command from that link, and there are no
  1224. * outstanding commands, mark a flag to clear excl_link and let
  1225. * the command go through.
  1226. */
  1227. if (unlikely(ap->excl_link)) {
  1228. if (link == ap->excl_link) {
  1229. if (ap->nr_active_links)
  1230. return ATA_DEFER_PORT;
  1231. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  1232. return 0;
  1233. } else
  1234. return ATA_DEFER_PORT;
  1235. }
  1236. /*
  1237. * If the port is completely idle, then allow the new qc.
  1238. */
  1239. if (ap->nr_active_links == 0)
  1240. return 0;
  1241. /*
  1242. * The port is operating in host queuing mode (EDMA) with NCQ
  1243. * enabled, allow multiple NCQ commands. EDMA also allows
  1244. * queueing multiple DMA commands but libata core currently
  1245. * doesn't allow it.
  1246. */
  1247. if ((pp->pp_flags & MV_PP_FLAG_EDMA_EN) &&
  1248. (pp->pp_flags & MV_PP_FLAG_NCQ_EN)) {
  1249. if (ata_is_ncq(qc->tf.protocol))
  1250. return 0;
  1251. else {
  1252. ap->excl_link = link;
  1253. return ATA_DEFER_PORT;
  1254. }
  1255. }
  1256. return ATA_DEFER_PORT;
  1257. }
  1258. static void mv_config_fbs(struct ata_port *ap, int want_ncq, int want_fbs)
  1259. {
  1260. struct mv_port_priv *pp = ap->private_data;
  1261. void __iomem *port_mmio;
  1262. u32 fiscfg, *old_fiscfg = &pp->cached.fiscfg;
  1263. u32 ltmode, *old_ltmode = &pp->cached.ltmode;
  1264. u32 haltcond, *old_haltcond = &pp->cached.haltcond;
  1265. ltmode = *old_ltmode & ~LTMODE_BIT8;
  1266. haltcond = *old_haltcond | EDMA_ERR_DEV;
  1267. if (want_fbs) {
  1268. fiscfg = *old_fiscfg | FISCFG_SINGLE_SYNC;
  1269. ltmode = *old_ltmode | LTMODE_BIT8;
  1270. if (want_ncq)
  1271. haltcond &= ~EDMA_ERR_DEV;
  1272. else
  1273. fiscfg |= FISCFG_WAIT_DEV_ERR;
  1274. } else {
  1275. fiscfg = *old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR);
  1276. }
  1277. port_mmio = mv_ap_base(ap);
  1278. mv_write_cached_reg(port_mmio + FISCFG, old_fiscfg, fiscfg);
  1279. mv_write_cached_reg(port_mmio + LTMODE, old_ltmode, ltmode);
  1280. mv_write_cached_reg(port_mmio + EDMA_HALTCOND, old_haltcond, haltcond);
  1281. }
  1282. static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq)
  1283. {
  1284. struct mv_host_priv *hpriv = ap->host->private_data;
  1285. u32 old, new;
  1286. /* workaround for 88SX60x1 FEr SATA#25 (part 1) */
  1287. old = readl(hpriv->base + GPIO_PORT_CTL);
  1288. if (want_ncq)
  1289. new = old | (1 << 22);
  1290. else
  1291. new = old & ~(1 << 22);
  1292. if (new != old)
  1293. writel(new, hpriv->base + GPIO_PORT_CTL);
  1294. }
  1295. /**
  1296. * mv_bmdma_enable - set a magic bit on GEN_IIE to allow bmdma
  1297. * @ap: Port being initialized
  1298. *
  1299. * There are two DMA modes on these chips: basic DMA, and EDMA.
  1300. *
  1301. * Bit-0 of the "EDMA RESERVED" register enables/disables use
  1302. * of basic DMA on the GEN_IIE versions of the chips.
  1303. *
  1304. * This bit survives EDMA resets, and must be set for basic DMA
  1305. * to function, and should be cleared when EDMA is active.
  1306. */
  1307. static void mv_bmdma_enable_iie(struct ata_port *ap, int enable_bmdma)
  1308. {
  1309. struct mv_port_priv *pp = ap->private_data;
  1310. u32 new, *old = &pp->cached.unknown_rsvd;
  1311. if (enable_bmdma)
  1312. new = *old | 1;
  1313. else
  1314. new = *old & ~1;
  1315. mv_write_cached_reg(mv_ap_base(ap) + EDMA_UNKNOWN_RSVD, old, new);
  1316. }
  1317. /*
  1318. * SOC chips have an issue whereby the HDD LEDs don't always blink
  1319. * during I/O when NCQ is enabled. Enabling a special "LED blink" mode
  1320. * of the SOC takes care of it, generating a steady blink rate when
  1321. * any drive on the chip is active.
  1322. *
  1323. * Unfortunately, the blink mode is a global hardware setting for the SOC,
  1324. * so we must use it whenever at least one port on the SOC has NCQ enabled.
  1325. *
  1326. * We turn "LED blink" off when NCQ is not in use anywhere, because the normal
  1327. * LED operation works then, and provides better (more accurate) feedback.
  1328. *
  1329. * Note that this code assumes that an SOC never has more than one HC onboard.
  1330. */
  1331. static void mv_soc_led_blink_enable(struct ata_port *ap)
  1332. {
  1333. struct ata_host *host = ap->host;
  1334. struct mv_host_priv *hpriv = host->private_data;
  1335. void __iomem *hc_mmio;
  1336. u32 led_ctrl;
  1337. if (hpriv->hp_flags & MV_HP_QUIRK_LED_BLINK_EN)
  1338. return;
  1339. hpriv->hp_flags |= MV_HP_QUIRK_LED_BLINK_EN;
  1340. hc_mmio = mv_hc_base_from_port(mv_host_base(host), ap->port_no);
  1341. led_ctrl = readl(hc_mmio + SOC_LED_CTRL);
  1342. writel(led_ctrl | SOC_LED_CTRL_BLINK, hc_mmio + SOC_LED_CTRL);
  1343. }
  1344. static void mv_soc_led_blink_disable(struct ata_port *ap)
  1345. {
  1346. struct ata_host *host = ap->host;
  1347. struct mv_host_priv *hpriv = host->private_data;
  1348. void __iomem *hc_mmio;
  1349. u32 led_ctrl;
  1350. unsigned int port;
  1351. if (!(hpriv->hp_flags & MV_HP_QUIRK_LED_BLINK_EN))
  1352. return;
  1353. /* disable led-blink only if no ports are using NCQ */
  1354. for (port = 0; port < hpriv->n_ports; port++) {
  1355. struct ata_port *this_ap = host->ports[port];
  1356. struct mv_port_priv *pp = this_ap->private_data;
  1357. if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
  1358. return;
  1359. }
  1360. hpriv->hp_flags &= ~MV_HP_QUIRK_LED_BLINK_EN;
  1361. hc_mmio = mv_hc_base_from_port(mv_host_base(host), ap->port_no);
  1362. led_ctrl = readl(hc_mmio + SOC_LED_CTRL);
  1363. writel(led_ctrl & ~SOC_LED_CTRL_BLINK, hc_mmio + SOC_LED_CTRL);
  1364. }
  1365. static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma)
  1366. {
  1367. u32 cfg;
  1368. struct mv_port_priv *pp = ap->private_data;
  1369. struct mv_host_priv *hpriv = ap->host->private_data;
  1370. void __iomem *port_mmio = mv_ap_base(ap);
  1371. /* set up non-NCQ EDMA configuration */
  1372. cfg = EDMA_CFG_Q_DEPTH; /* always 0x1f for *all* chips */
  1373. pp->pp_flags &=
  1374. ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN | MV_PP_FLAG_FAKE_ATA_BUSY);
  1375. if (IS_GEN_I(hpriv))
  1376. cfg |= (1 << 8); /* enab config burst size mask */
  1377. else if (IS_GEN_II(hpriv)) {
  1378. cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
  1379. mv_60x1_errata_sata25(ap, want_ncq);
  1380. } else if (IS_GEN_IIE(hpriv)) {
  1381. int want_fbs = sata_pmp_attached(ap);
  1382. /*
  1383. * Possible future enhancement:
  1384. *
  1385. * The chip can use FBS with non-NCQ, if we allow it,
  1386. * But first we need to have the error handling in place
  1387. * for this mode (datasheet section 7.3.15.4.2.3).
  1388. * So disallow non-NCQ FBS for now.
  1389. */
  1390. want_fbs &= want_ncq;
  1391. mv_config_fbs(ap, want_ncq, want_fbs);
  1392. if (want_fbs) {
  1393. pp->pp_flags |= MV_PP_FLAG_FBS_EN;
  1394. cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */
  1395. }
  1396. cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */
  1397. if (want_edma) {
  1398. cfg |= (1 << 22); /* enab 4-entry host queue cache */
  1399. if (!IS_SOC(hpriv))
  1400. cfg |= (1 << 18); /* enab early completion */
  1401. }
  1402. if (hpriv->hp_flags & MV_HP_CUT_THROUGH)
  1403. cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */
  1404. mv_bmdma_enable_iie(ap, !want_edma);
  1405. if (IS_SOC(hpriv)) {
  1406. if (want_ncq)
  1407. mv_soc_led_blink_enable(ap);
  1408. else
  1409. mv_soc_led_blink_disable(ap);
  1410. }
  1411. }
  1412. if (want_ncq) {
  1413. cfg |= EDMA_CFG_NCQ;
  1414. pp->pp_flags |= MV_PP_FLAG_NCQ_EN;
  1415. }
  1416. writelfl(cfg, port_mmio + EDMA_CFG);
  1417. }
  1418. static void mv_port_free_dma_mem(struct ata_port *ap)
  1419. {
  1420. struct mv_host_priv *hpriv = ap->host->private_data;
  1421. struct mv_port_priv *pp = ap->private_data;
  1422. int tag;
  1423. if (pp->crqb) {
  1424. dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
  1425. pp->crqb = NULL;
  1426. }
  1427. if (pp->crpb) {
  1428. dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
  1429. pp->crpb = NULL;
  1430. }
  1431. /*
  1432. * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
  1433. * For later hardware, we have one unique sg_tbl per NCQ tag.
  1434. */
  1435. for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
  1436. if (pp->sg_tbl[tag]) {
  1437. if (tag == 0 || !IS_GEN_I(hpriv))
  1438. dma_pool_free(hpriv->sg_tbl_pool,
  1439. pp->sg_tbl[tag],
  1440. pp->sg_tbl_dma[tag]);
  1441. pp->sg_tbl[tag] = NULL;
  1442. }
  1443. }
  1444. }
  1445. /**
  1446. * mv_port_start - Port specific init/start routine.
  1447. * @ap: ATA channel to manipulate
  1448. *
  1449. * Allocate and point to DMA memory, init port private memory,
  1450. * zero indices.
  1451. *
  1452. * LOCKING:
  1453. * Inherited from caller.
  1454. */
  1455. static int mv_port_start(struct ata_port *ap)
  1456. {
  1457. struct device *dev = ap->host->dev;
  1458. struct mv_host_priv *hpriv = ap->host->private_data;
  1459. struct mv_port_priv *pp;
  1460. unsigned long flags;
  1461. int tag;
  1462. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1463. if (!pp)
  1464. return -ENOMEM;
  1465. ap->private_data = pp;
  1466. pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
  1467. if (!pp->crqb)
  1468. return -ENOMEM;
  1469. memset(pp->crqb, 0, MV_CRQB_Q_SZ);
  1470. pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
  1471. if (!pp->crpb)
  1472. goto out_port_free_dma_mem;
  1473. memset(pp->crpb, 0, MV_CRPB_Q_SZ);
  1474. /* 6041/6081 Rev. "C0" (and newer) are okay with async notify */
  1475. if (hpriv->hp_flags & MV_HP_ERRATA_60X1C0)
  1476. ap->flags |= ATA_FLAG_AN;
  1477. /*
  1478. * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
  1479. * For later hardware, we need one unique sg_tbl per NCQ tag.
  1480. */
  1481. for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
  1482. if (tag == 0 || !IS_GEN_I(hpriv)) {
  1483. pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
  1484. GFP_KERNEL, &pp->sg_tbl_dma[tag]);
  1485. if (!pp->sg_tbl[tag])
  1486. goto out_port_free_dma_mem;
  1487. } else {
  1488. pp->sg_tbl[tag] = pp->sg_tbl[0];
  1489. pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
  1490. }
  1491. }
  1492. spin_lock_irqsave(ap->lock, flags);
  1493. mv_save_cached_regs(ap);
  1494. mv_edma_cfg(ap, 0, 0);
  1495. spin_unlock_irqrestore(ap->lock, flags);
  1496. return 0;
  1497. out_port_free_dma_mem:
  1498. mv_port_free_dma_mem(ap);
  1499. return -ENOMEM;
  1500. }
  1501. /**
  1502. * mv_port_stop - Port specific cleanup/stop routine.
  1503. * @ap: ATA channel to manipulate
  1504. *
  1505. * Stop DMA, cleanup port memory.
  1506. *
  1507. * LOCKING:
  1508. * This routine uses the host lock to protect the DMA stop.
  1509. */
  1510. static void mv_port_stop(struct ata_port *ap)
  1511. {
  1512. unsigned long flags;
  1513. spin_lock_irqsave(ap->lock, flags);
  1514. mv_stop_edma(ap);
  1515. mv_enable_port_irqs(ap, 0);
  1516. spin_unlock_irqrestore(ap->lock, flags);
  1517. mv_port_free_dma_mem(ap);
  1518. }
  1519. /**
  1520. * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
  1521. * @qc: queued command whose SG list to source from
  1522. *
  1523. * Populate the SG list and mark the last entry.
  1524. *
  1525. * LOCKING:
  1526. * Inherited from caller.
  1527. */
  1528. static void mv_fill_sg(struct ata_queued_cmd *qc)
  1529. {
  1530. struct mv_port_priv *pp = qc->ap->private_data;
  1531. struct scatterlist *sg;
  1532. struct mv_sg *mv_sg, *last_sg = NULL;
  1533. unsigned int si;
  1534. mv_sg = pp->sg_tbl[qc->tag];
  1535. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  1536. dma_addr_t addr = sg_dma_address(sg);
  1537. u32 sg_len = sg_dma_len(sg);
  1538. while (sg_len) {
  1539. u32 offset = addr & 0xffff;
  1540. u32 len = sg_len;
  1541. if (offset + len > 0x10000)
  1542. len = 0x10000 - offset;
  1543. mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
  1544. mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
  1545. mv_sg->flags_size = cpu_to_le32(len & 0xffff);
  1546. mv_sg->reserved = 0;
  1547. sg_len -= len;
  1548. addr += len;
  1549. last_sg = mv_sg;
  1550. mv_sg++;
  1551. }
  1552. }
  1553. if (likely(last_sg))
  1554. last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
  1555. mb(); /* ensure data structure is visible to the chipset */
  1556. }
  1557. static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
  1558. {
  1559. u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
  1560. (last ? CRQB_CMD_LAST : 0);
  1561. *cmdw = cpu_to_le16(tmp);
  1562. }
  1563. /**
  1564. * mv_sff_irq_clear - Clear hardware interrupt after DMA.
  1565. * @ap: Port associated with this ATA transaction.
  1566. *
  1567. * We need this only for ATAPI bmdma transactions,
  1568. * as otherwise we experience spurious interrupts
  1569. * after libata-sff handles the bmdma interrupts.
  1570. */
  1571. static void mv_sff_irq_clear(struct ata_port *ap)
  1572. {
  1573. mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), ERR_IRQ);
  1574. }
  1575. /**
  1576. * mv_check_atapi_dma - Filter ATAPI cmds which are unsuitable for DMA.
  1577. * @qc: queued command to check for chipset/DMA compatibility.
  1578. *
  1579. * The bmdma engines cannot handle speculative data sizes
  1580. * (bytecount under/over flow). So only allow DMA for
  1581. * data transfer commands with known data sizes.
  1582. *
  1583. * LOCKING:
  1584. * Inherited from caller.
  1585. */
  1586. static int mv_check_atapi_dma(struct ata_queued_cmd *qc)
  1587. {
  1588. struct scsi_cmnd *scmd = qc->scsicmd;
  1589. if (scmd) {
  1590. switch (scmd->cmnd[0]) {
  1591. case READ_6:
  1592. case READ_10:
  1593. case READ_12:
  1594. case WRITE_6:
  1595. case WRITE_10:
  1596. case WRITE_12:
  1597. case GPCMD_READ_CD:
  1598. case GPCMD_SEND_DVD_STRUCTURE:
  1599. case GPCMD_SEND_CUE_SHEET:
  1600. return 0; /* DMA is safe */
  1601. }
  1602. }
  1603. return -EOPNOTSUPP; /* use PIO instead */
  1604. }
  1605. /**
  1606. * mv_bmdma_setup - Set up BMDMA transaction
  1607. * @qc: queued command to prepare DMA for.
  1608. *
  1609. * LOCKING:
  1610. * Inherited from caller.
  1611. */
  1612. static void mv_bmdma_setup(struct ata_queued_cmd *qc)
  1613. {
  1614. struct ata_port *ap = qc->ap;
  1615. void __iomem *port_mmio = mv_ap_base(ap);
  1616. struct mv_port_priv *pp = ap->private_data;
  1617. mv_fill_sg(qc);
  1618. /* clear all DMA cmd bits */
  1619. writel(0, port_mmio + BMDMA_CMD);
  1620. /* load PRD table addr. */
  1621. writel((pp->sg_tbl_dma[qc->tag] >> 16) >> 16,
  1622. port_mmio + BMDMA_PRD_HIGH);
  1623. writelfl(pp->sg_tbl_dma[qc->tag],
  1624. port_mmio + BMDMA_PRD_LOW);
  1625. /* issue r/w command */
  1626. ap->ops->sff_exec_command(ap, &qc->tf);
  1627. }
  1628. /**
  1629. * mv_bmdma_start - Start a BMDMA transaction
  1630. * @qc: queued command to start DMA on.
  1631. *
  1632. * LOCKING:
  1633. * Inherited from caller.
  1634. */
  1635. static void mv_bmdma_start(struct ata_queued_cmd *qc)
  1636. {
  1637. struct ata_port *ap = qc->ap;
  1638. void __iomem *port_mmio = mv_ap_base(ap);
  1639. unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
  1640. u32 cmd = (rw ? 0 : ATA_DMA_WR) | ATA_DMA_START;
  1641. /* start host DMA transaction */
  1642. writelfl(cmd, port_mmio + BMDMA_CMD);
  1643. }
  1644. /**
  1645. * mv_bmdma_stop - Stop BMDMA transfer
  1646. * @qc: queued command to stop DMA on.
  1647. *
  1648. * Clears the ATA_DMA_START flag in the bmdma control register
  1649. *
  1650. * LOCKING:
  1651. * Inherited from caller.
  1652. */
  1653. static void mv_bmdma_stop_ap(struct ata_port *ap)
  1654. {
  1655. void __iomem *port_mmio = mv_ap_base(ap);
  1656. u32 cmd;
  1657. /* clear start/stop bit */
  1658. cmd = readl(port_mmio + BMDMA_CMD);
  1659. if (cmd & ATA_DMA_START) {
  1660. cmd &= ~ATA_DMA_START;
  1661. writelfl(cmd, port_mmio + BMDMA_CMD);
  1662. /* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
  1663. ata_sff_dma_pause(ap);
  1664. }
  1665. }
  1666. static void mv_bmdma_stop(struct ata_queued_cmd *qc)
  1667. {
  1668. mv_bmdma_stop_ap(qc->ap);
  1669. }
  1670. /**
  1671. * mv_bmdma_status - Read BMDMA status
  1672. * @ap: port for which to retrieve DMA status.
  1673. *
  1674. * Read and return equivalent of the sff BMDMA status register.
  1675. *
  1676. * LOCKING:
  1677. * Inherited from caller.
  1678. */
  1679. static u8 mv_bmdma_status(struct ata_port *ap)
  1680. {
  1681. void __iomem *port_mmio = mv_ap_base(ap);
  1682. u32 reg, status;
  1683. /*
  1684. * Other bits are valid only if ATA_DMA_ACTIVE==0,
  1685. * and the ATA_DMA_INTR bit doesn't exist.
  1686. */
  1687. reg = readl(port_mmio + BMDMA_STATUS);
  1688. if (reg & ATA_DMA_ACTIVE)
  1689. status = ATA_DMA_ACTIVE;
  1690. else if (reg & ATA_DMA_ERR)
  1691. status = (reg & ATA_DMA_ERR) | ATA_DMA_INTR;
  1692. else {
  1693. /*
  1694. * Just because DMA_ACTIVE is 0 (DMA completed),
  1695. * this does _not_ mean the device is "done".
  1696. * So we should not yet be signalling ATA_DMA_INTR
  1697. * in some cases. Eg. DSM/TRIM, and perhaps others.
  1698. */
  1699. mv_bmdma_stop_ap(ap);
  1700. if (ioread8(ap->ioaddr.altstatus_addr) & ATA_BUSY)
  1701. status = 0;
  1702. else
  1703. status = ATA_DMA_INTR;
  1704. }
  1705. return status;
  1706. }
  1707. static void mv_rw_multi_errata_sata24(struct ata_queued_cmd *qc)
  1708. {
  1709. struct ata_taskfile *tf = &qc->tf;
  1710. /*
  1711. * Workaround for 88SX60x1 FEr SATA#24.
  1712. *
  1713. * Chip may corrupt WRITEs if multi_count >= 4kB.
  1714. * Note that READs are unaffected.
  1715. *
  1716. * It's not clear if this errata really means "4K bytes",
  1717. * or if it always happens for multi_count > 7
  1718. * regardless of device sector_size.
  1719. *
  1720. * So, for safety, any write with multi_count > 7
  1721. * gets converted here into a regular PIO write instead:
  1722. */
  1723. if ((tf->flags & ATA_TFLAG_WRITE) && is_multi_taskfile(tf)) {
  1724. if (qc->dev->multi_count > 7) {
  1725. switch (tf->command) {
  1726. case ATA_CMD_WRITE_MULTI:
  1727. tf->command = ATA_CMD_PIO_WRITE;
  1728. break;
  1729. case ATA_CMD_WRITE_MULTI_FUA_EXT:
  1730. tf->flags &= ~ATA_TFLAG_FUA; /* ugh */
  1731. /* fall through */
  1732. case ATA_CMD_WRITE_MULTI_EXT:
  1733. tf->command = ATA_CMD_PIO_WRITE_EXT;
  1734. break;
  1735. }
  1736. }
  1737. }
  1738. }
  1739. /**
  1740. * mv_qc_prep - Host specific command preparation.
  1741. * @qc: queued command to prepare
  1742. *
  1743. * This routine simply redirects to the general purpose routine
  1744. * if command is not DMA. Else, it handles prep of the CRQB
  1745. * (command request block), does some sanity checking, and calls
  1746. * the SG load routine.
  1747. *
  1748. * LOCKING:
  1749. * Inherited from caller.
  1750. */
  1751. static void mv_qc_prep(struct ata_queued_cmd *qc)
  1752. {
  1753. struct ata_port *ap = qc->ap;
  1754. struct mv_port_priv *pp = ap->private_data;
  1755. __le16 *cw;
  1756. struct ata_taskfile *tf = &qc->tf;
  1757. u16 flags = 0;
  1758. unsigned in_index;
  1759. switch (tf->protocol) {
  1760. case ATA_PROT_DMA:
  1761. if (tf->command == ATA_CMD_DSM)
  1762. return;
  1763. /* fall-thru */
  1764. case ATA_PROT_NCQ:
  1765. break; /* continue below */
  1766. case ATA_PROT_PIO:
  1767. mv_rw_multi_errata_sata24(qc);
  1768. return;
  1769. default:
  1770. return;
  1771. }
  1772. /* Fill in command request block
  1773. */
  1774. if (!(tf->flags & ATA_TFLAG_WRITE))
  1775. flags |= CRQB_FLAG_READ;
  1776. WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
  1777. flags |= qc->tag << CRQB_TAG_SHIFT;
  1778. flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
  1779. /* get current queue index from software */
  1780. in_index = pp->req_idx;
  1781. pp->crqb[in_index].sg_addr =
  1782. cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
  1783. pp->crqb[in_index].sg_addr_hi =
  1784. cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
  1785. pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
  1786. cw = &pp->crqb[in_index].ata_cmd[0];
  1787. /* Sadly, the CRQB cannot accomodate all registers--there are
  1788. * only 11 bytes...so we must pick and choose required
  1789. * registers based on the command. So, we drop feature and
  1790. * hob_feature for [RW] DMA commands, but they are needed for
  1791. * NCQ. NCQ will drop hob_nsect, which is not needed there
  1792. * (nsect is used only for the tag; feat/hob_feat hold true nsect).
  1793. */
  1794. switch (tf->command) {
  1795. case ATA_CMD_READ:
  1796. case ATA_CMD_READ_EXT:
  1797. case ATA_CMD_WRITE:
  1798. case ATA_CMD_WRITE_EXT:
  1799. case ATA_CMD_WRITE_FUA_EXT:
  1800. mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
  1801. break;
  1802. case ATA_CMD_FPDMA_READ:
  1803. case ATA_CMD_FPDMA_WRITE:
  1804. mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
  1805. mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
  1806. break;
  1807. default:
  1808. /* The only other commands EDMA supports in non-queued and
  1809. * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
  1810. * of which are defined/used by Linux. If we get here, this
  1811. * driver needs work.
  1812. *
  1813. * FIXME: modify libata to give qc_prep a return value and
  1814. * return error here.
  1815. */
  1816. BUG_ON(tf->command);
  1817. break;
  1818. }
  1819. mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
  1820. mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
  1821. mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
  1822. mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
  1823. mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
  1824. mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
  1825. mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
  1826. mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
  1827. mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */
  1828. if (!(qc->flags & ATA_QCFLAG_DMAMAP))
  1829. return;
  1830. mv_fill_sg(qc);
  1831. }
  1832. /**
  1833. * mv_qc_prep_iie - Host specific command preparation.
  1834. * @qc: queued command to prepare
  1835. *
  1836. * This routine simply redirects to the general purpose routine
  1837. * if command is not DMA. Else, it handles prep of the CRQB
  1838. * (command request block), does some sanity checking, and calls
  1839. * the SG load routine.
  1840. *
  1841. * LOCKING:
  1842. * Inherited from caller.
  1843. */
  1844. static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
  1845. {
  1846. struct ata_port *ap = qc->ap;
  1847. struct mv_port_priv *pp = ap->private_data;
  1848. struct mv_crqb_iie *crqb;
  1849. struct ata_taskfile *tf = &qc->tf;
  1850. unsigned in_index;
  1851. u32 flags = 0;
  1852. if ((tf->protocol != ATA_PROT_DMA) &&
  1853. (tf->protocol != ATA_PROT_NCQ))
  1854. return;
  1855. if (tf->command == ATA_CMD_DSM)
  1856. return; /* use bmdma for this */
  1857. /* Fill in Gen IIE command request block */
  1858. if (!(tf->flags & ATA_TFLAG_WRITE))
  1859. flags |= CRQB_FLAG_READ;
  1860. WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
  1861. flags |= qc->tag << CRQB_TAG_SHIFT;
  1862. flags |= qc->tag << CRQB_HOSTQ_SHIFT;
  1863. flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
  1864. /* get current queue index from software */
  1865. in_index = pp->req_idx;
  1866. crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
  1867. crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
  1868. crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
  1869. crqb->flags = cpu_to_le32(flags);
  1870. crqb->ata_cmd[0] = cpu_to_le32(
  1871. (tf->command << 16) |
  1872. (tf->feature << 24)
  1873. );
  1874. crqb->ata_cmd[1] = cpu_to_le32(
  1875. (tf->lbal << 0) |
  1876. (tf->lbam << 8) |
  1877. (tf->lbah << 16) |
  1878. (tf->device << 24)
  1879. );
  1880. crqb->ata_cmd[2] = cpu_to_le32(
  1881. (tf->hob_lbal << 0) |
  1882. (tf->hob_lbam << 8) |
  1883. (tf->hob_lbah << 16) |
  1884. (tf->hob_feature << 24)
  1885. );
  1886. crqb->ata_cmd[3] = cpu_to_le32(
  1887. (tf->nsect << 0) |
  1888. (tf->hob_nsect << 8)
  1889. );
  1890. if (!(qc->flags & ATA_QCFLAG_DMAMAP))
  1891. return;
  1892. mv_fill_sg(qc);
  1893. }
  1894. /**
  1895. * mv_sff_check_status - fetch device status, if valid
  1896. * @ap: ATA port to fetch status from
  1897. *
  1898. * When using command issue via mv_qc_issue_fis(),
  1899. * the initial ATA_BUSY state does not show up in the
  1900. * ATA status (shadow) register. This can confuse libata!
  1901. *
  1902. * So we have a hook here to fake ATA_BUSY for that situation,
  1903. * until the first time a BUSY, DRQ, or ERR bit is seen.
  1904. *
  1905. * The rest of the time, it simply returns the ATA status register.
  1906. */
  1907. static u8 mv_sff_check_status(struct ata_port *ap)
  1908. {
  1909. u8 stat = ioread8(ap->ioaddr.status_addr);
  1910. struct mv_port_priv *pp = ap->private_data;
  1911. if (pp->pp_flags & MV_PP_FLAG_FAKE_ATA_BUSY) {
  1912. if (stat & (ATA_BUSY | ATA_DRQ | ATA_ERR))
  1913. pp->pp_flags &= ~MV_PP_FLAG_FAKE_ATA_BUSY;
  1914. else
  1915. stat = ATA_BUSY;
  1916. }
  1917. return stat;
  1918. }
  1919. /**
  1920. * mv_send_fis - Send a FIS, using the "Vendor-Unique FIS" register
  1921. * @fis: fis to be sent
  1922. * @nwords: number of 32-bit words in the fis
  1923. */
  1924. static unsigned int mv_send_fis(struct ata_port *ap, u32 *fis, int nwords)
  1925. {
  1926. void __iomem *port_mmio = mv_ap_base(ap);
  1927. u32 ifctl, old_ifctl, ifstat;
  1928. int i, timeout = 200, final_word = nwords - 1;
  1929. /* Initiate FIS transmission mode */
  1930. old_ifctl = readl(port_mmio + SATA_IFCTL);
  1931. ifctl = 0x100 | (old_ifctl & 0xf);
  1932. writelfl(ifctl, port_mmio + SATA_IFCTL);
  1933. /* Send all words of the FIS except for the final word */
  1934. for (i = 0; i < final_word; ++i)
  1935. writel(fis[i], port_mmio + VENDOR_UNIQUE_FIS);
  1936. /* Flag end-of-transmission, and then send the final word */
  1937. writelfl(ifctl | 0x200, port_mmio + SATA_IFCTL);
  1938. writelfl(fis[final_word], port_mmio + VENDOR_UNIQUE_FIS);
  1939. /*
  1940. * Wait for FIS transmission to complete.
  1941. * This typically takes just a single iteration.
  1942. */
  1943. do {
  1944. ifstat = readl(port_mmio + SATA_IFSTAT);
  1945. } while (!(ifstat & 0x1000) && --timeout);
  1946. /* Restore original port configuration */
  1947. writelfl(old_ifctl, port_mmio + SATA_IFCTL);
  1948. /* See if it worked */
  1949. if ((ifstat & 0x3000) != 0x1000) {
  1950. ata_port_printk(ap, KERN_WARNING,
  1951. "%s transmission error, ifstat=%08x\n",
  1952. __func__, ifstat);
  1953. return AC_ERR_OTHER;
  1954. }
  1955. return 0;
  1956. }
  1957. /**
  1958. * mv_qc_issue_fis - Issue a command directly as a FIS
  1959. * @qc: queued command to start
  1960. *
  1961. * Note that the ATA shadow registers are not updated
  1962. * after command issue, so the device will appear "READY"
  1963. * if polled, even while it is BUSY processing the command.
  1964. *
  1965. * So we use a status hook to fake ATA_BUSY until the drive changes state.
  1966. *
  1967. * Note: we don't get updated shadow regs on *completion*
  1968. * of non-data commands. So avoid sending them via this function,
  1969. * as they will appear to have completed immediately.
  1970. *
  1971. * GEN_IIE has special registers that we could get the result tf from,
  1972. * but earlier chipsets do not. For now, we ignore those registers.
  1973. */
  1974. static unsigned int mv_qc_issue_fis(struct ata_queued_cmd *qc)
  1975. {
  1976. struct ata_port *ap = qc->ap;
  1977. struct mv_port_priv *pp = ap->private_data;
  1978. struct ata_link *link = qc->dev->link;
  1979. u32 fis[5];
  1980. int err = 0;
  1981. ata_tf_to_fis(&qc->tf, link->pmp, 1, (void *)fis);
  1982. err = mv_send_fis(ap, fis, ARRAY_SIZE(fis));
  1983. if (err)
  1984. return err;
  1985. switch (qc->tf.protocol) {
  1986. case ATAPI_PROT_PIO:
  1987. pp->pp_flags |= MV_PP_FLAG_FAKE_ATA_BUSY;
  1988. /* fall through */
  1989. case ATAPI_PROT_NODATA:
  1990. ap->hsm_task_state = HSM_ST_FIRST;
  1991. break;
  1992. case ATA_PROT_PIO:
  1993. pp->pp_flags |= MV_PP_FLAG_FAKE_ATA_BUSY;
  1994. if (qc->tf.flags & ATA_TFLAG_WRITE)
  1995. ap->hsm_task_state = HSM_ST_FIRST;
  1996. else
  1997. ap->hsm_task_state = HSM_ST;
  1998. break;
  1999. default:
  2000. ap->hsm_task_state = HSM_ST_LAST;
  2001. break;
  2002. }
  2003. if (qc->tf.flags & ATA_TFLAG_POLLING)
  2004. ata_sff_queue_pio_task(link, 0);
  2005. return 0;
  2006. }
  2007. /**
  2008. * mv_qc_issue - Initiate a command to the host
  2009. * @qc: queued command to start
  2010. *
  2011. * This routine simply redirects to the general purpose routine
  2012. * if command is not DMA. Else, it sanity checks our local
  2013. * caches of the request producer/consumer indices then enables
  2014. * DMA and bumps the request producer index.
  2015. *
  2016. * LOCKING:
  2017. * Inherited from caller.
  2018. */
  2019. static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
  2020. {
  2021. static int limit_warnings = 10;
  2022. struct ata_port *ap = qc->ap;
  2023. void __iomem *port_mmio = mv_ap_base(ap);
  2024. struct mv_port_priv *pp = ap->private_data;
  2025. u32 in_index;
  2026. unsigned int port_irqs;
  2027. pp->pp_flags &= ~MV_PP_FLAG_FAKE_ATA_BUSY; /* paranoia */
  2028. switch (qc->tf.protocol) {
  2029. case ATA_PROT_DMA:
  2030. if (qc->tf.command == ATA_CMD_DSM) {
  2031. if (!ap->ops->bmdma_setup) /* no bmdma on GEN_I */
  2032. return AC_ERR_OTHER;
  2033. break; /* use bmdma for this */
  2034. }
  2035. /* fall thru */
  2036. case ATA_PROT_NCQ:
  2037. mv_start_edma(ap, port_mmio, pp, qc->tf.protocol);
  2038. pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK;
  2039. in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
  2040. /* Write the request in pointer to kick the EDMA to life */
  2041. writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
  2042. port_mmio + EDMA_REQ_Q_IN_PTR);
  2043. return 0;
  2044. case ATA_PROT_PIO:
  2045. /*
  2046. * Errata SATA#16, SATA#24: warn if multiple DRQs expected.
  2047. *
  2048. * Someday, we might implement special polling workarounds
  2049. * for these, but it all seems rather unnecessary since we
  2050. * normally use only DMA for commands which transfer more
  2051. * than a single block of data.
  2052. *
  2053. * Much of the time, this could just work regardless.
  2054. * So for now, just log the incident, and allow the attempt.
  2055. */
  2056. if (limit_warnings > 0 && (qc->nbytes / qc->sect_size) > 1) {
  2057. --limit_warnings;
  2058. ata_link_printk(qc->dev->link, KERN_WARNING, DRV_NAME
  2059. ": attempting PIO w/multiple DRQ: "
  2060. "this may fail due to h/w errata\n");
  2061. }
  2062. /* drop through */
  2063. case ATA_PROT_NODATA:
  2064. case ATAPI_PROT_PIO:
  2065. case ATAPI_PROT_NODATA:
  2066. if (ap->flags & ATA_FLAG_PIO_POLLING)
  2067. qc->tf.flags |= ATA_TFLAG_POLLING;
  2068. break;
  2069. }
  2070. if (qc->tf.flags & ATA_TFLAG_POLLING)
  2071. port_irqs = ERR_IRQ; /* mask device interrupt when polling */
  2072. else
  2073. port_irqs = ERR_IRQ | DONE_IRQ; /* unmask all interrupts */
  2074. /*
  2075. * We're about to send a non-EDMA capable command to the
  2076. * port. Turn off EDMA so there won't be problems accessing
  2077. * shadow block, etc registers.
  2078. */
  2079. mv_stop_edma(ap);
  2080. mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), port_irqs);
  2081. mv_pmp_select(ap, qc->dev->link->pmp);
  2082. if (qc->tf.command == ATA_CMD_READ_LOG_EXT) {
  2083. struct mv_host_priv *hpriv = ap->host->private_data;
  2084. /*
  2085. * Workaround for 88SX60x1 FEr SATA#25 (part 2).
  2086. *
  2087. * After any NCQ error, the READ_LOG_EXT command
  2088. * from libata-eh *must* use mv_qc_issue_fis().
  2089. * Otherwise it might fail, due to chip errata.
  2090. *
  2091. * Rather than special-case it, we'll just *always*
  2092. * use this method here for READ_LOG_EXT, making for
  2093. * easier testing.
  2094. */
  2095. if (IS_GEN_II(hpriv))
  2096. return mv_qc_issue_fis(qc);
  2097. }
  2098. return ata_bmdma_qc_issue(qc);
  2099. }
  2100. static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap)
  2101. {
  2102. struct mv_port_priv *pp = ap->private_data;
  2103. struct ata_queued_cmd *qc;
  2104. if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
  2105. return NULL;
  2106. qc = ata_qc_from_tag(ap, ap->link.active_tag);
  2107. if (qc && !(qc->tf.flags & ATA_TFLAG_POLLING))
  2108. return qc;
  2109. return NULL;
  2110. }
  2111. static void mv_pmp_error_handler(struct ata_port *ap)
  2112. {
  2113. unsigned int pmp, pmp_map;
  2114. struct mv_port_priv *pp = ap->private_data;
  2115. if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) {
  2116. /*
  2117. * Perform NCQ error analysis on failed PMPs
  2118. * before we freeze the port entirely.
  2119. *
  2120. * The failed PMPs are marked earlier by mv_pmp_eh_prep().
  2121. */
  2122. pmp_map = pp->delayed_eh_pmp_map;
  2123. pp->pp_flags &= ~MV_PP_FLAG_DELAYED_EH;
  2124. for (pmp = 0; pmp_map != 0; pmp++) {
  2125. unsigned int this_pmp = (1 << pmp);
  2126. if (pmp_map & this_pmp) {
  2127. struct ata_link *link = &ap->pmp_link[pmp];
  2128. pmp_map &= ~this_pmp;
  2129. ata_eh_analyze_ncq_error(link);
  2130. }
  2131. }
  2132. ata_port_freeze(ap);
  2133. }
  2134. sata_pmp_error_handler(ap);
  2135. }
  2136. static unsigned int mv_get_err_pmp_map(struct ata_port *ap)
  2137. {
  2138. void __iomem *port_mmio = mv_ap_base(ap);
  2139. return readl(port_mmio + SATA_TESTCTL) >> 16;
  2140. }
  2141. static void mv_pmp_eh_prep(struct ata_port *ap, unsigned int pmp_map)
  2142. {
  2143. struct ata_eh_info *ehi;
  2144. unsigned int pmp;
  2145. /*
  2146. * Initialize EH info for PMPs which saw device errors
  2147. */
  2148. ehi = &ap->link.eh_info;
  2149. for (pmp = 0; pmp_map != 0; pmp++) {
  2150. unsigned int this_pmp = (1 << pmp);
  2151. if (pmp_map & this_pmp) {
  2152. struct ata_link *link = &ap->pmp_link[pmp];
  2153. pmp_map &= ~this_pmp;
  2154. ehi = &link->eh_info;
  2155. ata_ehi_clear_desc(ehi);
  2156. ata_ehi_push_desc(ehi, "dev err");
  2157. ehi->err_mask |= AC_ERR_DEV;
  2158. ehi->action |= ATA_EH_RESET;
  2159. ata_link_abort(link);
  2160. }
  2161. }
  2162. }
  2163. static int mv_req_q_empty(struct ata_port *ap)
  2164. {
  2165. void __iomem *port_mmio = mv_ap_base(ap);
  2166. u32 in_ptr, out_ptr;
  2167. in_ptr = (readl(port_mmio + EDMA_REQ_Q_IN_PTR)
  2168. >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
  2169. out_ptr = (readl(port_mmio + EDMA_REQ_Q_OUT_PTR)
  2170. >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
  2171. return (in_ptr == out_ptr); /* 1 == queue_is_empty */
  2172. }
  2173. static int mv_handle_fbs_ncq_dev_err(struct ata_port *ap)
  2174. {
  2175. struct mv_port_priv *pp = ap->private_data;
  2176. int failed_links;
  2177. unsigned int old_map, new_map;
  2178. /*
  2179. * Device error during FBS+NCQ operation:
  2180. *
  2181. * Set a port flag to prevent further I/O being enqueued.
  2182. * Leave the EDMA running to drain outstanding commands from this port.
  2183. * Perform the post-mortem/EH only when all responses are complete.
  2184. * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.2).
  2185. */
  2186. if (!(pp->pp_flags & MV_PP_FLAG_DELAYED_EH)) {
  2187. pp->pp_flags |= MV_PP_FLAG_DELAYED_EH;
  2188. pp->delayed_eh_pmp_map = 0;
  2189. }
  2190. old_map = pp->delayed_eh_pmp_map;
  2191. new_map = old_map | mv_get_err_pmp_map(ap);
  2192. if (old_map != new_map) {
  2193. pp->delayed_eh_pmp_map = new_map;
  2194. mv_pmp_eh_prep(ap, new_map & ~old_map);
  2195. }
  2196. failed_links = hweight16(new_map);
  2197. ata_port_printk(ap, KERN_INFO, "%s: pmp_map=%04x qc_map=%04x "
  2198. "failed_links=%d nr_active_links=%d\n",
  2199. __func__, pp->delayed_eh_pmp_map,
  2200. ap->qc_active, failed_links,
  2201. ap->nr_active_links);
  2202. if (ap->nr_active_links <= failed_links && mv_req_q_empty(ap)) {
  2203. mv_process_crpb_entries(ap, pp);
  2204. mv_stop_edma(ap);
  2205. mv_eh_freeze(ap);
  2206. ata_port_printk(ap, KERN_INFO, "%s: done\n", __func__);
  2207. return 1; /* handled */
  2208. }
  2209. ata_port_printk(ap, KERN_INFO, "%s: waiting\n", __func__);
  2210. return 1; /* handled */
  2211. }
  2212. static int mv_handle_fbs_non_ncq_dev_err(struct ata_port *ap)
  2213. {
  2214. /*
  2215. * Possible future enhancement:
  2216. *
  2217. * FBS+non-NCQ operation is not yet implemented.
  2218. * See related notes in mv_edma_cfg().
  2219. *
  2220. * Device error during FBS+non-NCQ operation:
  2221. *
  2222. * We need to snapshot the shadow registers for each failed command.
  2223. * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.3).
  2224. */
  2225. return 0; /* not handled */
  2226. }
  2227. static int mv_handle_dev_err(struct ata_port *ap, u32 edma_err_cause)
  2228. {
  2229. struct mv_port_priv *pp = ap->private_data;
  2230. if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
  2231. return 0; /* EDMA was not active: not handled */
  2232. if (!(pp->pp_flags & MV_PP_FLAG_FBS_EN))
  2233. return 0; /* FBS was not active: not handled */
  2234. if (!(edma_err_cause & EDMA_ERR_DEV))
  2235. return 0; /* non DEV error: not handled */
  2236. edma_err_cause &= ~EDMA_ERR_IRQ_TRANSIENT;
  2237. if (edma_err_cause & ~(EDMA_ERR_DEV | EDMA_ERR_SELF_DIS))
  2238. return 0; /* other problems: not handled */
  2239. if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
  2240. /*
  2241. * EDMA should NOT have self-disabled for this case.
  2242. * If it did, then something is wrong elsewhere,
  2243. * and we cannot handle it here.
  2244. */
  2245. if (edma_err_cause & EDMA_ERR_SELF_DIS) {
  2246. ata_port_printk(ap, KERN_WARNING,
  2247. "%s: err_cause=0x%x pp_flags=0x%x\n",
  2248. __func__, edma_err_cause, pp->pp_flags);
  2249. return 0; /* not handled */
  2250. }
  2251. return mv_handle_fbs_ncq_dev_err(ap);
  2252. } else {
  2253. /*
  2254. * EDMA should have self-disabled for this case.
  2255. * If it did not, then something is wrong elsewhere,
  2256. * and we cannot handle it here.
  2257. */
  2258. if (!(edma_err_cause & EDMA_ERR_SELF_DIS)) {
  2259. ata_port_printk(ap, KERN_WARNING,
  2260. "%s: err_cause=0x%x pp_flags=0x%x\n",
  2261. __func__, edma_err_cause, pp->pp_flags);
  2262. return 0; /* not handled */
  2263. }
  2264. return mv_handle_fbs_non_ncq_dev_err(ap);
  2265. }
  2266. return 0; /* not handled */
  2267. }
  2268. static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled)
  2269. {
  2270. struct ata_eh_info *ehi = &ap->link.eh_info;
  2271. char *when = "idle";
  2272. ata_ehi_clear_desc(ehi);
  2273. if (edma_was_enabled) {
  2274. when = "EDMA enabled";
  2275. } else {
  2276. struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
  2277. if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
  2278. when = "polling";
  2279. }
  2280. ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when);
  2281. ehi->err_mask |= AC_ERR_OTHER;
  2282. ehi->action |= ATA_EH_RESET;
  2283. ata_port_freeze(ap);
  2284. }
  2285. /**
  2286. * mv_err_intr - Handle error interrupts on the port
  2287. * @ap: ATA channel to manipulate
  2288. *
  2289. * Most cases require a full reset of the chip's state machine,
  2290. * which also performs a COMRESET.
  2291. * Also, if the port disabled DMA, update our cached copy to match.
  2292. *
  2293. * LOCKING:
  2294. * Inherited from caller.
  2295. */
  2296. static void mv_err_intr(struct ata_port *ap)
  2297. {
  2298. void __iomem *port_mmio = mv_ap_base(ap);
  2299. u32 edma_err_cause, eh_freeze_mask, serr = 0;
  2300. u32 fis_cause = 0;
  2301. struct mv_port_priv *pp = ap->private_data;
  2302. struct mv_host_priv *hpriv = ap->host->private_data;
  2303. unsigned int action = 0, err_mask = 0;
  2304. struct ata_eh_info *ehi = &ap->link.eh_info;
  2305. struct ata_queued_cmd *qc;
  2306. int abort = 0;
  2307. /*
  2308. * Read and clear the SError and err_cause bits.
  2309. * For GenIIe, if EDMA_ERR_TRANS_IRQ_7 is set, we also must read/clear
  2310. * the FIS_IRQ_CAUSE register before clearing edma_err_cause.
  2311. */
  2312. sata_scr_read(&ap->link, SCR_ERROR, &serr);
  2313. sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
  2314. edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE);
  2315. if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
  2316. fis_cause = readl(port_mmio + FIS_IRQ_CAUSE);
  2317. writelfl(~fis_cause, port_mmio + FIS_IRQ_CAUSE);
  2318. }
  2319. writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE);
  2320. if (edma_err_cause & EDMA_ERR_DEV) {
  2321. /*
  2322. * Device errors during FIS-based switching operation
  2323. * require special handling.
  2324. */
  2325. if (mv_handle_dev_err(ap, edma_err_cause))
  2326. return;
  2327. }
  2328. qc = mv_get_active_qc(ap);
  2329. ata_ehi_clear_desc(ehi);
  2330. ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x",
  2331. edma_err_cause, pp->pp_flags);
  2332. if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
  2333. ata_ehi_push_desc(ehi, "fis_cause=%08x", fis_cause);
  2334. if (fis_cause & FIS_IRQ_CAUSE_AN) {
  2335. u32 ec = edma_err_cause &
  2336. ~(EDMA_ERR_TRANS_IRQ_7 | EDMA_ERR_IRQ_TRANSIENT);
  2337. sata_async_notification(ap);
  2338. if (!ec)
  2339. return; /* Just an AN; no need for the nukes */
  2340. ata_ehi_push_desc(ehi, "SDB notify");
  2341. }
  2342. }
  2343. /*
  2344. * All generations share these EDMA error cause bits:
  2345. */
  2346. if (edma_err_cause & EDMA_ERR_DEV) {
  2347. err_mask |= AC_ERR_DEV;
  2348. action |= ATA_EH_RESET;
  2349. ata_ehi_push_desc(ehi, "dev error");
  2350. }
  2351. if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
  2352. EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
  2353. EDMA_ERR_INTRL_PAR)) {
  2354. err_mask |= AC_ERR_ATA_BUS;
  2355. action |= ATA_EH_RESET;
  2356. ata_ehi_push_desc(ehi, "parity error");
  2357. }
  2358. if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
  2359. ata_ehi_hotplugged(ehi);
  2360. ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
  2361. "dev disconnect" : "dev connect");
  2362. action |= ATA_EH_RESET;
  2363. }
  2364. /*
  2365. * Gen-I has a different SELF_DIS bit,
  2366. * different FREEZE bits, and no SERR bit:
  2367. */
  2368. if (IS_GEN_I(hpriv)) {
  2369. eh_freeze_mask = EDMA_EH_FREEZE_5;
  2370. if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
  2371. pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
  2372. ata_ehi_push_desc(ehi, "EDMA self-disable");
  2373. }
  2374. } else {
  2375. eh_freeze_mask = EDMA_EH_FREEZE;
  2376. if (edma_err_cause & EDMA_ERR_SELF_DIS) {
  2377. pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
  2378. ata_ehi_push_desc(ehi, "EDMA self-disable");
  2379. }
  2380. if (edma_err_cause & EDMA_ERR_SERR) {
  2381. ata_ehi_push_desc(ehi, "SError=%08x", serr);
  2382. err_mask |= AC_ERR_ATA_BUS;
  2383. action |= ATA_EH_RESET;
  2384. }
  2385. }
  2386. if (!err_mask) {
  2387. err_mask = AC_ERR_OTHER;
  2388. action |= ATA_EH_RESET;
  2389. }
  2390. ehi->serror |= serr;
  2391. ehi->action |= action;
  2392. if (qc)
  2393. qc->err_mask |= err_mask;
  2394. else
  2395. ehi->err_mask |= err_mask;
  2396. if (err_mask == AC_ERR_DEV) {
  2397. /*
  2398. * Cannot do ata_port_freeze() here,
  2399. * because it would kill PIO access,
  2400. * which is needed for further diagnosis.
  2401. */
  2402. mv_eh_freeze(ap);
  2403. abort = 1;
  2404. } else if (edma_err_cause & eh_freeze_mask) {
  2405. /*
  2406. * Note to self: ata_port_freeze() calls ata_port_abort()
  2407. */
  2408. ata_port_freeze(ap);
  2409. } else {
  2410. abort = 1;
  2411. }
  2412. if (abort) {
  2413. if (qc)
  2414. ata_link_abort(qc->dev->link);
  2415. else
  2416. ata_port_abort(ap);
  2417. }
  2418. }
  2419. static bool mv_process_crpb_response(struct ata_port *ap,
  2420. struct mv_crpb *response, unsigned int tag, int ncq_enabled)
  2421. {
  2422. u8 ata_status;
  2423. u16 edma_status = le16_to_cpu(response->flags);
  2424. /*
  2425. * edma_status from a response queue entry:
  2426. * LSB is from EDMA_ERR_IRQ_CAUSE (non-NCQ only).
  2427. * MSB is saved ATA status from command completion.
  2428. */
  2429. if (!ncq_enabled) {
  2430. u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV;
  2431. if (err_cause) {
  2432. /*
  2433. * Error will be seen/handled by
  2434. * mv_err_intr(). So do nothing at all here.
  2435. */
  2436. return false;
  2437. }
  2438. }
  2439. ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT;
  2440. if (!ac_err_mask(ata_status))
  2441. return true;
  2442. /* else: leave it for mv_err_intr() */
  2443. return false;
  2444. }
  2445. static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp)
  2446. {
  2447. void __iomem *port_mmio = mv_ap_base(ap);
  2448. struct mv_host_priv *hpriv = ap->host->private_data;
  2449. u32 in_index;
  2450. bool work_done = false;
  2451. u32 done_mask = 0;
  2452. int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN);
  2453. /* Get the hardware queue position index */
  2454. in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR)
  2455. >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
  2456. /* Process new responses from since the last time we looked */
  2457. while (in_index != pp->resp_idx) {
  2458. unsigned int tag;
  2459. struct mv_crpb *response = &pp->crpb[pp->resp_idx];
  2460. pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK;
  2461. if (IS_GEN_I(hpriv)) {
  2462. /* 50xx: no NCQ, only one command active at a time */
  2463. tag = ap->link.active_tag;
  2464. } else {
  2465. /* Gen II/IIE: get command tag from CRPB entry */
  2466. tag = le16_to_cpu(response->id) & 0x1f;
  2467. }
  2468. if (mv_process_crpb_response(ap, response, tag, ncq_enabled))
  2469. done_mask |= 1 << tag;
  2470. work_done = true;
  2471. }
  2472. if (work_done) {
  2473. ata_qc_complete_multiple(ap, ap->qc_active ^ done_mask);
  2474. /* Update the software queue position index in hardware */
  2475. writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
  2476. (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT),
  2477. port_mmio + EDMA_RSP_Q_OUT_PTR);
  2478. }
  2479. }
  2480. static void mv_port_intr(struct ata_port *ap, u32 port_cause)
  2481. {
  2482. struct mv_port_priv *pp;
  2483. int edma_was_enabled;
  2484. /*
  2485. * Grab a snapshot of the EDMA_EN flag setting,
  2486. * so that we have a consistent view for this port,
  2487. * even if something we call of our routines changes it.
  2488. */
  2489. pp = ap->private_data;
  2490. edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN);
  2491. /*
  2492. * Process completed CRPB response(s) before other events.
  2493. */
  2494. if (edma_was_enabled && (port_cause & DONE_IRQ)) {
  2495. mv_process_crpb_entries(ap, pp);
  2496. if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
  2497. mv_handle_fbs_ncq_dev_err(ap);
  2498. }
  2499. /*
  2500. * Handle chip-reported errors, or continue on to handle PIO.
  2501. */
  2502. if (unlikely(port_cause & ERR_IRQ)) {
  2503. mv_err_intr(ap);
  2504. } else if (!edma_was_enabled) {
  2505. struct ata_queued_cmd *qc = mv_get_active_qc(ap);
  2506. if (qc)
  2507. ata_bmdma_port_intr(ap, qc);
  2508. else
  2509. mv_unexpected_intr(ap, edma_was_enabled);
  2510. }
  2511. }
  2512. /**
  2513. * mv_host_intr - Handle all interrupts on the given host controller
  2514. * @host: host specific structure
  2515. * @main_irq_cause: Main interrupt cause register for the chip.
  2516. *
  2517. * LOCKING:
  2518. * Inherited from caller.
  2519. */
  2520. static int mv_host_intr(struct ata_host *host, u32 main_irq_cause)
  2521. {
  2522. struct mv_host_priv *hpriv = host->private_data;
  2523. void __iomem *mmio = hpriv->base, *hc_mmio;
  2524. unsigned int handled = 0, port;
  2525. /* If asserted, clear the "all ports" IRQ coalescing bit */
  2526. if (main_irq_cause & ALL_PORTS_COAL_DONE)
  2527. writel(~ALL_PORTS_COAL_IRQ, mmio + IRQ_COAL_CAUSE);
  2528. for (port = 0; port < hpriv->n_ports; port++) {
  2529. struct ata_port *ap = host->ports[port];
  2530. unsigned int p, shift, hardport, port_cause;
  2531. MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
  2532. /*
  2533. * Each hc within the host has its own hc_irq_cause register,
  2534. * where the interrupting ports bits get ack'd.
  2535. */
  2536. if (hardport == 0) { /* first port on this hc ? */
  2537. u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND;
  2538. u32 port_mask, ack_irqs;
  2539. /*
  2540. * Skip this entire hc if nothing pending for any ports
  2541. */
  2542. if (!hc_cause) {
  2543. port += MV_PORTS_PER_HC - 1;
  2544. continue;
  2545. }
  2546. /*
  2547. * We don't need/want to read the hc_irq_cause register,
  2548. * because doing so hurts performance, and
  2549. * main_irq_cause already gives us everything we need.
  2550. *
  2551. * But we do have to *write* to the hc_irq_cause to ack
  2552. * the ports that we are handling this time through.
  2553. *
  2554. * This requires that we create a bitmap for those
  2555. * ports which interrupted us, and use that bitmap
  2556. * to ack (only) those ports via hc_irq_cause.
  2557. */
  2558. ack_irqs = 0;
  2559. if (hc_cause & PORTS_0_3_COAL_DONE)
  2560. ack_irqs = HC_COAL_IRQ;
  2561. for (p = 0; p < MV_PORTS_PER_HC; ++p) {
  2562. if ((port + p) >= hpriv->n_ports)
  2563. break;
  2564. port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2);
  2565. if (hc_cause & port_mask)
  2566. ack_irqs |= (DMA_IRQ | DEV_IRQ) << p;
  2567. }
  2568. hc_mmio = mv_hc_base_from_port(mmio, port);
  2569. writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE);
  2570. handled = 1;
  2571. }
  2572. /*
  2573. * Handle interrupts signalled for this port:
  2574. */
  2575. port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ);
  2576. if (port_cause)
  2577. mv_port_intr(ap, port_cause);
  2578. }
  2579. return handled;
  2580. }
  2581. static int mv_pci_error(struct ata_host *host, void __iomem *mmio)
  2582. {
  2583. struct mv_host_priv *hpriv = host->private_data;
  2584. struct ata_port *ap;
  2585. struct ata_queued_cmd *qc;
  2586. struct ata_eh_info *ehi;
  2587. unsigned int i, err_mask, printed = 0;
  2588. u32 err_cause;
  2589. err_cause = readl(mmio + hpriv->irq_cause_offset);
  2590. dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n",
  2591. err_cause);
  2592. DPRINTK("All regs @ PCI error\n");
  2593. mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
  2594. writelfl(0, mmio + hpriv->irq_cause_offset);
  2595. for (i = 0; i < host->n_ports; i++) {
  2596. ap = host->ports[i];
  2597. if (!ata_link_offline(&ap->link)) {
  2598. ehi = &ap->link.eh_info;
  2599. ata_ehi_clear_desc(ehi);
  2600. if (!printed++)
  2601. ata_ehi_push_desc(ehi,
  2602. "PCI err cause 0x%08x", err_cause);
  2603. err_mask = AC_ERR_HOST_BUS;
  2604. ehi->action = ATA_EH_RESET;
  2605. qc = ata_qc_from_tag(ap, ap->link.active_tag);
  2606. if (qc)
  2607. qc->err_mask |= err_mask;
  2608. else
  2609. ehi->err_mask |= err_mask;
  2610. ata_port_freeze(ap);
  2611. }
  2612. }
  2613. return 1; /* handled */
  2614. }
  2615. /**
  2616. * mv_interrupt - Main interrupt event handler
  2617. * @irq: unused
  2618. * @dev_instance: private data; in this case the host structure
  2619. *
  2620. * Read the read only register to determine if any host
  2621. * controllers have pending interrupts. If so, call lower level
  2622. * routine to handle. Also check for PCI errors which are only
  2623. * reported here.
  2624. *
  2625. * LOCKING:
  2626. * This routine holds the host lock while processing pending
  2627. * interrupts.
  2628. */
  2629. static irqreturn_t mv_interrupt(int irq, void *dev_instance)
  2630. {
  2631. struct ata_host *host = dev_instance;
  2632. struct mv_host_priv *hpriv = host->private_data;
  2633. unsigned int handled = 0;
  2634. int using_msi = hpriv->hp_flags & MV_HP_FLAG_MSI;
  2635. u32 main_irq_cause, pending_irqs;
  2636. spin_lock(&host->lock);
  2637. /* for MSI: block new interrupts while in here */
  2638. if (using_msi)
  2639. mv_write_main_irq_mask(0, hpriv);
  2640. main_irq_cause = readl(hpriv->main_irq_cause_addr);
  2641. pending_irqs = main_irq_cause & hpriv->main_irq_mask;
  2642. /*
  2643. * Deal with cases where we either have nothing pending, or have read
  2644. * a bogus register value which can indicate HW removal or PCI fault.
  2645. */
  2646. if (pending_irqs && main_irq_cause != 0xffffffffU) {
  2647. if (unlikely((pending_irqs & PCI_ERR) && !IS_SOC(hpriv)))
  2648. handled = mv_pci_error(host, hpriv->base);
  2649. else
  2650. handled = mv_host_intr(host, pending_irqs);
  2651. }
  2652. /* for MSI: unmask; interrupt cause bits will retrigger now */
  2653. if (using_msi)
  2654. mv_write_main_irq_mask(hpriv->main_irq_mask, hpriv);
  2655. spin_unlock(&host->lock);
  2656. return IRQ_RETVAL(handled);
  2657. }
  2658. static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
  2659. {
  2660. unsigned int ofs;
  2661. switch (sc_reg_in) {
  2662. case SCR_STATUS:
  2663. case SCR_ERROR:
  2664. case SCR_CONTROL:
  2665. ofs = sc_reg_in * sizeof(u32);
  2666. break;
  2667. default:
  2668. ofs = 0xffffffffU;
  2669. break;
  2670. }
  2671. return ofs;
  2672. }
  2673. static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val)
  2674. {
  2675. struct mv_host_priv *hpriv = link->ap->host->private_data;
  2676. void __iomem *mmio = hpriv->base;
  2677. void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no);
  2678. unsigned int ofs = mv5_scr_offset(sc_reg_in);
  2679. if (ofs != 0xffffffffU) {
  2680. *val = readl(addr + ofs);
  2681. return 0;
  2682. } else
  2683. return -EINVAL;
  2684. }
  2685. static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val)
  2686. {
  2687. struct mv_host_priv *hpriv = link->ap->host->private_data;
  2688. void __iomem *mmio = hpriv->base;
  2689. void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no);
  2690. unsigned int ofs = mv5_scr_offset(sc_reg_in);
  2691. if (ofs != 0xffffffffU) {
  2692. writelfl(val, addr + ofs);
  2693. return 0;
  2694. } else
  2695. return -EINVAL;
  2696. }
  2697. static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
  2698. {
  2699. struct pci_dev *pdev = to_pci_dev(host->dev);
  2700. int early_5080;
  2701. early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
  2702. if (!early_5080) {
  2703. u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
  2704. tmp |= (1 << 0);
  2705. writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
  2706. }
  2707. mv_reset_pci_bus(host, mmio);
  2708. }
  2709. static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
  2710. {
  2711. writel(0x0fcfffff, mmio + FLASH_CTL);
  2712. }
  2713. static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
  2714. void __iomem *mmio)
  2715. {
  2716. void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
  2717. u32 tmp;
  2718. tmp = readl(phy_mmio + MV5_PHY_MODE);
  2719. hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */
  2720. hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */
  2721. }
  2722. static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
  2723. {
  2724. u32 tmp;
  2725. writel(0, mmio + GPIO_PORT_CTL);
  2726. /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
  2727. tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
  2728. tmp |= ~(1 << 0);
  2729. writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
  2730. }
  2731. static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
  2732. unsigned int port)
  2733. {
  2734. void __iomem *phy_mmio = mv5_phy_base(mmio, port);
  2735. const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
  2736. u32 tmp;
  2737. int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
  2738. if (fix_apm_sq) {
  2739. tmp = readl(phy_mmio + MV5_LTMODE);
  2740. tmp |= (1 << 19);
  2741. writel(tmp, phy_mmio + MV5_LTMODE);
  2742. tmp = readl(phy_mmio + MV5_PHY_CTL);
  2743. tmp &= ~0x3;
  2744. tmp |= 0x1;
  2745. writel(tmp, phy_mmio + MV5_PHY_CTL);
  2746. }
  2747. tmp = readl(phy_mmio + MV5_PHY_MODE);
  2748. tmp &= ~mask;
  2749. tmp |= hpriv->signal[port].pre;
  2750. tmp |= hpriv->signal[port].amps;
  2751. writel(tmp, phy_mmio + MV5_PHY_MODE);
  2752. }
  2753. #undef ZERO
  2754. #define ZERO(reg) writel(0, port_mmio + (reg))
  2755. static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
  2756. unsigned int port)
  2757. {
  2758. void __iomem *port_mmio = mv_port_base(mmio, port);
  2759. mv_reset_channel(hpriv, mmio, port);
  2760. ZERO(0x028); /* command */
  2761. writel(0x11f, port_mmio + EDMA_CFG);
  2762. ZERO(0x004); /* timer */
  2763. ZERO(0x008); /* irq err cause */
  2764. ZERO(0x00c); /* irq err mask */
  2765. ZERO(0x010); /* rq bah */
  2766. ZERO(0x014); /* rq inp */
  2767. ZERO(0x018); /* rq outp */
  2768. ZERO(0x01c); /* respq bah */
  2769. ZERO(0x024); /* respq outp */
  2770. ZERO(0x020); /* respq inp */
  2771. ZERO(0x02c); /* test control */
  2772. writel(0xbc, port_mmio + EDMA_IORDY_TMOUT);
  2773. }
  2774. #undef ZERO
  2775. #define ZERO(reg) writel(0, hc_mmio + (reg))
  2776. static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
  2777. unsigned int hc)
  2778. {
  2779. void __iomem *hc_mmio = mv_hc_base(mmio, hc);
  2780. u32 tmp;
  2781. ZERO(0x00c);
  2782. ZERO(0x010);
  2783. ZERO(0x014);
  2784. ZERO(0x018);
  2785. tmp = readl(hc_mmio + 0x20);
  2786. tmp &= 0x1c1c1c1c;
  2787. tmp |= 0x03030303;
  2788. writel(tmp, hc_mmio + 0x20);
  2789. }
  2790. #undef ZERO
  2791. static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
  2792. unsigned int n_hc)
  2793. {
  2794. unsigned int hc, port;
  2795. for (hc = 0; hc < n_hc; hc++) {
  2796. for (port = 0; port < MV_PORTS_PER_HC; port++)
  2797. mv5_reset_hc_port(hpriv, mmio,
  2798. (hc * MV_PORTS_PER_HC) + port);
  2799. mv5_reset_one_hc(hpriv, mmio, hc);
  2800. }
  2801. return 0;
  2802. }
  2803. #undef ZERO
  2804. #define ZERO(reg) writel(0, mmio + (reg))
  2805. static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
  2806. {
  2807. struct mv_host_priv *hpriv = host->private_data;
  2808. u32 tmp;
  2809. tmp = readl(mmio + MV_PCI_MODE);
  2810. tmp &= 0xff00ffff;
  2811. writel(tmp, mmio + MV_PCI_MODE);
  2812. ZERO(MV_PCI_DISC_TIMER);
  2813. ZERO(MV_PCI_MSI_TRIGGER);
  2814. writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT);
  2815. ZERO(MV_PCI_SERR_MASK);
  2816. ZERO(hpriv->irq_cause_offset);
  2817. ZERO(hpriv->irq_mask_offset);
  2818. ZERO(MV_PCI_ERR_LOW_ADDRESS);
  2819. ZERO(MV_PCI_ERR_HIGH_ADDRESS);
  2820. ZERO(MV_PCI_ERR_ATTRIBUTE);
  2821. ZERO(MV_PCI_ERR_COMMAND);
  2822. }
  2823. #undef ZERO
  2824. static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
  2825. {
  2826. u32 tmp;
  2827. mv5_reset_flash(hpriv, mmio);
  2828. tmp = readl(mmio + GPIO_PORT_CTL);
  2829. tmp &= 0x3;
  2830. tmp |= (1 << 5) | (1 << 6);
  2831. writel(tmp, mmio + GPIO_PORT_CTL);
  2832. }
  2833. /**
  2834. * mv6_reset_hc - Perform the 6xxx global soft reset
  2835. * @mmio: base address of the HBA
  2836. *
  2837. * This routine only applies to 6xxx parts.
  2838. *
  2839. * LOCKING:
  2840. * Inherited from caller.
  2841. */
  2842. static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
  2843. unsigned int n_hc)
  2844. {
  2845. void __iomem *reg = mmio + PCI_MAIN_CMD_STS;
  2846. int i, rc = 0;
  2847. u32 t;
  2848. /* Following procedure defined in PCI "main command and status
  2849. * register" table.
  2850. */
  2851. t = readl(reg);
  2852. writel(t | STOP_PCI_MASTER, reg);
  2853. for (i = 0; i < 1000; i++) {
  2854. udelay(1);
  2855. t = readl(reg);
  2856. if (PCI_MASTER_EMPTY & t)
  2857. break;
  2858. }
  2859. if (!(PCI_MASTER_EMPTY & t)) {
  2860. printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
  2861. rc = 1;
  2862. goto done;
  2863. }
  2864. /* set reset */
  2865. i = 5;
  2866. do {
  2867. writel(t | GLOB_SFT_RST, reg);
  2868. t = readl(reg);
  2869. udelay(1);
  2870. } while (!(GLOB_SFT_RST & t) && (i-- > 0));
  2871. if (!(GLOB_SFT_RST & t)) {
  2872. printk(KERN_ERR DRV_NAME ": can't set global reset\n");
  2873. rc = 1;
  2874. goto done;
  2875. }
  2876. /* clear reset and *reenable the PCI master* (not mentioned in spec) */
  2877. i = 5;
  2878. do {
  2879. writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
  2880. t = readl(reg);
  2881. udelay(1);
  2882. } while ((GLOB_SFT_RST & t) && (i-- > 0));
  2883. if (GLOB_SFT_RST & t) {
  2884. printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
  2885. rc = 1;
  2886. }
  2887. done:
  2888. return rc;
  2889. }
  2890. static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
  2891. void __iomem *mmio)
  2892. {
  2893. void __iomem *port_mmio;
  2894. u32 tmp;
  2895. tmp = readl(mmio + RESET_CFG);
  2896. if ((tmp & (1 << 0)) == 0) {
  2897. hpriv->signal[idx].amps = 0x7 << 8;
  2898. hpriv->signal[idx].pre = 0x1 << 5;
  2899. return;
  2900. }
  2901. port_mmio = mv_port_base(mmio, idx);
  2902. tmp = readl(port_mmio + PHY_MODE2);
  2903. hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
  2904. hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
  2905. }
  2906. static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
  2907. {
  2908. writel(0x00000060, mmio + GPIO_PORT_CTL);
  2909. }
  2910. static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
  2911. unsigned int port)
  2912. {
  2913. void __iomem *port_mmio = mv_port_base(mmio, port);
  2914. u32 hp_flags = hpriv->hp_flags;
  2915. int fix_phy_mode2 =
  2916. hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
  2917. int fix_phy_mode4 =
  2918. hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
  2919. u32 m2, m3;
  2920. if (fix_phy_mode2) {
  2921. m2 = readl(port_mmio + PHY_MODE2);
  2922. m2 &= ~(1 << 16);
  2923. m2 |= (1 << 31);
  2924. writel(m2, port_mmio + PHY_MODE2);
  2925. udelay(200);
  2926. m2 = readl(port_mmio + PHY_MODE2);
  2927. m2 &= ~((1 << 16) | (1 << 31));
  2928. writel(m2, port_mmio + PHY_MODE2);
  2929. udelay(200);
  2930. }
  2931. /*
  2932. * Gen-II/IIe PHY_MODE3 errata RM#2:
  2933. * Achieves better receiver noise performance than the h/w default:
  2934. */
  2935. m3 = readl(port_mmio + PHY_MODE3);
  2936. m3 = (m3 & 0x1f) | (0x5555601 << 5);
  2937. /* Guideline 88F5182 (GL# SATA-S11) */
  2938. if (IS_SOC(hpriv))
  2939. m3 &= ~0x1c;
  2940. if (fix_phy_mode4) {
  2941. u32 m4 = readl(port_mmio + PHY_MODE4);
  2942. /*
  2943. * Enforce reserved-bit restrictions on GenIIe devices only.
  2944. * For earlier chipsets, force only the internal config field
  2945. * (workaround for errata FEr SATA#10 part 1).
  2946. */
  2947. if (IS_GEN_IIE(hpriv))
  2948. m4 = (m4 & ~PHY_MODE4_RSVD_ZEROS) | PHY_MODE4_RSVD_ONES;
  2949. else
  2950. m4 = (m4 & ~PHY_MODE4_CFG_MASK) | PHY_MODE4_CFG_VALUE;
  2951. writel(m4, port_mmio + PHY_MODE4);
  2952. }
  2953. /*
  2954. * Workaround for 60x1-B2 errata SATA#13:
  2955. * Any write to PHY_MODE4 (above) may corrupt PHY_MODE3,
  2956. * so we must always rewrite PHY_MODE3 after PHY_MODE4.
  2957. * Or ensure we use writelfl() when writing PHY_MODE4.
  2958. */
  2959. writel(m3, port_mmio + PHY_MODE3);
  2960. /* Revert values of pre-emphasis and signal amps to the saved ones */
  2961. m2 = readl(port_mmio + PHY_MODE2);
  2962. m2 &= ~MV_M2_PREAMP_MASK;
  2963. m2 |= hpriv->signal[port].amps;
  2964. m2 |= hpriv->signal[port].pre;
  2965. m2 &= ~(1 << 16);
  2966. /* according to mvSata 3.6.1, some IIE values are fixed */
  2967. if (IS_GEN_IIE(hpriv)) {
  2968. m2 &= ~0xC30FF01F;
  2969. m2 |= 0x0000900F;
  2970. }
  2971. writel(m2, port_mmio + PHY_MODE2);
  2972. }
  2973. /* TODO: use the generic LED interface to configure the SATA Presence */
  2974. /* & Acitivy LEDs on the board */
  2975. static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
  2976. void __iomem *mmio)
  2977. {
  2978. return;
  2979. }
  2980. static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
  2981. void __iomem *mmio)
  2982. {
  2983. void __iomem *port_mmio;
  2984. u32 tmp;
  2985. port_mmio = mv_port_base(mmio, idx);
  2986. tmp = readl(port_mmio + PHY_MODE2);
  2987. hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
  2988. hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
  2989. }
  2990. #undef ZERO
  2991. #define ZERO(reg) writel(0, port_mmio + (reg))
  2992. static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
  2993. void __iomem *mmio, unsigned int port)
  2994. {
  2995. void __iomem *port_mmio = mv_port_base(mmio, port);
  2996. mv_reset_channel(hpriv, mmio, port);
  2997. ZERO(0x028); /* command */
  2998. writel(0x101f, port_mmio + EDMA_CFG);
  2999. ZERO(0x004); /* timer */
  3000. ZERO(0x008); /* irq err cause */
  3001. ZERO(0x00c); /* irq err mask */
  3002. ZERO(0x010); /* rq bah */
  3003. ZERO(0x014); /* rq inp */
  3004. ZERO(0x018); /* rq outp */
  3005. ZERO(0x01c); /* respq bah */
  3006. ZERO(0x024); /* respq outp */
  3007. ZERO(0x020); /* respq inp */
  3008. ZERO(0x02c); /* test control */
  3009. writel(0x800, port_mmio + EDMA_IORDY_TMOUT);
  3010. }
  3011. #undef ZERO
  3012. #define ZERO(reg) writel(0, hc_mmio + (reg))
  3013. static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
  3014. void __iomem *mmio)
  3015. {
  3016. void __iomem *hc_mmio = mv_hc_base(mmio, 0);
  3017. ZERO(0x00c);
  3018. ZERO(0x010);
  3019. ZERO(0x014);
  3020. }
  3021. #undef ZERO
  3022. static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
  3023. void __iomem *mmio, unsigned int n_hc)
  3024. {
  3025. unsigned int port;
  3026. for (port = 0; port < hpriv->n_ports; port++)
  3027. mv_soc_reset_hc_port(hpriv, mmio, port);
  3028. mv_soc_reset_one_hc(hpriv, mmio);
  3029. return 0;
  3030. }
  3031. static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
  3032. void __iomem *mmio)
  3033. {
  3034. return;
  3035. }
  3036. static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
  3037. {
  3038. return;
  3039. }
  3040. static void mv_soc_65n_phy_errata(struct mv_host_priv *hpriv,
  3041. void __iomem *mmio, unsigned int port)
  3042. {
  3043. void __iomem *port_mmio = mv_port_base(mmio, port);
  3044. u32 reg;
  3045. reg = readl(port_mmio + PHY_MODE3);
  3046. reg &= ~(0x3 << 27); /* SELMUPF (bits 28:27) to 1 */
  3047. reg |= (0x1 << 27);
  3048. reg &= ~(0x3 << 29); /* SELMUPI (bits 30:29) to 1 */
  3049. reg |= (0x1 << 29);
  3050. writel(reg, port_mmio + PHY_MODE3);
  3051. reg = readl(port_mmio + PHY_MODE4);
  3052. reg &= ~0x1; /* SATU_OD8 (bit 0) to 0, reserved bit 16 must be set */
  3053. reg |= (0x1 << 16);
  3054. writel(reg, port_mmio + PHY_MODE4);
  3055. reg = readl(port_mmio + PHY_MODE9_GEN2);
  3056. reg &= ~0xf; /* TXAMP[3:0] (bits 3:0) to 8 */
  3057. reg |= 0x8;
  3058. reg &= ~(0x1 << 14); /* TXAMP[4] (bit 14) to 0 */
  3059. writel(reg, port_mmio + PHY_MODE9_GEN2);
  3060. reg = readl(port_mmio + PHY_MODE9_GEN1);
  3061. reg &= ~0xf; /* TXAMP[3:0] (bits 3:0) to 8 */
  3062. reg |= 0x8;
  3063. reg &= ~(0x1 << 14); /* TXAMP[4] (bit 14) to 0 */
  3064. writel(reg, port_mmio + PHY_MODE9_GEN1);
  3065. }
  3066. /**
  3067. * soc_is_65 - check if the soc is 65 nano device
  3068. *
  3069. * Detect the type of the SoC, this is done by reading the PHYCFG_OFS
  3070. * register, this register should contain non-zero value and it exists only
  3071. * in the 65 nano devices, when reading it from older devices we get 0.
  3072. */
  3073. static bool soc_is_65n(struct mv_host_priv *hpriv)
  3074. {
  3075. void __iomem *port0_mmio = mv_port_base(hpriv->base, 0);
  3076. if (readl(port0_mmio + PHYCFG_OFS))
  3077. return true;
  3078. return false;
  3079. }
  3080. static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i)
  3081. {
  3082. u32 ifcfg = readl(port_mmio + SATA_IFCFG);
  3083. ifcfg = (ifcfg & 0xf7f) | 0x9b1000; /* from chip spec */
  3084. if (want_gen2i)
  3085. ifcfg |= (1 << 7); /* enable gen2i speed */
  3086. writelfl(ifcfg, port_mmio + SATA_IFCFG);
  3087. }
  3088. static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
  3089. unsigned int port_no)
  3090. {
  3091. void __iomem *port_mmio = mv_port_base(mmio, port_no);
  3092. /*
  3093. * The datasheet warns against setting EDMA_RESET when EDMA is active
  3094. * (but doesn't say what the problem might be). So we first try
  3095. * to disable the EDMA engine before doing the EDMA_RESET operation.
  3096. */
  3097. mv_stop_edma_engine(port_mmio);
  3098. writelfl(EDMA_RESET, port_mmio + EDMA_CMD);
  3099. if (!IS_GEN_I(hpriv)) {
  3100. /* Enable 3.0gb/s link speed: this survives EDMA_RESET */
  3101. mv_setup_ifcfg(port_mmio, 1);
  3102. }
  3103. /*
  3104. * Strobing EDMA_RESET here causes a hard reset of the SATA transport,
  3105. * link, and physical layers. It resets all SATA interface registers
  3106. * (except for SATA_IFCFG), and issues a COMRESET to the dev.
  3107. */
  3108. writelfl(EDMA_RESET, port_mmio + EDMA_CMD);
  3109. udelay(25); /* allow reset propagation */
  3110. writelfl(0, port_mmio + EDMA_CMD);
  3111. hpriv->ops->phy_errata(hpriv, mmio, port_no);
  3112. if (IS_GEN_I(hpriv))
  3113. mdelay(1);
  3114. }
  3115. static void mv_pmp_select(struct ata_port *ap, int pmp)
  3116. {
  3117. if (sata_pmp_supported(ap)) {
  3118. void __iomem *port_mmio = mv_ap_base(ap);
  3119. u32 reg = readl(port_mmio + SATA_IFCTL);
  3120. int old = reg & 0xf;
  3121. if (old != pmp) {
  3122. reg = (reg & ~0xf) | pmp;
  3123. writelfl(reg, port_mmio + SATA_IFCTL);
  3124. }
  3125. }
  3126. }
  3127. static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
  3128. unsigned long deadline)
  3129. {
  3130. mv_pmp_select(link->ap, sata_srst_pmp(link));
  3131. return sata_std_hardreset(link, class, deadline);
  3132. }
  3133. static int mv_softreset(struct ata_link *link, unsigned int *class,
  3134. unsigned long deadline)
  3135. {
  3136. mv_pmp_select(link->ap, sata_srst_pmp(link));
  3137. return ata_sff_softreset(link, class, deadline);
  3138. }
  3139. static int mv_hardreset(struct ata_link *link, unsigned int *class,
  3140. unsigned long deadline)
  3141. {
  3142. struct ata_port *ap = link->ap;
  3143. struct mv_host_priv *hpriv = ap->host->private_data;
  3144. struct mv_port_priv *pp = ap->private_data;
  3145. void __iomem *mmio = hpriv->base;
  3146. int rc, attempts = 0, extra = 0;
  3147. u32 sstatus;
  3148. bool online;
  3149. mv_reset_channel(hpriv, mmio, ap->port_no);
  3150. pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
  3151. pp->pp_flags &=
  3152. ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN | MV_PP_FLAG_FAKE_ATA_BUSY);
  3153. /* Workaround for errata FEr SATA#10 (part 2) */
  3154. do {
  3155. const unsigned long *timing =
  3156. sata_ehc_deb_timing(&link->eh_context);
  3157. rc = sata_link_hardreset(link, timing, deadline + extra,
  3158. &online, NULL);
  3159. rc = online ? -EAGAIN : rc;
  3160. if (rc)
  3161. return rc;
  3162. sata_scr_read(link, SCR_STATUS, &sstatus);
  3163. if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) {
  3164. /* Force 1.5gb/s link speed and try again */
  3165. mv_setup_ifcfg(mv_ap_base(ap), 0);
  3166. if (time_after(jiffies + HZ, deadline))
  3167. extra = HZ; /* only extend it once, max */
  3168. }
  3169. } while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123);
  3170. mv_save_cached_regs(ap);
  3171. mv_edma_cfg(ap, 0, 0);
  3172. return rc;
  3173. }
  3174. static void mv_eh_freeze(struct ata_port *ap)
  3175. {
  3176. mv_stop_edma(ap);
  3177. mv_enable_port_irqs(ap, 0);
  3178. }
  3179. static void mv_eh_thaw(struct ata_port *ap)
  3180. {
  3181. struct mv_host_priv *hpriv = ap->host->private_data;
  3182. unsigned int port = ap->port_no;
  3183. unsigned int hardport = mv_hardport_from_port(port);
  3184. void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port);
  3185. void __iomem *port_mmio = mv_ap_base(ap);
  3186. u32 hc_irq_cause;
  3187. /* clear EDMA errors on this port */
  3188. writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE);
  3189. /* clear pending irq events */
  3190. hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport);
  3191. writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE);
  3192. mv_enable_port_irqs(ap, ERR_IRQ);
  3193. }
  3194. /**
  3195. * mv_port_init - Perform some early initialization on a single port.
  3196. * @port: libata data structure storing shadow register addresses
  3197. * @port_mmio: base address of the port
  3198. *
  3199. * Initialize shadow register mmio addresses, clear outstanding
  3200. * interrupts on the port, and unmask interrupts for the future
  3201. * start of the port.
  3202. *
  3203. * LOCKING:
  3204. * Inherited from caller.
  3205. */
  3206. static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio)
  3207. {
  3208. void __iomem *serr, *shd_base = port_mmio + SHD_BLK;
  3209. /* PIO related setup
  3210. */
  3211. port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
  3212. port->error_addr =
  3213. port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
  3214. port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
  3215. port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
  3216. port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
  3217. port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
  3218. port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
  3219. port->status_addr =
  3220. port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
  3221. /* special case: control/altstatus doesn't have ATA_REG_ address */
  3222. port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST;
  3223. /* Clear any currently outstanding port interrupt conditions */
  3224. serr = port_mmio + mv_scr_offset(SCR_ERROR);
  3225. writelfl(readl(serr), serr);
  3226. writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE);
  3227. /* unmask all non-transient EDMA error interrupts */
  3228. writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK);
  3229. VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
  3230. readl(port_mmio + EDMA_CFG),
  3231. readl(port_mmio + EDMA_ERR_IRQ_CAUSE),
  3232. readl(port_mmio + EDMA_ERR_IRQ_MASK));
  3233. }
  3234. static unsigned int mv_in_pcix_mode(struct ata_host *host)
  3235. {
  3236. struct mv_host_priv *hpriv = host->private_data;
  3237. void __iomem *mmio = hpriv->base;
  3238. u32 reg;
  3239. if (IS_SOC(hpriv) || !IS_PCIE(hpriv))
  3240. return 0; /* not PCI-X capable */
  3241. reg = readl(mmio + MV_PCI_MODE);
  3242. if ((reg & MV_PCI_MODE_MASK) == 0)
  3243. return 0; /* conventional PCI mode */
  3244. return 1; /* chip is in PCI-X mode */
  3245. }
  3246. static int mv_pci_cut_through_okay(struct ata_host *host)
  3247. {
  3248. struct mv_host_priv *hpriv = host->private_data;
  3249. void __iomem *mmio = hpriv->base;
  3250. u32 reg;
  3251. if (!mv_in_pcix_mode(host)) {
  3252. reg = readl(mmio + MV_PCI_COMMAND);
  3253. if (reg & MV_PCI_COMMAND_MRDTRIG)
  3254. return 0; /* not okay */
  3255. }
  3256. return 1; /* okay */
  3257. }
  3258. static void mv_60x1b2_errata_pci7(struct ata_host *host)
  3259. {
  3260. struct mv_host_priv *hpriv = host->private_data;
  3261. void __iomem *mmio = hpriv->base;
  3262. /* workaround for 60x1-B2 errata PCI#7 */
  3263. if (mv_in_pcix_mode(host)) {
  3264. u32 reg = readl(mmio + MV_PCI_COMMAND);
  3265. writelfl(reg & ~MV_PCI_COMMAND_MWRCOM, mmio + MV_PCI_COMMAND);
  3266. }
  3267. }
  3268. static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
  3269. {
  3270. struct pci_dev *pdev = to_pci_dev(host->dev);
  3271. struct mv_host_priv *hpriv = host->private_data;
  3272. u32 hp_flags = hpriv->hp_flags;
  3273. switch (board_idx) {
  3274. case chip_5080:
  3275. hpriv->ops = &mv5xxx_ops;
  3276. hp_flags |= MV_HP_GEN_I;
  3277. switch (pdev->revision) {
  3278. case 0x1:
  3279. hp_flags |= MV_HP_ERRATA_50XXB0;
  3280. break;
  3281. case 0x3:
  3282. hp_flags |= MV_HP_ERRATA_50XXB2;
  3283. break;
  3284. default:
  3285. dev_printk(KERN_WARNING, &pdev->dev,
  3286. "Applying 50XXB2 workarounds to unknown rev\n");
  3287. hp_flags |= MV_HP_ERRATA_50XXB2;
  3288. break;
  3289. }
  3290. break;
  3291. case chip_504x:
  3292. case chip_508x:
  3293. hpriv->ops = &mv5xxx_ops;
  3294. hp_flags |= MV_HP_GEN_I;
  3295. switch (pdev->revision) {
  3296. case 0x0:
  3297. hp_flags |= MV_HP_ERRATA_50XXB0;
  3298. break;
  3299. case 0x3:
  3300. hp_flags |= MV_HP_ERRATA_50XXB2;
  3301. break;
  3302. default:
  3303. dev_printk(KERN_WARNING, &pdev->dev,
  3304. "Applying B2 workarounds to unknown rev\n");
  3305. hp_flags |= MV_HP_ERRATA_50XXB2;
  3306. break;
  3307. }
  3308. break;
  3309. case chip_604x:
  3310. case chip_608x:
  3311. hpriv->ops = &mv6xxx_ops;
  3312. hp_flags |= MV_HP_GEN_II;
  3313. switch (pdev->revision) {
  3314. case 0x7:
  3315. mv_60x1b2_errata_pci7(host);
  3316. hp_flags |= MV_HP_ERRATA_60X1B2;
  3317. break;
  3318. case 0x9:
  3319. hp_flags |= MV_HP_ERRATA_60X1C0;
  3320. break;
  3321. default:
  3322. dev_printk(KERN_WARNING, &pdev->dev,
  3323. "Applying B2 workarounds to unknown rev\n");
  3324. hp_flags |= MV_HP_ERRATA_60X1B2;
  3325. break;
  3326. }
  3327. break;
  3328. case chip_7042:
  3329. hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH;
  3330. if (pdev->vendor == PCI_VENDOR_ID_TTI &&
  3331. (pdev->device == 0x2300 || pdev->device == 0x2310))
  3332. {
  3333. /*
  3334. * Highpoint RocketRAID PCIe 23xx series cards:
  3335. *
  3336. * Unconfigured drives are treated as "Legacy"
  3337. * by the BIOS, and it overwrites sector 8 with
  3338. * a "Lgcy" metadata block prior to Linux boot.
  3339. *
  3340. * Configured drives (RAID or JBOD) leave sector 8
  3341. * alone, but instead overwrite a high numbered
  3342. * sector for the RAID metadata. This sector can
  3343. * be determined exactly, by truncating the physical
  3344. * drive capacity to a nice even GB value.
  3345. *
  3346. * RAID metadata is at: (dev->n_sectors & ~0xfffff)
  3347. *
  3348. * Warn the user, lest they think we're just buggy.
  3349. */
  3350. printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
  3351. " BIOS CORRUPTS DATA on all attached drives,"
  3352. " regardless of if/how they are configured."
  3353. " BEWARE!\n");
  3354. printk(KERN_WARNING DRV_NAME ": For data safety, do not"
  3355. " use sectors 8-9 on \"Legacy\" drives,"
  3356. " and avoid the final two gigabytes on"
  3357. " all RocketRAID BIOS initialized drives.\n");
  3358. }
  3359. /* drop through */
  3360. case chip_6042:
  3361. hpriv->ops = &mv6xxx_ops;
  3362. hp_flags |= MV_HP_GEN_IIE;
  3363. if (board_idx == chip_6042 && mv_pci_cut_through_okay(host))
  3364. hp_flags |= MV_HP_CUT_THROUGH;
  3365. switch (pdev->revision) {
  3366. case 0x2: /* Rev.B0: the first/only public release */
  3367. hp_flags |= MV_HP_ERRATA_60X1C0;
  3368. break;
  3369. default:
  3370. dev_printk(KERN_WARNING, &pdev->dev,
  3371. "Applying 60X1C0 workarounds to unknown rev\n");
  3372. hp_flags |= MV_HP_ERRATA_60X1C0;
  3373. break;
  3374. }
  3375. break;
  3376. case chip_soc:
  3377. if (soc_is_65n(hpriv))
  3378. hpriv->ops = &mv_soc_65n_ops;
  3379. else
  3380. hpriv->ops = &mv_soc_ops;
  3381. hp_flags |= MV_HP_FLAG_SOC | MV_HP_GEN_IIE |
  3382. MV_HP_ERRATA_60X1C0;
  3383. break;
  3384. default:
  3385. dev_printk(KERN_ERR, host->dev,
  3386. "BUG: invalid board index %u\n", board_idx);
  3387. return 1;
  3388. }
  3389. hpriv->hp_flags = hp_flags;
  3390. if (hp_flags & MV_HP_PCIE) {
  3391. hpriv->irq_cause_offset = PCIE_IRQ_CAUSE;
  3392. hpriv->irq_mask_offset = PCIE_IRQ_MASK;
  3393. hpriv->unmask_all_irqs = PCIE_UNMASK_ALL_IRQS;
  3394. } else {
  3395. hpriv->irq_cause_offset = PCI_IRQ_CAUSE;
  3396. hpriv->irq_mask_offset = PCI_IRQ_MASK;
  3397. hpriv->unmask_all_irqs = PCI_UNMASK_ALL_IRQS;
  3398. }
  3399. return 0;
  3400. }
  3401. /**
  3402. * mv_init_host - Perform some early initialization of the host.
  3403. * @host: ATA host to initialize
  3404. *
  3405. * If possible, do an early global reset of the host. Then do
  3406. * our port init and clear/unmask all/relevant host interrupts.
  3407. *
  3408. * LOCKING:
  3409. * Inherited from caller.
  3410. */
  3411. static int mv_init_host(struct ata_host *host)
  3412. {
  3413. int rc = 0, n_hc, port, hc;
  3414. struct mv_host_priv *hpriv = host->private_data;
  3415. void __iomem *mmio = hpriv->base;
  3416. rc = mv_chip_id(host, hpriv->board_idx);
  3417. if (rc)
  3418. goto done;
  3419. if (IS_SOC(hpriv)) {
  3420. hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE;
  3421. hpriv->main_irq_mask_addr = mmio + SOC_HC_MAIN_IRQ_MASK;
  3422. } else {
  3423. hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE;
  3424. hpriv->main_irq_mask_addr = mmio + PCI_HC_MAIN_IRQ_MASK;
  3425. }
  3426. /* initialize shadow irq mask with register's value */
  3427. hpriv->main_irq_mask = readl(hpriv->main_irq_mask_addr);
  3428. /* global interrupt mask: 0 == mask everything */
  3429. mv_set_main_irq_mask(host, ~0, 0);
  3430. n_hc = mv_get_hc_count(host->ports[0]->flags);
  3431. for (port = 0; port < host->n_ports; port++)
  3432. if (hpriv->ops->read_preamp)
  3433. hpriv->ops->read_preamp(hpriv, port, mmio);
  3434. rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
  3435. if (rc)
  3436. goto done;
  3437. hpriv->ops->reset_flash(hpriv, mmio);
  3438. hpriv->ops->reset_bus(host, mmio);
  3439. hpriv->ops->enable_leds(hpriv, mmio);
  3440. for (port = 0; port < host->n_ports; port++) {
  3441. struct ata_port *ap = host->ports[port];
  3442. void __iomem *port_mmio = mv_port_base(mmio, port);
  3443. mv_port_init(&ap->ioaddr, port_mmio);
  3444. }
  3445. for (hc = 0; hc < n_hc; hc++) {
  3446. void __iomem *hc_mmio = mv_hc_base(mmio, hc);
  3447. VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
  3448. "(before clear)=0x%08x\n", hc,
  3449. readl(hc_mmio + HC_CFG),
  3450. readl(hc_mmio + HC_IRQ_CAUSE));
  3451. /* Clear any currently outstanding hc interrupt conditions */
  3452. writelfl(0, hc_mmio + HC_IRQ_CAUSE);
  3453. }
  3454. if (!IS_SOC(hpriv)) {
  3455. /* Clear any currently outstanding host interrupt conditions */
  3456. writelfl(0, mmio + hpriv->irq_cause_offset);
  3457. /* and unmask interrupt generation for host regs */
  3458. writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_offset);
  3459. }
  3460. /*
  3461. * enable only global host interrupts for now.
  3462. * The per-port interrupts get done later as ports are set up.
  3463. */
  3464. mv_set_main_irq_mask(host, 0, PCI_ERR);
  3465. mv_set_irq_coalescing(host, irq_coalescing_io_count,
  3466. irq_coalescing_usecs);
  3467. done:
  3468. return rc;
  3469. }
  3470. static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
  3471. {
  3472. hpriv->crqb_pool = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
  3473. MV_CRQB_Q_SZ, 0);
  3474. if (!hpriv->crqb_pool)
  3475. return -ENOMEM;
  3476. hpriv->crpb_pool = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
  3477. MV_CRPB_Q_SZ, 0);
  3478. if (!hpriv->crpb_pool)
  3479. return -ENOMEM;
  3480. hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
  3481. MV_SG_TBL_SZ, 0);
  3482. if (!hpriv->sg_tbl_pool)
  3483. return -ENOMEM;
  3484. return 0;
  3485. }
  3486. static void mv_conf_mbus_windows(struct mv_host_priv *hpriv,
  3487. struct mbus_dram_target_info *dram)
  3488. {
  3489. int i;
  3490. for (i = 0; i < 4; i++) {
  3491. writel(0, hpriv->base + WINDOW_CTRL(i));
  3492. writel(0, hpriv->base + WINDOW_BASE(i));
  3493. }
  3494. for (i = 0; i < dram->num_cs; i++) {
  3495. struct mbus_dram_window *cs = dram->cs + i;
  3496. writel(((cs->size - 1) & 0xffff0000) |
  3497. (cs->mbus_attr << 8) |
  3498. (dram->mbus_dram_target_id << 4) | 1,
  3499. hpriv->base + WINDOW_CTRL(i));
  3500. writel(cs->base, hpriv->base + WINDOW_BASE(i));
  3501. }
  3502. }
  3503. /**
  3504. * mv_platform_probe - handle a positive probe of an soc Marvell
  3505. * host
  3506. * @pdev: platform device found
  3507. *
  3508. * LOCKING:
  3509. * Inherited from caller.
  3510. */
  3511. static int mv_platform_probe(struct platform_device *pdev)
  3512. {
  3513. static int printed_version;
  3514. const struct mv_sata_platform_data *mv_platform_data;
  3515. const struct ata_port_info *ppi[] =
  3516. { &mv_port_info[chip_soc], NULL };
  3517. struct ata_host *host;
  3518. struct mv_host_priv *hpriv;
  3519. struct resource *res;
  3520. int n_ports, rc;
  3521. if (!printed_version++)
  3522. dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
  3523. /*
  3524. * Simple resource validation ..
  3525. */
  3526. if (unlikely(pdev->num_resources != 2)) {
  3527. dev_err(&pdev->dev, "invalid number of resources\n");
  3528. return -EINVAL;
  3529. }
  3530. /*
  3531. * Get the register base first
  3532. */
  3533. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  3534. if (res == NULL)
  3535. return -EINVAL;
  3536. /* allocate host */
  3537. mv_platform_data = pdev->dev.platform_data;
  3538. n_ports = mv_platform_data->n_ports;
  3539. host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
  3540. hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
  3541. if (!host || !hpriv)
  3542. return -ENOMEM;
  3543. host->private_data = hpriv;
  3544. hpriv->n_ports = n_ports;
  3545. hpriv->board_idx = chip_soc;
  3546. host->iomap = NULL;
  3547. hpriv->base = devm_ioremap(&pdev->dev, res->start,
  3548. resource_size(res));
  3549. hpriv->base -= SATAHC0_REG_BASE;
  3550. #if defined(CONFIG_HAVE_CLK)
  3551. hpriv->clk = clk_get(&pdev->dev, NULL);
  3552. if (IS_ERR(hpriv->clk))
  3553. dev_notice(&pdev->dev, "cannot get clkdev\n");
  3554. else
  3555. clk_enable(hpriv->clk);
  3556. #endif
  3557. /*
  3558. * (Re-)program MBUS remapping windows if we are asked to.
  3559. */
  3560. if (mv_platform_data->dram != NULL)
  3561. mv_conf_mbus_windows(hpriv, mv_platform_data->dram);
  3562. rc = mv_create_dma_pools(hpriv, &pdev->dev);
  3563. if (rc)
  3564. goto err;
  3565. /* initialize adapter */
  3566. rc = mv_init_host(host);
  3567. if (rc)
  3568. goto err;
  3569. dev_printk(KERN_INFO, &pdev->dev,
  3570. "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH,
  3571. host->n_ports);
  3572. return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt,
  3573. IRQF_SHARED, &mv6_sht);
  3574. err:
  3575. #if defined(CONFIG_HAVE_CLK)
  3576. if (!IS_ERR(hpriv->clk)) {
  3577. clk_disable(hpriv->clk);
  3578. clk_put(hpriv->clk);
  3579. }
  3580. #endif
  3581. return rc;
  3582. }
  3583. /*
  3584. *
  3585. * mv_platform_remove - unplug a platform interface
  3586. * @pdev: platform device
  3587. *
  3588. * A platform bus SATA device has been unplugged. Perform the needed
  3589. * cleanup. Also called on module unload for any active devices.
  3590. */
  3591. static int __devexit mv_platform_remove(struct platform_device *pdev)
  3592. {
  3593. struct device *dev = &pdev->dev;
  3594. struct ata_host *host = dev_get_drvdata(dev);
  3595. #if defined(CONFIG_HAVE_CLK)
  3596. struct mv_host_priv *hpriv = host->private_data;
  3597. #endif
  3598. ata_host_detach(host);
  3599. #if defined(CONFIG_HAVE_CLK)
  3600. if (!IS_ERR(hpriv->clk)) {
  3601. clk_disable(hpriv->clk);
  3602. clk_put(hpriv->clk);
  3603. }
  3604. #endif
  3605. return 0;
  3606. }
  3607. #ifdef CONFIG_PM
  3608. static int mv_platform_suspend(struct platform_device *pdev, pm_message_t state)
  3609. {
  3610. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  3611. if (host)
  3612. return ata_host_suspend(host, state);
  3613. else
  3614. return 0;
  3615. }
  3616. static int mv_platform_resume(struct platform_device *pdev)
  3617. {
  3618. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  3619. int ret;
  3620. if (host) {
  3621. struct mv_host_priv *hpriv = host->private_data;
  3622. const struct mv_sata_platform_data *mv_platform_data = \
  3623. pdev->dev.platform_data;
  3624. /*
  3625. * (Re-)program MBUS remapping windows if we are asked to.
  3626. */
  3627. if (mv_platform_data->dram != NULL)
  3628. mv_conf_mbus_windows(hpriv, mv_platform_data->dram);
  3629. /* initialize adapter */
  3630. ret = mv_init_host(host);
  3631. if (ret) {
  3632. printk(KERN_ERR DRV_NAME ": Error during HW init\n");
  3633. return ret;
  3634. }
  3635. ata_host_resume(host);
  3636. }
  3637. return 0;
  3638. }
  3639. #else
  3640. #define mv_platform_suspend NULL
  3641. #define mv_platform_resume NULL
  3642. #endif
  3643. static struct platform_driver mv_platform_driver = {
  3644. .probe = mv_platform_probe,
  3645. .remove = __devexit_p(mv_platform_remove),
  3646. .suspend = mv_platform_suspend,
  3647. .resume = mv_platform_resume,
  3648. .driver = {
  3649. .name = DRV_NAME,
  3650. .owner = THIS_MODULE,
  3651. },
  3652. };
  3653. #ifdef CONFIG_PCI
  3654. static int mv_pci_init_one(struct pci_dev *pdev,
  3655. const struct pci_device_id *ent);
  3656. #ifdef CONFIG_PM
  3657. static int mv_pci_device_resume(struct pci_dev *pdev);
  3658. #endif
  3659. static struct pci_driver mv_pci_driver = {
  3660. .name = DRV_NAME,
  3661. .id_table = mv_pci_tbl,
  3662. .probe = mv_pci_init_one,
  3663. .remove = ata_pci_remove_one,
  3664. #ifdef CONFIG_PM
  3665. .suspend = ata_pci_device_suspend,
  3666. .resume = mv_pci_device_resume,
  3667. #endif
  3668. };
  3669. /* move to PCI layer or libata core? */
  3670. static int pci_go_64(struct pci_dev *pdev)
  3671. {
  3672. int rc;
  3673. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  3674. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3675. if (rc) {
  3676. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3677. if (rc) {
  3678. dev_printk(KERN_ERR, &pdev->dev,
  3679. "64-bit DMA enable failed\n");
  3680. return rc;
  3681. }
  3682. }
  3683. } else {
  3684. rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3685. if (rc) {
  3686. dev_printk(KERN_ERR, &pdev->dev,
  3687. "32-bit DMA enable failed\n");
  3688. return rc;
  3689. }
  3690. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3691. if (rc) {
  3692. dev_printk(KERN_ERR, &pdev->dev,
  3693. "32-bit consistent DMA enable failed\n");
  3694. return rc;
  3695. }
  3696. }
  3697. return rc;
  3698. }
  3699. /**
  3700. * mv_print_info - Dump key info to kernel log for perusal.
  3701. * @host: ATA host to print info about
  3702. *
  3703. * FIXME: complete this.
  3704. *
  3705. * LOCKING:
  3706. * Inherited from caller.
  3707. */
  3708. static void mv_print_info(struct ata_host *host)
  3709. {
  3710. struct pci_dev *pdev = to_pci_dev(host->dev);
  3711. struct mv_host_priv *hpriv = host->private_data;
  3712. u8 scc;
  3713. const char *scc_s, *gen;
  3714. /* Use this to determine the HW stepping of the chip so we know
  3715. * what errata to workaround
  3716. */
  3717. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
  3718. if (scc == 0)
  3719. scc_s = "SCSI";
  3720. else if (scc == 0x01)
  3721. scc_s = "RAID";
  3722. else
  3723. scc_s = "?";
  3724. if (IS_GEN_I(hpriv))
  3725. gen = "I";
  3726. else if (IS_GEN_II(hpriv))
  3727. gen = "II";
  3728. else if (IS_GEN_IIE(hpriv))
  3729. gen = "IIE";
  3730. else
  3731. gen = "?";
  3732. dev_printk(KERN_INFO, &pdev->dev,
  3733. "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
  3734. gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
  3735. scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
  3736. }
  3737. /**
  3738. * mv_pci_init_one - handle a positive probe of a PCI Marvell host
  3739. * @pdev: PCI device found
  3740. * @ent: PCI device ID entry for the matched host
  3741. *
  3742. * LOCKING:
  3743. * Inherited from caller.
  3744. */
  3745. static int mv_pci_init_one(struct pci_dev *pdev,
  3746. const struct pci_device_id *ent)
  3747. {
  3748. static int printed_version;
  3749. unsigned int board_idx = (unsigned int)ent->driver_data;
  3750. const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
  3751. struct ata_host *host;
  3752. struct mv_host_priv *hpriv;
  3753. int n_ports, port, rc;
  3754. if (!printed_version++)
  3755. dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
  3756. /* allocate host */
  3757. n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;
  3758. host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
  3759. hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
  3760. if (!host || !hpriv)
  3761. return -ENOMEM;
  3762. host->private_data = hpriv;
  3763. hpriv->n_ports = n_ports;
  3764. hpriv->board_idx = board_idx;
  3765. /* acquire resources */
  3766. rc = pcim_enable_device(pdev);
  3767. if (rc)
  3768. return rc;
  3769. rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
  3770. if (rc == -EBUSY)
  3771. pcim_pin_device(pdev);
  3772. if (rc)
  3773. return rc;
  3774. host->iomap = pcim_iomap_table(pdev);
  3775. hpriv->base = host->iomap[MV_PRIMARY_BAR];
  3776. rc = pci_go_64(pdev);
  3777. if (rc)
  3778. return rc;
  3779. rc = mv_create_dma_pools(hpriv, &pdev->dev);
  3780. if (rc)
  3781. return rc;
  3782. for (port = 0; port < host->n_ports; port++) {
  3783. struct ata_port *ap = host->ports[port];
  3784. void __iomem *port_mmio = mv_port_base(hpriv->base, port);
  3785. unsigned int offset = port_mmio - hpriv->base;
  3786. ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
  3787. ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
  3788. }
  3789. /* initialize adapter */
  3790. rc = mv_init_host(host);
  3791. if (rc)
  3792. return rc;
  3793. /* Enable message-switched interrupts, if requested */
  3794. if (msi && pci_enable_msi(pdev) == 0)
  3795. hpriv->hp_flags |= MV_HP_FLAG_MSI;
  3796. mv_dump_pci_cfg(pdev, 0x68);
  3797. mv_print_info(host);
  3798. pci_set_master(pdev);
  3799. pci_try_set_mwi(pdev);
  3800. return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
  3801. IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
  3802. }
  3803. #ifdef CONFIG_PM
  3804. static int mv_pci_device_resume(struct pci_dev *pdev)
  3805. {
  3806. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  3807. int rc;
  3808. rc = ata_pci_device_do_resume(pdev);
  3809. if (rc)
  3810. return rc;
  3811. /* initialize adapter */
  3812. rc = mv_init_host(host);
  3813. if (rc)
  3814. return rc;
  3815. ata_host_resume(host);
  3816. return 0;
  3817. }
  3818. #endif
  3819. #endif
  3820. static int mv_platform_probe(struct platform_device *pdev);
  3821. static int __devexit mv_platform_remove(struct platform_device *pdev);
  3822. static int __init mv_init(void)
  3823. {
  3824. int rc = -ENODEV;
  3825. #ifdef CONFIG_PCI
  3826. rc = pci_register_driver(&mv_pci_driver);
  3827. if (rc < 0)
  3828. return rc;
  3829. #endif
  3830. rc = platform_driver_register(&mv_platform_driver);
  3831. #ifdef CONFIG_PCI
  3832. if (rc < 0)
  3833. pci_unregister_driver(&mv_pci_driver);
  3834. #endif
  3835. return rc;
  3836. }
  3837. static void __exit mv_exit(void)
  3838. {
  3839. #ifdef CONFIG_PCI
  3840. pci_unregister_driver(&mv_pci_driver);
  3841. #endif
  3842. platform_driver_unregister(&mv_platform_driver);
  3843. }
  3844. MODULE_AUTHOR("Brett Russ");
  3845. MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
  3846. MODULE_LICENSE("GPL");
  3847. MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
  3848. MODULE_VERSION(DRV_VERSION);
  3849. MODULE_ALIAS("platform:" DRV_NAME);
  3850. module_init(mv_init);
  3851. module_exit(mv_exit);