pata_artop.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463
  1. /*
  2. * pata_artop.c - ARTOP ATA controller driver
  3. *
  4. * (C) 2006 Red Hat
  5. * (C) 2007 Bartlomiej Zolnierkiewicz
  6. *
  7. * Based in part on drivers/ide/pci/aec62xx.c
  8. * Copyright (C) 1999-2002 Andre Hedrick <andre@linux-ide.org>
  9. * 865/865R fixes for Macintosh card version from a patch to the old
  10. * driver by Thibaut VARENE <varenet@parisc-linux.org>
  11. * When setting the PCI latency we must set 0x80 or higher for burst
  12. * performance Alessandro Zummo <alessandro.zummo@towertech.it>
  13. *
  14. * TODO
  15. * Investigate no_dsc on 850R
  16. * Clock detect
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/module.h>
  20. #include <linux/pci.h>
  21. #include <linux/init.h>
  22. #include <linux/blkdev.h>
  23. #include <linux/delay.h>
  24. #include <linux/device.h>
  25. #include <scsi/scsi_host.h>
  26. #include <linux/libata.h>
  27. #include <linux/ata.h>
  28. #define DRV_NAME "pata_artop"
  29. #define DRV_VERSION "0.4.5"
  30. /*
  31. * The ARTOP has 33 Mhz and "over clocked" timing tables. Until we
  32. * get PCI bus speed functionality we leave this as 0. Its a variable
  33. * for when we get the functionality and also for folks wanting to
  34. * test stuff.
  35. */
  36. static int clock = 0;
  37. static int artop6210_pre_reset(struct ata_link *link, unsigned long deadline)
  38. {
  39. struct ata_port *ap = link->ap;
  40. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  41. const struct pci_bits artop_enable_bits[] = {
  42. { 0x4AU, 1U, 0x02UL, 0x02UL }, /* port 0 */
  43. { 0x4AU, 1U, 0x04UL, 0x04UL }, /* port 1 */
  44. };
  45. if (!pci_test_config_bits(pdev, &artop_enable_bits[ap->port_no]))
  46. return -ENOENT;
  47. return ata_sff_prereset(link, deadline);
  48. }
  49. /**
  50. * artop6260_pre_reset - check for 40/80 pin
  51. * @link: link
  52. * @deadline: deadline jiffies for the operation
  53. *
  54. * The ARTOP hardware reports the cable detect bits in register 0x49.
  55. * Nothing complicated needed here.
  56. */
  57. static int artop6260_pre_reset(struct ata_link *link, unsigned long deadline)
  58. {
  59. static const struct pci_bits artop_enable_bits[] = {
  60. { 0x4AU, 1U, 0x02UL, 0x02UL }, /* port 0 */
  61. { 0x4AU, 1U, 0x04UL, 0x04UL }, /* port 1 */
  62. };
  63. struct ata_port *ap = link->ap;
  64. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  65. /* Odd numbered device ids are the units with enable bits (the -R cards) */
  66. if ((pdev->device & 1) &&
  67. !pci_test_config_bits(pdev, &artop_enable_bits[ap->port_no]))
  68. return -ENOENT;
  69. return ata_sff_prereset(link, deadline);
  70. }
  71. /**
  72. * artop6260_cable_detect - identify cable type
  73. * @ap: Port
  74. *
  75. * Identify the cable type for the ARTOP interface in question
  76. */
  77. static int artop6260_cable_detect(struct ata_port *ap)
  78. {
  79. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  80. u8 tmp;
  81. pci_read_config_byte(pdev, 0x49, &tmp);
  82. if (tmp & (1 << ap->port_no))
  83. return ATA_CBL_PATA40;
  84. return ATA_CBL_PATA80;
  85. }
  86. /**
  87. * artop6210_load_piomode - Load a set of PATA PIO timings
  88. * @ap: Port whose timings we are configuring
  89. * @adev: Device
  90. * @pio: PIO mode
  91. *
  92. * Set PIO mode for device, in host controller PCI config space. This
  93. * is used both to set PIO timings in PIO mode and also to set the
  94. * matching PIO clocking for UDMA, as well as the MWDMA timings.
  95. *
  96. * LOCKING:
  97. * None (inherited from caller).
  98. */
  99. static void artop6210_load_piomode(struct ata_port *ap, struct ata_device *adev, unsigned int pio)
  100. {
  101. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  102. int dn = adev->devno + 2 * ap->port_no;
  103. const u16 timing[2][5] = {
  104. { 0x0000, 0x000A, 0x0008, 0x0303, 0x0301 },
  105. { 0x0700, 0x070A, 0x0708, 0x0403, 0x0401 }
  106. };
  107. /* Load the PIO timing active/recovery bits */
  108. pci_write_config_word(pdev, 0x40 + 2 * dn, timing[clock][pio]);
  109. }
  110. /**
  111. * artop6210_set_piomode - Initialize host controller PATA PIO timings
  112. * @ap: Port whose timings we are configuring
  113. * @adev: Device we are configuring
  114. *
  115. * Set PIO mode for device, in host controller PCI config space. For
  116. * ARTOP we must also clear the UDMA bits if we are not doing UDMA. In
  117. * the event UDMA is used the later call to set_dmamode will set the
  118. * bits as required.
  119. *
  120. * LOCKING:
  121. * None (inherited from caller).
  122. */
  123. static void artop6210_set_piomode(struct ata_port *ap, struct ata_device *adev)
  124. {
  125. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  126. int dn = adev->devno + 2 * ap->port_no;
  127. u8 ultra;
  128. artop6210_load_piomode(ap, adev, adev->pio_mode - XFER_PIO_0);
  129. /* Clear the UDMA mode bits (set_dmamode will redo this if needed) */
  130. pci_read_config_byte(pdev, 0x54, &ultra);
  131. ultra &= ~(3 << (2 * dn));
  132. pci_write_config_byte(pdev, 0x54, ultra);
  133. }
  134. /**
  135. * artop6260_load_piomode - Initialize host controller PATA PIO timings
  136. * @ap: Port whose timings we are configuring
  137. * @adev: Device we are configuring
  138. * @pio: PIO mode
  139. *
  140. * Set PIO mode for device, in host controller PCI config space. The
  141. * ARTOP6260 and relatives store the timing data differently.
  142. *
  143. * LOCKING:
  144. * None (inherited from caller).
  145. */
  146. static void artop6260_load_piomode (struct ata_port *ap, struct ata_device *adev, unsigned int pio)
  147. {
  148. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  149. int dn = adev->devno + 2 * ap->port_no;
  150. const u8 timing[2][5] = {
  151. { 0x00, 0x0A, 0x08, 0x33, 0x31 },
  152. { 0x70, 0x7A, 0x78, 0x43, 0x41 }
  153. };
  154. /* Load the PIO timing active/recovery bits */
  155. pci_write_config_byte(pdev, 0x40 + dn, timing[clock][pio]);
  156. }
  157. /**
  158. * artop6260_set_piomode - Initialize host controller PATA PIO timings
  159. * @ap: Port whose timings we are configuring
  160. * @adev: Device we are configuring
  161. *
  162. * Set PIO mode for device, in host controller PCI config space. For
  163. * ARTOP we must also clear the UDMA bits if we are not doing UDMA. In
  164. * the event UDMA is used the later call to set_dmamode will set the
  165. * bits as required.
  166. *
  167. * LOCKING:
  168. * None (inherited from caller).
  169. */
  170. static void artop6260_set_piomode(struct ata_port *ap, struct ata_device *adev)
  171. {
  172. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  173. u8 ultra;
  174. artop6260_load_piomode(ap, adev, adev->pio_mode - XFER_PIO_0);
  175. /* Clear the UDMA mode bits (set_dmamode will redo this if needed) */
  176. pci_read_config_byte(pdev, 0x44 + ap->port_no, &ultra);
  177. ultra &= ~(7 << (4 * adev->devno)); /* One nibble per drive */
  178. pci_write_config_byte(pdev, 0x44 + ap->port_no, ultra);
  179. }
  180. /**
  181. * artop6210_set_dmamode - Initialize host controller PATA PIO timings
  182. * @ap: Port whose timings we are configuring
  183. * @adev: Device whose timings we are configuring
  184. *
  185. * Set DMA mode for device, in host controller PCI config space.
  186. *
  187. * LOCKING:
  188. * None (inherited from caller).
  189. */
  190. static void artop6210_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  191. {
  192. unsigned int pio;
  193. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  194. int dn = adev->devno + 2 * ap->port_no;
  195. u8 ultra;
  196. if (adev->dma_mode == XFER_MW_DMA_0)
  197. pio = 1;
  198. else
  199. pio = 4;
  200. /* Load the PIO timing active/recovery bits */
  201. artop6210_load_piomode(ap, adev, pio);
  202. pci_read_config_byte(pdev, 0x54, &ultra);
  203. ultra &= ~(3 << (2 * dn));
  204. /* Add ultra DMA bits if in UDMA mode */
  205. if (adev->dma_mode >= XFER_UDMA_0) {
  206. u8 mode = (adev->dma_mode - XFER_UDMA_0) + 1 - clock;
  207. if (mode == 0)
  208. mode = 1;
  209. ultra |= (mode << (2 * dn));
  210. }
  211. pci_write_config_byte(pdev, 0x54, ultra);
  212. }
  213. /**
  214. * artop6260_set_dmamode - Initialize host controller PATA PIO timings
  215. * @ap: Port whose timings we are configuring
  216. * @adev: Device we are configuring
  217. *
  218. * Set DMA mode for device, in host controller PCI config space. The
  219. * ARTOP6260 and relatives store the timing data differently.
  220. *
  221. * LOCKING:
  222. * None (inherited from caller).
  223. */
  224. static void artop6260_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  225. {
  226. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  227. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  228. u8 ultra;
  229. if (adev->dma_mode == XFER_MW_DMA_0)
  230. pio = 1;
  231. else
  232. pio = 4;
  233. /* Load the PIO timing active/recovery bits */
  234. artop6260_load_piomode(ap, adev, pio);
  235. /* Add ultra DMA bits if in UDMA mode */
  236. pci_read_config_byte(pdev, 0x44 + ap->port_no, &ultra);
  237. ultra &= ~(7 << (4 * adev->devno)); /* One nibble per drive */
  238. if (adev->dma_mode >= XFER_UDMA_0) {
  239. u8 mode = adev->dma_mode - XFER_UDMA_0 + 1 - clock;
  240. if (mode == 0)
  241. mode = 1;
  242. ultra |= (mode << (4 * adev->devno));
  243. }
  244. pci_write_config_byte(pdev, 0x44 + ap->port_no, ultra);
  245. }
  246. /**
  247. * artop_6210_qc_defer - implement serialization
  248. * @qc: command
  249. *
  250. * Issue commands per host on this chip.
  251. */
  252. static int artop6210_qc_defer(struct ata_queued_cmd *qc)
  253. {
  254. struct ata_host *host = qc->ap->host;
  255. struct ata_port *alt = host->ports[1 ^ qc->ap->port_no];
  256. int rc;
  257. /* First apply the usual rules */
  258. rc = ata_std_qc_defer(qc);
  259. if (rc != 0)
  260. return rc;
  261. /* Now apply serialization rules. Only allow a command if the
  262. other channel state machine is idle */
  263. if (alt && alt->qc_active)
  264. return ATA_DEFER_PORT;
  265. return 0;
  266. }
  267. static struct scsi_host_template artop_sht = {
  268. ATA_BMDMA_SHT(DRV_NAME),
  269. };
  270. static struct ata_port_operations artop6210_ops = {
  271. .inherits = &ata_bmdma_port_ops,
  272. .cable_detect = ata_cable_40wire,
  273. .set_piomode = artop6210_set_piomode,
  274. .set_dmamode = artop6210_set_dmamode,
  275. .prereset = artop6210_pre_reset,
  276. .qc_defer = artop6210_qc_defer,
  277. };
  278. static struct ata_port_operations artop6260_ops = {
  279. .inherits = &ata_bmdma_port_ops,
  280. .cable_detect = artop6260_cable_detect,
  281. .set_piomode = artop6260_set_piomode,
  282. .set_dmamode = artop6260_set_dmamode,
  283. .prereset = artop6260_pre_reset,
  284. };
  285. /**
  286. * artop_init_one - Register ARTOP ATA PCI device with kernel services
  287. * @pdev: PCI device to register
  288. * @ent: Entry in artop_pci_tbl matching with @pdev
  289. *
  290. * Called from kernel PCI layer.
  291. *
  292. * LOCKING:
  293. * Inherited from PCI layer (may sleep).
  294. *
  295. * RETURNS:
  296. * Zero on success, or -ERRNO value.
  297. */
  298. static int artop_init_one (struct pci_dev *pdev, const struct pci_device_id *id)
  299. {
  300. static int printed_version;
  301. static const struct ata_port_info info_6210 = {
  302. .flags = ATA_FLAG_SLAVE_POSS,
  303. .pio_mask = ATA_PIO4,
  304. .mwdma_mask = ATA_MWDMA2,
  305. .udma_mask = ATA_UDMA2,
  306. .port_ops = &artop6210_ops,
  307. };
  308. static const struct ata_port_info info_626x = {
  309. .flags = ATA_FLAG_SLAVE_POSS,
  310. .pio_mask = ATA_PIO4,
  311. .mwdma_mask = ATA_MWDMA2,
  312. .udma_mask = ATA_UDMA4,
  313. .port_ops = &artop6260_ops,
  314. };
  315. static const struct ata_port_info info_628x = {
  316. .flags = ATA_FLAG_SLAVE_POSS,
  317. .pio_mask = ATA_PIO4,
  318. .mwdma_mask = ATA_MWDMA2,
  319. .udma_mask = ATA_UDMA5,
  320. .port_ops = &artop6260_ops,
  321. };
  322. static const struct ata_port_info info_628x_fast = {
  323. .flags = ATA_FLAG_SLAVE_POSS,
  324. .pio_mask = ATA_PIO4,
  325. .mwdma_mask = ATA_MWDMA2,
  326. .udma_mask = ATA_UDMA6,
  327. .port_ops = &artop6260_ops,
  328. };
  329. const struct ata_port_info *ppi[] = { NULL, NULL };
  330. int rc;
  331. if (!printed_version++)
  332. dev_printk(KERN_DEBUG, &pdev->dev,
  333. "version " DRV_VERSION "\n");
  334. rc = pcim_enable_device(pdev);
  335. if (rc)
  336. return rc;
  337. if (id->driver_data == 0) { /* 6210 variant */
  338. ppi[0] = &info_6210;
  339. /* BIOS may have left us in UDMA, clear it before libata probe */
  340. pci_write_config_byte(pdev, 0x54, 0);
  341. }
  342. else if (id->driver_data == 1) /* 6260 */
  343. ppi[0] = &info_626x;
  344. else if (id->driver_data == 2) { /* 6280 or 6280 + fast */
  345. unsigned long io = pci_resource_start(pdev, 4);
  346. u8 reg;
  347. ppi[0] = &info_628x;
  348. if (inb(io) & 0x10)
  349. ppi[0] = &info_628x_fast;
  350. /* Mac systems come up with some registers not set as we
  351. will need them */
  352. /* Clear reset & test bits */
  353. pci_read_config_byte(pdev, 0x49, &reg);
  354. pci_write_config_byte(pdev, 0x49, reg & ~ 0x30);
  355. /* PCI latency must be > 0x80 for burst mode, tweak it
  356. * if required.
  357. */
  358. pci_read_config_byte(pdev, PCI_LATENCY_TIMER, &reg);
  359. if (reg <= 0x80)
  360. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x90);
  361. /* Enable IRQ output and burst mode */
  362. pci_read_config_byte(pdev, 0x4a, &reg);
  363. pci_write_config_byte(pdev, 0x4a, (reg & ~0x01) | 0x80);
  364. }
  365. BUG_ON(ppi[0] == NULL);
  366. return ata_pci_bmdma_init_one(pdev, ppi, &artop_sht, NULL, 0);
  367. }
  368. static const struct pci_device_id artop_pci_tbl[] = {
  369. { PCI_VDEVICE(ARTOP, 0x0005), 0 },
  370. { PCI_VDEVICE(ARTOP, 0x0006), 1 },
  371. { PCI_VDEVICE(ARTOP, 0x0007), 1 },
  372. { PCI_VDEVICE(ARTOP, 0x0008), 2 },
  373. { PCI_VDEVICE(ARTOP, 0x0009), 2 },
  374. { } /* terminate list */
  375. };
  376. static struct pci_driver artop_pci_driver = {
  377. .name = DRV_NAME,
  378. .id_table = artop_pci_tbl,
  379. .probe = artop_init_one,
  380. .remove = ata_pci_remove_one,
  381. };
  382. static int __init artop_init(void)
  383. {
  384. return pci_register_driver(&artop_pci_driver);
  385. }
  386. static void __exit artop_exit(void)
  387. {
  388. pci_unregister_driver(&artop_pci_driver);
  389. }
  390. module_init(artop_init);
  391. module_exit(artop_exit);
  392. MODULE_AUTHOR("Alan Cox");
  393. MODULE_DESCRIPTION("SCSI low-level driver for ARTOP PATA");
  394. MODULE_LICENSE("GPL");
  395. MODULE_DEVICE_TABLE(pci, artop_pci_tbl);
  396. MODULE_VERSION(DRV_VERSION);