irq.c 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165
  1. /*
  2. * Toshiba RBTX4938 specific interrupt handlers
  3. * Copyright (C) 2000-2001 Toshiba Corporation
  4. *
  5. * 2003-2005 (c) MontaVista Software, Inc. This file is licensed under the
  6. * terms of the GNU General Public License version 2. This program is
  7. * licensed "as is" without any warranty of any kind, whether express
  8. * or implied.
  9. *
  10. * Support for TX4938 in 2.6 - Manish Lachwani (mlachwani@mvista.com)
  11. */
  12. /*
  13. * MIPS_CPU_IRQ_BASE+00 Software 0
  14. * MIPS_CPU_IRQ_BASE+01 Software 1
  15. * MIPS_CPU_IRQ_BASE+02 Cascade TX4938-CP0
  16. * MIPS_CPU_IRQ_BASE+03 Multiplexed -- do not use
  17. * MIPS_CPU_IRQ_BASE+04 Multiplexed -- do not use
  18. * MIPS_CPU_IRQ_BASE+05 Multiplexed -- do not use
  19. * MIPS_CPU_IRQ_BASE+06 Multiplexed -- do not use
  20. * MIPS_CPU_IRQ_BASE+07 CPU TIMER
  21. *
  22. * TXX9_IRQ_BASE+00
  23. * TXX9_IRQ_BASE+01
  24. * TXX9_IRQ_BASE+02 Cascade RBTX4938-IOC
  25. * TXX9_IRQ_BASE+03 RBTX4938 RTL-8019AS Ethernet
  26. * TXX9_IRQ_BASE+04
  27. * TXX9_IRQ_BASE+05 TX4938 ETH1
  28. * TXX9_IRQ_BASE+06 TX4938 ETH0
  29. * TXX9_IRQ_BASE+07
  30. * TXX9_IRQ_BASE+08 TX4938 SIO 0
  31. * TXX9_IRQ_BASE+09 TX4938 SIO 1
  32. * TXX9_IRQ_BASE+10 TX4938 DMA0
  33. * TXX9_IRQ_BASE+11 TX4938 DMA1
  34. * TXX9_IRQ_BASE+12 TX4938 DMA2
  35. * TXX9_IRQ_BASE+13 TX4938 DMA3
  36. * TXX9_IRQ_BASE+14
  37. * TXX9_IRQ_BASE+15
  38. * TXX9_IRQ_BASE+16 TX4938 PCIC
  39. * TXX9_IRQ_BASE+17 TX4938 TMR0
  40. * TXX9_IRQ_BASE+18 TX4938 TMR1
  41. * TXX9_IRQ_BASE+19 TX4938 TMR2
  42. * TXX9_IRQ_BASE+20
  43. * TXX9_IRQ_BASE+21
  44. * TXX9_IRQ_BASE+22 TX4938 PCIERR
  45. * TXX9_IRQ_BASE+23
  46. * TXX9_IRQ_BASE+24
  47. * TXX9_IRQ_BASE+25
  48. * TXX9_IRQ_BASE+26
  49. * TXX9_IRQ_BASE+27
  50. * TXX9_IRQ_BASE+28
  51. * TXX9_IRQ_BASE+29
  52. * TXX9_IRQ_BASE+30
  53. * TXX9_IRQ_BASE+31 TX4938 SPI
  54. *
  55. * RBTX4938_IRQ_IOC+00 PCI-D
  56. * RBTX4938_IRQ_IOC+01 PCI-C
  57. * RBTX4938_IRQ_IOC+02 PCI-B
  58. * RBTX4938_IRQ_IOC+03 PCI-A
  59. * RBTX4938_IRQ_IOC+04 RTC
  60. * RBTX4938_IRQ_IOC+05 ATA
  61. * RBTX4938_IRQ_IOC+06 MODEM
  62. * RBTX4938_IRQ_IOC+07 SWINT
  63. */
  64. #include <linux/init.h>
  65. #include <linux/interrupt.h>
  66. #include <linux/irq.h>
  67. #include <asm/mipsregs.h>
  68. #include <asm/txx9/generic.h>
  69. #include <asm/txx9/rbtx4938.h>
  70. static void toshiba_rbtx4938_irq_ioc_enable(unsigned int irq);
  71. static void toshiba_rbtx4938_irq_ioc_disable(unsigned int irq);
  72. #define TOSHIBA_RBTX4938_IOC_NAME "RBTX4938-IOC"
  73. static struct irq_chip toshiba_rbtx4938_irq_ioc_type = {
  74. .name = TOSHIBA_RBTX4938_IOC_NAME,
  75. .ack = toshiba_rbtx4938_irq_ioc_disable,
  76. .mask = toshiba_rbtx4938_irq_ioc_disable,
  77. .mask_ack = toshiba_rbtx4938_irq_ioc_disable,
  78. .unmask = toshiba_rbtx4938_irq_ioc_enable,
  79. };
  80. static int toshiba_rbtx4938_irq_nested(int sw_irq)
  81. {
  82. u8 level3;
  83. level3 = readb(rbtx4938_imstat_addr);
  84. if (unlikely(!level3))
  85. return -1;
  86. /* must use fls so onboard ATA has priority */
  87. return RBTX4938_IRQ_IOC + __fls8(level3);
  88. }
  89. static void __init
  90. toshiba_rbtx4938_irq_ioc_init(void)
  91. {
  92. int i;
  93. for (i = RBTX4938_IRQ_IOC;
  94. i < RBTX4938_IRQ_IOC + RBTX4938_NR_IRQ_IOC; i++)
  95. set_irq_chip_and_handler(i, &toshiba_rbtx4938_irq_ioc_type,
  96. handle_level_irq);
  97. set_irq_chained_handler(RBTX4938_IRQ_IOCINT, handle_simple_irq);
  98. }
  99. static void
  100. toshiba_rbtx4938_irq_ioc_enable(unsigned int irq)
  101. {
  102. unsigned char v;
  103. v = readb(rbtx4938_imask_addr);
  104. v |= (1 << (irq - RBTX4938_IRQ_IOC));
  105. writeb(v, rbtx4938_imask_addr);
  106. mmiowb();
  107. }
  108. static void
  109. toshiba_rbtx4938_irq_ioc_disable(unsigned int irq)
  110. {
  111. unsigned char v;
  112. v = readb(rbtx4938_imask_addr);
  113. v &= ~(1 << (irq - RBTX4938_IRQ_IOC));
  114. writeb(v, rbtx4938_imask_addr);
  115. mmiowb();
  116. }
  117. static int rbtx4938_irq_dispatch(int pending)
  118. {
  119. int irq;
  120. if (pending & STATUSF_IP7)
  121. irq = MIPS_CPU_IRQ_BASE + 7;
  122. else if (pending & STATUSF_IP2) {
  123. irq = txx9_irq();
  124. if (irq == RBTX4938_IRQ_IOCINT)
  125. irq = toshiba_rbtx4938_irq_nested(irq);
  126. } else if (pending & STATUSF_IP1)
  127. irq = MIPS_CPU_IRQ_BASE + 0;
  128. else if (pending & STATUSF_IP0)
  129. irq = MIPS_CPU_IRQ_BASE + 1;
  130. else
  131. irq = -1;
  132. return irq;
  133. }
  134. void __init rbtx4938_irq_setup(void)
  135. {
  136. txx9_irq_dispatch = rbtx4938_irq_dispatch;
  137. /* Now, interrupt control disabled, */
  138. /* all IRC interrupts are masked, */
  139. /* all IRC interrupt mode are Low Active. */
  140. /* mask all IOC interrupts */
  141. writeb(0, rbtx4938_imask_addr);
  142. /* clear SoftInt interrupts */
  143. writeb(0, rbtx4938_softint_addr);
  144. tx4938_irq_init();
  145. toshiba_rbtx4938_irq_ioc_init();
  146. /* Onboard 10M Ether: High Active */
  147. set_irq_type(RBTX4938_IRQ_ETHER, IRQF_TRIGGER_HIGH);
  148. }