intc-simr.c 1.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778
  1. /*
  2. * intc-simr.c
  3. *
  4. * Interrupt controller code for the ColdFire 5208, 5207 & 532x parts.
  5. *
  6. * (C) Copyright 2009, Greg Ungerer <gerg@snapgear.com>
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file COPYING in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/types.h>
  13. #include <linux/init.h>
  14. #include <linux/kernel.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/irq.h>
  17. #include <linux/io.h>
  18. #include <asm/coldfire.h>
  19. #include <asm/mcfsim.h>
  20. #include <asm/traps.h>
  21. static void intc_irq_mask(unsigned int irq)
  22. {
  23. if (irq >= MCFINT_VECBASE) {
  24. if (irq < MCFINT_VECBASE + 64)
  25. __raw_writeb(irq - MCFINT_VECBASE, MCFINTC0_SIMR);
  26. else if ((irq < MCFINT_VECBASE + 128) && MCFINTC1_SIMR)
  27. __raw_writeb(irq - MCFINT_VECBASE - 64, MCFINTC1_SIMR);
  28. }
  29. }
  30. static void intc_irq_unmask(unsigned int irq)
  31. {
  32. if (irq >= MCFINT_VECBASE) {
  33. if (irq < MCFINT_VECBASE + 64)
  34. __raw_writeb(irq - MCFINT_VECBASE, MCFINTC0_CIMR);
  35. else if ((irq < MCFINT_VECBASE + 128) && MCFINTC1_CIMR)
  36. __raw_writeb(irq - MCFINT_VECBASE - 64, MCFINTC1_CIMR);
  37. }
  38. }
  39. static int intc_irq_set_type(unsigned int irq, unsigned int type)
  40. {
  41. if (irq >= MCFINT_VECBASE) {
  42. if (irq < MCFINT_VECBASE + 64)
  43. __raw_writeb(5, MCFINTC0_ICR0 + irq - MCFINT_VECBASE);
  44. else if ((irq < MCFINT_VECBASE) && MCFINTC1_ICR0)
  45. __raw_writeb(5, MCFINTC1_ICR0 + irq - MCFINT_VECBASE - 64);
  46. }
  47. return 0;
  48. }
  49. static struct irq_chip intc_irq_chip = {
  50. .name = "CF-INTC",
  51. .mask = intc_irq_mask,
  52. .unmask = intc_irq_unmask,
  53. .set_type = intc_irq_set_type,
  54. };
  55. void __init init_IRQ(void)
  56. {
  57. int irq;
  58. init_vectors();
  59. /* Mask all interrupt sources */
  60. __raw_writeb(0xff, MCFINTC0_SIMR);
  61. if (MCFINTC1_SIMR)
  62. __raw_writeb(0xff, MCFINTC1_SIMR);
  63. for (irq = 0; (irq < NR_IRQS); irq++) {
  64. set_irq_chip(irq, &intc_irq_chip);
  65. set_irq_type(irq, IRQ_TYPE_LEVEL_HIGH);
  66. set_irq_handler(irq, handle_level_irq);
  67. }
  68. }