proc-v7.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428
  1. /*
  2. * linux/arch/arm/mm/proc-v7.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This is the "shell" of the ARMv7 processor support.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/linkage.h>
  14. #include <asm/assembler.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/hwcap.h>
  17. #include <asm/pgtable-hwdef.h>
  18. #include <asm/pgtable.h>
  19. #include "proc-macros.S"
  20. #define TTB_S (1 << 1)
  21. #define TTB_RGN_NC (0 << 3)
  22. #define TTB_RGN_OC_WBWA (1 << 3)
  23. #define TTB_RGN_OC_WT (2 << 3)
  24. #define TTB_RGN_OC_WB (3 << 3)
  25. #define TTB_NOS (1 << 5)
  26. #define TTB_IRGN_NC ((0 << 0) | (0 << 6))
  27. #define TTB_IRGN_WBWA ((0 << 0) | (1 << 6))
  28. #define TTB_IRGN_WT ((1 << 0) | (0 << 6))
  29. #define TTB_IRGN_WB ((1 << 0) | (1 << 6))
  30. /* PTWs cacheable, inner WB not shareable, outer WB not shareable */
  31. #define TTB_FLAGS_UP TTB_IRGN_WB|TTB_RGN_OC_WB
  32. #define PMD_FLAGS_UP PMD_SECT_WB
  33. /* PTWs cacheable, inner WBWA shareable, outer WBWA not shareable */
  34. #define TTB_FLAGS_SMP TTB_IRGN_WBWA|TTB_S|TTB_NOS|TTB_RGN_OC_WBWA
  35. #define PMD_FLAGS_SMP PMD_SECT_WBWA|PMD_SECT_S
  36. ENTRY(cpu_v7_proc_init)
  37. mov pc, lr
  38. ENDPROC(cpu_v7_proc_init)
  39. ENTRY(cpu_v7_proc_fin)
  40. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  41. bic r0, r0, #0x1000 @ ...i............
  42. bic r0, r0, #0x0006 @ .............ca.
  43. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  44. mov pc, lr
  45. ENDPROC(cpu_v7_proc_fin)
  46. /*
  47. * cpu_v7_reset(loc)
  48. *
  49. * Perform a soft reset of the system. Put the CPU into the
  50. * same state as it would be if it had been reset, and branch
  51. * to what would be the reset vector.
  52. *
  53. * - loc - location to jump to for soft reset
  54. */
  55. .align 5
  56. ENTRY(cpu_v7_reset)
  57. mov pc, r0
  58. ENDPROC(cpu_v7_reset)
  59. /*
  60. * cpu_v7_do_idle()
  61. *
  62. * Idle the processor (eg, wait for interrupt).
  63. *
  64. * IRQs are already disabled.
  65. */
  66. ENTRY(cpu_v7_do_idle)
  67. dsb @ WFI may enter a low-power mode
  68. wfi
  69. mov pc, lr
  70. ENDPROC(cpu_v7_do_idle)
  71. ENTRY(cpu_v7_dcache_clean_area)
  72. #ifndef TLB_CAN_READ_FROM_L1_CACHE
  73. dcache_line_size r2, r3
  74. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  75. add r0, r0, r2
  76. subs r1, r1, r2
  77. bhi 1b
  78. dsb
  79. #endif
  80. mov pc, lr
  81. ENDPROC(cpu_v7_dcache_clean_area)
  82. /*
  83. * cpu_v7_switch_mm(pgd_phys, tsk)
  84. *
  85. * Set the translation table base pointer to be pgd_phys
  86. *
  87. * - pgd_phys - physical address of new TTB
  88. *
  89. * It is assumed that:
  90. * - we are not using split page tables
  91. */
  92. ENTRY(cpu_v7_switch_mm)
  93. #ifdef CONFIG_MMU
  94. mov r2, #0
  95. ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
  96. ALT_SMP(orr r0, r0, #TTB_FLAGS_SMP)
  97. ALT_UP(orr r0, r0, #TTB_FLAGS_UP)
  98. #ifdef CONFIG_ARM_ERRATA_430973
  99. mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
  100. #endif
  101. mcr p15, 0, r2, c13, c0, 1 @ set reserved context ID
  102. isb
  103. 1: mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
  104. isb
  105. mcr p15, 0, r1, c13, c0, 1 @ set context ID
  106. isb
  107. #endif
  108. mov pc, lr
  109. ENDPROC(cpu_v7_switch_mm)
  110. /*
  111. * cpu_v7_set_pte_ext(ptep, pte)
  112. *
  113. * Set a level 2 translation table entry.
  114. *
  115. * - ptep - pointer to level 2 translation table entry
  116. * (hardware version is stored at +2048 bytes)
  117. * - pte - PTE value to store
  118. * - ext - value for extended PTE bits
  119. */
  120. ENTRY(cpu_v7_set_pte_ext)
  121. #ifdef CONFIG_MMU
  122. str r1, [r0] @ linux version
  123. bic r3, r1, #0x000003f0
  124. bic r3, r3, #PTE_TYPE_MASK
  125. orr r3, r3, r2
  126. orr r3, r3, #PTE_EXT_AP0 | 2
  127. tst r1, #1 << 4
  128. orrne r3, r3, #PTE_EXT_TEX(1)
  129. eor r1, r1, #L_PTE_DIRTY
  130. tst r1, #L_PTE_RDONLY | L_PTE_DIRTY
  131. orrne r3, r3, #PTE_EXT_APX
  132. tst r1, #L_PTE_USER
  133. orrne r3, r3, #PTE_EXT_AP1
  134. #ifdef CONFIG_CPU_USE_DOMAINS
  135. @ allow kernel read/write access to read-only user pages
  136. tstne r3, #PTE_EXT_APX
  137. bicne r3, r3, #PTE_EXT_APX | PTE_EXT_AP0
  138. #endif
  139. tst r1, #L_PTE_XN
  140. orrne r3, r3, #PTE_EXT_XN
  141. tst r1, #L_PTE_YOUNG
  142. tstne r1, #L_PTE_PRESENT
  143. moveq r3, #0
  144. str r3, [r0, #2048]!
  145. mcr p15, 0, r0, c7, c10, 1 @ flush_pte
  146. #endif
  147. mov pc, lr
  148. ENDPROC(cpu_v7_set_pte_ext)
  149. cpu_v7_name:
  150. .ascii "ARMv7 Processor"
  151. .align
  152. __CPUINIT
  153. /*
  154. * __v7_setup
  155. *
  156. * Initialise TLB, Caches, and MMU state ready to switch the MMU
  157. * on. Return in r0 the new CP15 C1 control register setting.
  158. *
  159. * We automatically detect if we have a Harvard cache, and use the
  160. * Harvard cache control instructions insead of the unified cache
  161. * control instructions.
  162. *
  163. * This should be able to cover all ARMv7 cores.
  164. *
  165. * It is assumed that:
  166. * - cache type register is implemented
  167. */
  168. __v7_ca9mp_setup:
  169. #ifdef CONFIG_SMP
  170. ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
  171. ALT_UP(mov r0, #(1 << 6)) @ fake it for UP
  172. tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
  173. orreq r0, r0, #(1 << 6) | (1 << 0) @ Enable SMP/nAMP mode and
  174. mcreq p15, 0, r0, c1, c0, 1 @ TLB ops broadcasting
  175. #endif
  176. __v7_setup:
  177. adr r12, __v7_setup_stack @ the local stack
  178. stmia r12, {r0-r5, r7, r9, r11, lr}
  179. bl v7_flush_dcache_all
  180. ldmia r12, {r0-r5, r7, r9, r11, lr}
  181. mrc p15, 0, r0, c0, c0, 0 @ read main ID register
  182. and r10, r0, #0xff000000 @ ARM?
  183. teq r10, #0x41000000
  184. bne 3f
  185. and r5, r0, #0x00f00000 @ variant
  186. and r6, r0, #0x0000000f @ revision
  187. orr r6, r6, r5, lsr #20-4 @ combine variant and revision
  188. ubfx r0, r0, #4, #12 @ primary part number
  189. /* Cortex-A8 Errata */
  190. ldr r10, =0x00000c08 @ Cortex-A8 primary part number
  191. teq r0, r10
  192. bne 2f
  193. #ifdef CONFIG_ARM_ERRATA_430973
  194. teq r5, #0x00100000 @ only present in r1p*
  195. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  196. orreq r10, r10, #(1 << 6) @ set IBE to 1
  197. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  198. #endif
  199. #ifdef CONFIG_ARM_ERRATA_458693
  200. teq r6, #0x20 @ only present in r2p0
  201. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  202. orreq r10, r10, #(1 << 5) @ set L1NEON to 1
  203. orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
  204. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  205. #endif
  206. #ifdef CONFIG_ARM_ERRATA_460075
  207. teq r6, #0x20 @ only present in r2p0
  208. mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
  209. tsteq r10, #1 << 22
  210. orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
  211. mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
  212. #endif
  213. b 3f
  214. /* Cortex-A9 Errata */
  215. 2: ldr r10, =0x00000c09 @ Cortex-A9 primary part number
  216. teq r0, r10
  217. bne 3f
  218. #ifdef CONFIG_ARM_ERRATA_742230
  219. cmp r6, #0x22 @ only present up to r2p2
  220. mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
  221. orrle r10, r10, #1 << 4 @ set bit #4
  222. mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
  223. #endif
  224. #ifdef CONFIG_ARM_ERRATA_742231
  225. teq r6, #0x20 @ present in r2p0
  226. teqne r6, #0x21 @ present in r2p1
  227. teqne r6, #0x22 @ present in r2p2
  228. mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
  229. orreq r10, r10, #1 << 12 @ set bit #12
  230. orreq r10, r10, #1 << 22 @ set bit #22
  231. mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
  232. #endif
  233. #ifdef CONFIG_ARM_ERRATA_743622
  234. teq r6, #0x20 @ present in r2p0
  235. teqne r6, #0x21 @ present in r2p1
  236. teqne r6, #0x22 @ present in r2p2
  237. mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
  238. orreq r10, r10, #1 << 6 @ set bit #6
  239. mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
  240. #endif
  241. 3: mov r10, #0
  242. #ifdef HARVARD_CACHE
  243. mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
  244. #endif
  245. dsb
  246. #ifdef CONFIG_MMU
  247. mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
  248. mcr p15, 0, r10, c2, c0, 2 @ TTB control register
  249. ALT_SMP(orr r4, r4, #TTB_FLAGS_SMP)
  250. ALT_UP(orr r4, r4, #TTB_FLAGS_UP)
  251. mcr p15, 0, r4, c2, c0, 1 @ load TTB1
  252. /*
  253. * Memory region attributes with SCTLR.TRE=1
  254. *
  255. * n = TEX[0],C,B
  256. * TR = PRRR[2n+1:2n] - memory type
  257. * IR = NMRR[2n+1:2n] - inner cacheable property
  258. * OR = NMRR[2n+17:2n+16] - outer cacheable property
  259. *
  260. * n TR IR OR
  261. * UNCACHED 000 00
  262. * BUFFERABLE 001 10 00 00
  263. * WRITETHROUGH 010 10 10 10
  264. * WRITEBACK 011 10 11 11
  265. * reserved 110
  266. * WRITEALLOC 111 10 01 01
  267. * DEV_SHARED 100 01
  268. * DEV_NONSHARED 100 01
  269. * DEV_WC 001 10
  270. * DEV_CACHED 011 10
  271. *
  272. * Other attributes:
  273. *
  274. * DS0 = PRRR[16] = 0 - device shareable property
  275. * DS1 = PRRR[17] = 1 - device shareable property
  276. * NS0 = PRRR[18] = 0 - normal shareable property
  277. * NS1 = PRRR[19] = 1 - normal shareable property
  278. * NOS = PRRR[24+n] = 1 - not outer shareable
  279. */
  280. ldr r5, =0xff0a81a8 @ PRRR
  281. ldr r6, =0x40e040e0 @ NMRR
  282. mcr p15, 0, r5, c10, c2, 0 @ write PRRR
  283. mcr p15, 0, r6, c10, c2, 1 @ write NMRR
  284. #endif
  285. adr r5, v7_crval
  286. ldmia r5, {r5, r6}
  287. #ifdef CONFIG_CPU_ENDIAN_BE8
  288. orr r6, r6, #1 << 25 @ big-endian page tables
  289. #endif
  290. #ifdef CONFIG_SWP_EMULATE
  291. orr r5, r5, #(1 << 10) @ set SW bit in "clear"
  292. bic r6, r6, #(1 << 10) @ clear it in "mmuset"
  293. #endif
  294. mrc p15, 0, r0, c1, c0, 0 @ read control register
  295. bic r0, r0, r5 @ clear bits them
  296. orr r0, r0, r6 @ set them
  297. THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
  298. mov pc, lr @ return to head.S:__ret
  299. ENDPROC(__v7_setup)
  300. /* AT
  301. * TFR EV X F I D LR S
  302. * .EEE ..EE PUI. .T.T 4RVI ZWRS BLDP WCAM
  303. * rxxx rrxx xxx0 0101 xxxx xxxx x111 xxxx < forced
  304. * 1 0 110 0011 1100 .111 1101 < we want
  305. */
  306. .type v7_crval, #object
  307. v7_crval:
  308. crval clear=0x0120c302, mmuset=0x10c03c7d, ucset=0x00c01c7c
  309. __v7_setup_stack:
  310. .space 4 * 11 @ 11 registers
  311. __INITDATA
  312. .type v7_processor_functions, #object
  313. ENTRY(v7_processor_functions)
  314. .word v7_early_abort
  315. .word v7_pabort
  316. .word cpu_v7_proc_init
  317. .word cpu_v7_proc_fin
  318. .word cpu_v7_reset
  319. .word cpu_v7_do_idle
  320. .word cpu_v7_dcache_clean_area
  321. .word cpu_v7_switch_mm
  322. .word cpu_v7_set_pte_ext
  323. .size v7_processor_functions, . - v7_processor_functions
  324. .section ".rodata"
  325. .type cpu_arch_name, #object
  326. cpu_arch_name:
  327. .asciz "armv7"
  328. .size cpu_arch_name, . - cpu_arch_name
  329. .type cpu_elf_name, #object
  330. cpu_elf_name:
  331. .asciz "v7"
  332. .size cpu_elf_name, . - cpu_elf_name
  333. .align
  334. .section ".proc.info.init", #alloc, #execinstr
  335. .type __v7_ca9mp_proc_info, #object
  336. __v7_ca9mp_proc_info:
  337. .long 0x410fc090 @ Required ID value
  338. .long 0xff0ffff0 @ Mask for ID
  339. ALT_SMP(.long \
  340. PMD_TYPE_SECT | \
  341. PMD_SECT_AP_WRITE | \
  342. PMD_SECT_AP_READ | \
  343. PMD_FLAGS_SMP)
  344. ALT_UP(.long \
  345. PMD_TYPE_SECT | \
  346. PMD_SECT_AP_WRITE | \
  347. PMD_SECT_AP_READ | \
  348. PMD_FLAGS_UP)
  349. .long PMD_TYPE_SECT | \
  350. PMD_SECT_XN | \
  351. PMD_SECT_AP_WRITE | \
  352. PMD_SECT_AP_READ
  353. W(b) __v7_ca9mp_setup
  354. .long cpu_arch_name
  355. .long cpu_elf_name
  356. .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_TLS
  357. .long cpu_v7_name
  358. .long v7_processor_functions
  359. .long v7wbi_tlb_fns
  360. .long v6_user_fns
  361. .long v7_cache_fns
  362. .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
  363. /*
  364. * Match any ARMv7 processor core.
  365. */
  366. .type __v7_proc_info, #object
  367. __v7_proc_info:
  368. .long 0x000f0000 @ Required ID value
  369. .long 0x000f0000 @ Mask for ID
  370. ALT_SMP(.long \
  371. PMD_TYPE_SECT | \
  372. PMD_SECT_AP_WRITE | \
  373. PMD_SECT_AP_READ | \
  374. PMD_FLAGS_SMP)
  375. ALT_UP(.long \
  376. PMD_TYPE_SECT | \
  377. PMD_SECT_AP_WRITE | \
  378. PMD_SECT_AP_READ | \
  379. PMD_FLAGS_UP)
  380. .long PMD_TYPE_SECT | \
  381. PMD_SECT_XN | \
  382. PMD_SECT_AP_WRITE | \
  383. PMD_SECT_AP_READ
  384. W(b) __v7_setup
  385. .long cpu_arch_name
  386. .long cpu_elf_name
  387. .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_TLS
  388. .long cpu_v7_name
  389. .long v7_processor_functions
  390. .long v7wbi_tlb_fns
  391. .long v6_user_fns
  392. .long v7_cache_fns
  393. .size __v7_proc_info, . - __v7_proc_info