ct-ca9x4.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255
  1. /*
  2. * Versatile Express Core Tile Cortex A9x4 Support
  3. */
  4. #include <linux/init.h>
  5. #include <linux/gfp.h>
  6. #include <linux/device.h>
  7. #include <linux/dma-mapping.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/amba/bus.h>
  10. #include <linux/amba/clcd.h>
  11. #include <linux/clkdev.h>
  12. #include <asm/pgtable.h>
  13. #include <asm/hardware/arm_timer.h>
  14. #include <asm/hardware/cache-l2x0.h>
  15. #include <asm/hardware/gic.h>
  16. #include <asm/mach-types.h>
  17. #include <asm/pmu.h>
  18. #include <asm/smp_twd.h>
  19. #include <mach/ct-ca9x4.h>
  20. #include <asm/hardware/timer-sp.h>
  21. #include <asm/mach/arch.h>
  22. #include <asm/mach/map.h>
  23. #include <asm/mach/time.h>
  24. #include "core.h"
  25. #include <mach/motherboard.h>
  26. #define V2M_PA_CS7 0x10000000
  27. static struct map_desc ct_ca9x4_io_desc[] __initdata = {
  28. {
  29. .virtual = __MMIO_P2V(CT_CA9X4_MPIC),
  30. .pfn = __phys_to_pfn(CT_CA9X4_MPIC),
  31. .length = SZ_16K,
  32. .type = MT_DEVICE,
  33. }, {
  34. .virtual = __MMIO_P2V(CT_CA9X4_SP804_TIMER),
  35. .pfn = __phys_to_pfn(CT_CA9X4_SP804_TIMER),
  36. .length = SZ_4K,
  37. .type = MT_DEVICE,
  38. }, {
  39. .virtual = __MMIO_P2V(CT_CA9X4_L2CC),
  40. .pfn = __phys_to_pfn(CT_CA9X4_L2CC),
  41. .length = SZ_4K,
  42. .type = MT_DEVICE,
  43. },
  44. };
  45. static void __init ct_ca9x4_map_io(void)
  46. {
  47. #ifdef CONFIG_LOCAL_TIMERS
  48. twd_base = MMIO_P2V(A9_MPCORE_TWD);
  49. #endif
  50. v2m_map_io(ct_ca9x4_io_desc, ARRAY_SIZE(ct_ca9x4_io_desc));
  51. }
  52. static void __init ct_ca9x4_init_irq(void)
  53. {
  54. gic_init(0, 29, MMIO_P2V(A9_MPCORE_GIC_DIST),
  55. MMIO_P2V(A9_MPCORE_GIC_CPU));
  56. }
  57. #if 0
  58. static void __init ct_ca9x4_timer_init(void)
  59. {
  60. writel(0, MMIO_P2V(CT_CA9X4_TIMER0) + TIMER_CTRL);
  61. writel(0, MMIO_P2V(CT_CA9X4_TIMER1) + TIMER_CTRL);
  62. sp804_clocksource_init(MMIO_P2V(CT_CA9X4_TIMER1));
  63. sp804_clockevents_init(MMIO_P2V(CT_CA9X4_TIMER0), IRQ_CT_CA9X4_TIMER0);
  64. }
  65. static struct sys_timer ct_ca9x4_timer = {
  66. .init = ct_ca9x4_timer_init,
  67. };
  68. #endif
  69. static struct clcd_panel xvga_panel = {
  70. .mode = {
  71. .name = "XVGA",
  72. .refresh = 60,
  73. .xres = 1024,
  74. .yres = 768,
  75. .pixclock = 15384,
  76. .left_margin = 168,
  77. .right_margin = 8,
  78. .upper_margin = 29,
  79. .lower_margin = 3,
  80. .hsync_len = 144,
  81. .vsync_len = 6,
  82. .sync = 0,
  83. .vmode = FB_VMODE_NONINTERLACED,
  84. },
  85. .width = -1,
  86. .height = -1,
  87. .tim2 = TIM2_BCD | TIM2_IPC,
  88. .cntl = CNTL_LCDTFT | CNTL_BGR | CNTL_LCDVCOMP(1),
  89. .bpp = 16,
  90. };
  91. static void ct_ca9x4_clcd_enable(struct clcd_fb *fb)
  92. {
  93. v2m_cfg_write(SYS_CFG_MUXFPGA | SYS_CFG_SITE_DB1, 0);
  94. v2m_cfg_write(SYS_CFG_DVIMODE | SYS_CFG_SITE_DB1, 2);
  95. }
  96. static int ct_ca9x4_clcd_setup(struct clcd_fb *fb)
  97. {
  98. unsigned long framesize = 1024 * 768 * 2;
  99. dma_addr_t dma;
  100. fb->panel = &xvga_panel;
  101. fb->fb.screen_base = dma_alloc_writecombine(&fb->dev->dev, framesize,
  102. &dma, GFP_KERNEL);
  103. if (!fb->fb.screen_base) {
  104. printk(KERN_ERR "CLCD: unable to map frame buffer\n");
  105. return -ENOMEM;
  106. }
  107. fb->fb.fix.smem_start = dma;
  108. fb->fb.fix.smem_len = framesize;
  109. return 0;
  110. }
  111. static int ct_ca9x4_clcd_mmap(struct clcd_fb *fb, struct vm_area_struct *vma)
  112. {
  113. return dma_mmap_writecombine(&fb->dev->dev, vma, fb->fb.screen_base,
  114. fb->fb.fix.smem_start, fb->fb.fix.smem_len);
  115. }
  116. static void ct_ca9x4_clcd_remove(struct clcd_fb *fb)
  117. {
  118. dma_free_writecombine(&fb->dev->dev, fb->fb.fix.smem_len,
  119. fb->fb.screen_base, fb->fb.fix.smem_start);
  120. }
  121. static struct clcd_board ct_ca9x4_clcd_data = {
  122. .name = "CT-CA9X4",
  123. .check = clcdfb_check,
  124. .decode = clcdfb_decode,
  125. .enable = ct_ca9x4_clcd_enable,
  126. .setup = ct_ca9x4_clcd_setup,
  127. .mmap = ct_ca9x4_clcd_mmap,
  128. .remove = ct_ca9x4_clcd_remove,
  129. };
  130. static AMBA_DEVICE(clcd, "ct:clcd", CT_CA9X4_CLCDC, &ct_ca9x4_clcd_data);
  131. static AMBA_DEVICE(dmc, "ct:dmc", CT_CA9X4_DMC, NULL);
  132. static AMBA_DEVICE(smc, "ct:smc", CT_CA9X4_SMC, NULL);
  133. static AMBA_DEVICE(gpio, "ct:gpio", CT_CA9X4_GPIO, NULL);
  134. static struct amba_device *ct_ca9x4_amba_devs[] __initdata = {
  135. &clcd_device,
  136. &dmc_device,
  137. &smc_device,
  138. &gpio_device,
  139. };
  140. static long ct_round(struct clk *clk, unsigned long rate)
  141. {
  142. return rate;
  143. }
  144. static int ct_set(struct clk *clk, unsigned long rate)
  145. {
  146. return v2m_cfg_write(SYS_CFG_OSC | SYS_CFG_SITE_DB1 | 1, rate);
  147. }
  148. static const struct clk_ops osc1_clk_ops = {
  149. .round = ct_round,
  150. .set = ct_set,
  151. };
  152. static struct clk osc1_clk = {
  153. .ops = &osc1_clk_ops,
  154. .rate = 24000000,
  155. };
  156. static struct clk_lookup lookups[] = {
  157. { /* CLCD */
  158. .dev_id = "ct:clcd",
  159. .clk = &osc1_clk,
  160. },
  161. };
  162. static struct resource pmu_resources[] = {
  163. [0] = {
  164. .start = IRQ_CT_CA9X4_PMU_CPU0,
  165. .end = IRQ_CT_CA9X4_PMU_CPU0,
  166. .flags = IORESOURCE_IRQ,
  167. },
  168. [1] = {
  169. .start = IRQ_CT_CA9X4_PMU_CPU1,
  170. .end = IRQ_CT_CA9X4_PMU_CPU1,
  171. .flags = IORESOURCE_IRQ,
  172. },
  173. [2] = {
  174. .start = IRQ_CT_CA9X4_PMU_CPU2,
  175. .end = IRQ_CT_CA9X4_PMU_CPU2,
  176. .flags = IORESOURCE_IRQ,
  177. },
  178. [3] = {
  179. .start = IRQ_CT_CA9X4_PMU_CPU3,
  180. .end = IRQ_CT_CA9X4_PMU_CPU3,
  181. .flags = IORESOURCE_IRQ,
  182. },
  183. };
  184. static struct platform_device pmu_device = {
  185. .name = "arm-pmu",
  186. .id = ARM_PMU_DEVICE_CPU,
  187. .num_resources = ARRAY_SIZE(pmu_resources),
  188. .resource = pmu_resources,
  189. };
  190. static void __init ct_ca9x4_init(void)
  191. {
  192. int i;
  193. #ifdef CONFIG_CACHE_L2X0
  194. void __iomem *l2x0_base = MMIO_P2V(CT_CA9X4_L2CC);
  195. /* set RAM latencies to 1 cycle for this core tile. */
  196. writel(0, l2x0_base + L2X0_TAG_LATENCY_CTRL);
  197. writel(0, l2x0_base + L2X0_DATA_LATENCY_CTRL);
  198. l2x0_init(l2x0_base, 0x00400000, 0xfe0fffff);
  199. #endif
  200. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  201. for (i = 0; i < ARRAY_SIZE(ct_ca9x4_amba_devs); i++)
  202. amba_device_register(ct_ca9x4_amba_devs[i], &iomem_resource);
  203. platform_device_register(&pmu_device);
  204. }
  205. MACHINE_START(VEXPRESS, "ARM-Versatile Express CA9x4")
  206. .boot_params = PHYS_OFFSET + 0x00000100,
  207. .map_io = ct_ca9x4_map_io,
  208. .init_irq = ct_ca9x4_init_irq,
  209. #if 0
  210. .timer = &ct_ca9x4_timer,
  211. #else
  212. .timer = &v2m_timer,
  213. #endif
  214. .init_machine = ct_ca9x4_init,
  215. MACHINE_END