generic.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455
  1. /*
  2. * linux/arch/arm/mach-sa1100/generic.c
  3. *
  4. * Author: Nicolas Pitre
  5. *
  6. * Code common to all SA11x0 machines.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/kernel.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/pm.h>
  17. #include <linux/cpufreq.h>
  18. #include <linux/ioport.h>
  19. #include <linux/platform_device.h>
  20. #include <asm/div64.h>
  21. #include <mach/hardware.h>
  22. #include <asm/system.h>
  23. #include <asm/pgtable.h>
  24. #include <asm/mach/map.h>
  25. #include <asm/mach/flash.h>
  26. #include <asm/irq.h>
  27. #include <asm/gpio.h>
  28. #include "generic.h"
  29. unsigned int reset_status;
  30. EXPORT_SYMBOL(reset_status);
  31. #define NR_FREQS 16
  32. /*
  33. * This table is setup for a 3.6864MHz Crystal.
  34. */
  35. static const unsigned short cclk_frequency_100khz[NR_FREQS] = {
  36. 590, /* 59.0 MHz */
  37. 737, /* 73.7 MHz */
  38. 885, /* 88.5 MHz */
  39. 1032, /* 103.2 MHz */
  40. 1180, /* 118.0 MHz */
  41. 1327, /* 132.7 MHz */
  42. 1475, /* 147.5 MHz */
  43. 1622, /* 162.2 MHz */
  44. 1769, /* 176.9 MHz */
  45. 1917, /* 191.7 MHz */
  46. 2064, /* 206.4 MHz */
  47. 2212, /* 221.2 MHz */
  48. 2359, /* 235.9 MHz */
  49. 2507, /* 250.7 MHz */
  50. 2654, /* 265.4 MHz */
  51. 2802 /* 280.2 MHz */
  52. };
  53. /* rounds up(!) */
  54. unsigned int sa11x0_freq_to_ppcr(unsigned int khz)
  55. {
  56. int i;
  57. khz /= 100;
  58. for (i = 0; i < NR_FREQS; i++)
  59. if (cclk_frequency_100khz[i] >= khz)
  60. break;
  61. return i;
  62. }
  63. unsigned int sa11x0_ppcr_to_freq(unsigned int idx)
  64. {
  65. unsigned int freq = 0;
  66. if (idx < NR_FREQS)
  67. freq = cclk_frequency_100khz[idx] * 100;
  68. return freq;
  69. }
  70. /* make sure that only the "userspace" governor is run -- anything else wouldn't make sense on
  71. * this platform, anyway.
  72. */
  73. int sa11x0_verify_speed(struct cpufreq_policy *policy)
  74. {
  75. unsigned int tmp;
  76. if (policy->cpu)
  77. return -EINVAL;
  78. cpufreq_verify_within_limits(policy, policy->cpuinfo.min_freq, policy->cpuinfo.max_freq);
  79. /* make sure that at least one frequency is within the policy */
  80. tmp = cclk_frequency_100khz[sa11x0_freq_to_ppcr(policy->min)] * 100;
  81. if (tmp > policy->max)
  82. policy->max = tmp;
  83. cpufreq_verify_within_limits(policy, policy->cpuinfo.min_freq, policy->cpuinfo.max_freq);
  84. return 0;
  85. }
  86. unsigned int sa11x0_getspeed(unsigned int cpu)
  87. {
  88. if (cpu)
  89. return 0;
  90. return cclk_frequency_100khz[PPCR & 0xf] * 100;
  91. }
  92. /*
  93. * Default power-off for SA1100
  94. */
  95. static void sa1100_power_off(void)
  96. {
  97. mdelay(100);
  98. local_irq_disable();
  99. /* disable internal oscillator, float CS lines */
  100. PCFR = (PCFR_OPDE | PCFR_FP | PCFR_FS);
  101. /* enable wake-up on GPIO0 (Assabet...) */
  102. PWER = GFER = GRER = 1;
  103. /*
  104. * set scratchpad to zero, just in case it is used as a
  105. * restart address by the bootloader.
  106. */
  107. PSPR = 0;
  108. /* enter sleep mode */
  109. PMCR = PMCR_SF;
  110. }
  111. static void sa11x0_register_device(struct platform_device *dev, void *data)
  112. {
  113. int err;
  114. dev->dev.platform_data = data;
  115. err = platform_device_register(dev);
  116. if (err)
  117. printk(KERN_ERR "Unable to register device %s: %d\n",
  118. dev->name, err);
  119. }
  120. static struct resource sa11x0udc_resources[] = {
  121. [0] = {
  122. .start = __PREG(Ser0UDCCR),
  123. .end = __PREG(Ser0UDCCR) + 0xffff,
  124. .flags = IORESOURCE_MEM,
  125. },
  126. [1] = {
  127. .start = IRQ_Ser0UDC,
  128. .end = IRQ_Ser0UDC,
  129. .flags = IORESOURCE_IRQ,
  130. },
  131. };
  132. static u64 sa11x0udc_dma_mask = 0xffffffffUL;
  133. static struct platform_device sa11x0udc_device = {
  134. .name = "sa11x0-udc",
  135. .id = -1,
  136. .dev = {
  137. .dma_mask = &sa11x0udc_dma_mask,
  138. .coherent_dma_mask = 0xffffffff,
  139. },
  140. .num_resources = ARRAY_SIZE(sa11x0udc_resources),
  141. .resource = sa11x0udc_resources,
  142. };
  143. static struct resource sa11x0uart1_resources[] = {
  144. [0] = {
  145. .start = __PREG(Ser1UTCR0),
  146. .end = __PREG(Ser1UTCR0) + 0xffff,
  147. .flags = IORESOURCE_MEM,
  148. },
  149. [1] = {
  150. .start = IRQ_Ser1UART,
  151. .end = IRQ_Ser1UART,
  152. .flags = IORESOURCE_IRQ,
  153. },
  154. };
  155. static struct platform_device sa11x0uart1_device = {
  156. .name = "sa11x0-uart",
  157. .id = 1,
  158. .num_resources = ARRAY_SIZE(sa11x0uart1_resources),
  159. .resource = sa11x0uart1_resources,
  160. };
  161. static struct resource sa11x0uart3_resources[] = {
  162. [0] = {
  163. .start = __PREG(Ser3UTCR0),
  164. .end = __PREG(Ser3UTCR0) + 0xffff,
  165. .flags = IORESOURCE_MEM,
  166. },
  167. [1] = {
  168. .start = IRQ_Ser3UART,
  169. .end = IRQ_Ser3UART,
  170. .flags = IORESOURCE_IRQ,
  171. },
  172. };
  173. static struct platform_device sa11x0uart3_device = {
  174. .name = "sa11x0-uart",
  175. .id = 3,
  176. .num_resources = ARRAY_SIZE(sa11x0uart3_resources),
  177. .resource = sa11x0uart3_resources,
  178. };
  179. static struct resource sa11x0mcp_resources[] = {
  180. [0] = {
  181. .start = __PREG(Ser4MCCR0),
  182. .end = __PREG(Ser4MCCR0) + 0xffff,
  183. .flags = IORESOURCE_MEM,
  184. },
  185. [1] = {
  186. .start = IRQ_Ser4MCP,
  187. .end = IRQ_Ser4MCP,
  188. .flags = IORESOURCE_IRQ,
  189. },
  190. };
  191. static u64 sa11x0mcp_dma_mask = 0xffffffffUL;
  192. static struct platform_device sa11x0mcp_device = {
  193. .name = "sa11x0-mcp",
  194. .id = -1,
  195. .dev = {
  196. .dma_mask = &sa11x0mcp_dma_mask,
  197. .coherent_dma_mask = 0xffffffff,
  198. },
  199. .num_resources = ARRAY_SIZE(sa11x0mcp_resources),
  200. .resource = sa11x0mcp_resources,
  201. };
  202. void sa11x0_register_mcp(struct mcp_plat_data *data)
  203. {
  204. sa11x0_register_device(&sa11x0mcp_device, data);
  205. }
  206. static struct resource sa11x0ssp_resources[] = {
  207. [0] = {
  208. .start = 0x80070000,
  209. .end = 0x8007ffff,
  210. .flags = IORESOURCE_MEM,
  211. },
  212. [1] = {
  213. .start = IRQ_Ser4SSP,
  214. .end = IRQ_Ser4SSP,
  215. .flags = IORESOURCE_IRQ,
  216. },
  217. };
  218. static u64 sa11x0ssp_dma_mask = 0xffffffffUL;
  219. static struct platform_device sa11x0ssp_device = {
  220. .name = "sa11x0-ssp",
  221. .id = -1,
  222. .dev = {
  223. .dma_mask = &sa11x0ssp_dma_mask,
  224. .coherent_dma_mask = 0xffffffff,
  225. },
  226. .num_resources = ARRAY_SIZE(sa11x0ssp_resources),
  227. .resource = sa11x0ssp_resources,
  228. };
  229. static struct resource sa11x0fb_resources[] = {
  230. [0] = {
  231. .start = 0xb0100000,
  232. .end = 0xb010ffff,
  233. .flags = IORESOURCE_MEM,
  234. },
  235. [1] = {
  236. .start = IRQ_LCD,
  237. .end = IRQ_LCD,
  238. .flags = IORESOURCE_IRQ,
  239. },
  240. };
  241. static struct platform_device sa11x0fb_device = {
  242. .name = "sa11x0-fb",
  243. .id = -1,
  244. .dev = {
  245. .coherent_dma_mask = 0xffffffff,
  246. },
  247. .num_resources = ARRAY_SIZE(sa11x0fb_resources),
  248. .resource = sa11x0fb_resources,
  249. };
  250. static struct platform_device sa11x0pcmcia_device = {
  251. .name = "sa11x0-pcmcia",
  252. .id = -1,
  253. };
  254. static struct platform_device sa11x0mtd_device = {
  255. .name = "sa1100-mtd",
  256. .id = -1,
  257. };
  258. void sa11x0_register_mtd(struct flash_platform_data *flash,
  259. struct resource *res, int nr)
  260. {
  261. flash->name = "sa1100";
  262. sa11x0mtd_device.resource = res;
  263. sa11x0mtd_device.num_resources = nr;
  264. sa11x0_register_device(&sa11x0mtd_device, flash);
  265. }
  266. static struct resource sa11x0ir_resources[] = {
  267. {
  268. .start = __PREG(Ser2UTCR0),
  269. .end = __PREG(Ser2UTCR0) + 0x24 - 1,
  270. .flags = IORESOURCE_MEM,
  271. }, {
  272. .start = __PREG(Ser2HSCR0),
  273. .end = __PREG(Ser2HSCR0) + 0x1c - 1,
  274. .flags = IORESOURCE_MEM,
  275. }, {
  276. .start = __PREG(Ser2HSCR2),
  277. .end = __PREG(Ser2HSCR2) + 0x04 - 1,
  278. .flags = IORESOURCE_MEM,
  279. }, {
  280. .start = IRQ_Ser2ICP,
  281. .end = IRQ_Ser2ICP,
  282. .flags = IORESOURCE_IRQ,
  283. }
  284. };
  285. static struct platform_device sa11x0ir_device = {
  286. .name = "sa11x0-ir",
  287. .id = -1,
  288. .num_resources = ARRAY_SIZE(sa11x0ir_resources),
  289. .resource = sa11x0ir_resources,
  290. };
  291. void sa11x0_register_irda(struct irda_platform_data *irda)
  292. {
  293. sa11x0_register_device(&sa11x0ir_device, irda);
  294. }
  295. static struct platform_device sa11x0rtc_device = {
  296. .name = "sa1100-rtc",
  297. .id = -1,
  298. };
  299. static struct platform_device *sa11x0_devices[] __initdata = {
  300. &sa11x0udc_device,
  301. &sa11x0uart1_device,
  302. &sa11x0uart3_device,
  303. &sa11x0ssp_device,
  304. &sa11x0pcmcia_device,
  305. &sa11x0fb_device,
  306. &sa11x0rtc_device,
  307. };
  308. static int __init sa1100_init(void)
  309. {
  310. pm_power_off = sa1100_power_off;
  311. return platform_add_devices(sa11x0_devices, ARRAY_SIZE(sa11x0_devices));
  312. }
  313. arch_initcall(sa1100_init);
  314. void (*sa1100fb_backlight_power)(int on);
  315. void (*sa1100fb_lcd_power)(int on);
  316. EXPORT_SYMBOL(sa1100fb_backlight_power);
  317. EXPORT_SYMBOL(sa1100fb_lcd_power);
  318. /*
  319. * Common I/O mapping:
  320. *
  321. * Typically, static virtual address mappings are as follow:
  322. *
  323. * 0xf0000000-0xf3ffffff: miscellaneous stuff (CPLDs, etc.)
  324. * 0xf4000000-0xf4ffffff: SA-1111
  325. * 0xf5000000-0xf5ffffff: reserved (used by cache flushing area)
  326. * 0xf6000000-0xfffeffff: reserved (internal SA1100 IO defined above)
  327. * 0xffff0000-0xffff0fff: SA1100 exception vectors
  328. * 0xffff2000-0xffff2fff: Minicache copy_user_page area
  329. *
  330. * Below 0xe8000000 is reserved for vm allocation.
  331. *
  332. * The machine specific code must provide the extra mapping beside the
  333. * default mapping provided here.
  334. */
  335. static struct map_desc standard_io_desc[] __initdata = {
  336. { /* PCM */
  337. .virtual = 0xf8000000,
  338. .pfn = __phys_to_pfn(0x80000000),
  339. .length = 0x00100000,
  340. .type = MT_DEVICE
  341. }, { /* SCM */
  342. .virtual = 0xfa000000,
  343. .pfn = __phys_to_pfn(0x90000000),
  344. .length = 0x00100000,
  345. .type = MT_DEVICE
  346. }, { /* MER */
  347. .virtual = 0xfc000000,
  348. .pfn = __phys_to_pfn(0xa0000000),
  349. .length = 0x00100000,
  350. .type = MT_DEVICE
  351. }, { /* LCD + DMA */
  352. .virtual = 0xfe000000,
  353. .pfn = __phys_to_pfn(0xb0000000),
  354. .length = 0x00200000,
  355. .type = MT_DEVICE
  356. },
  357. };
  358. void __init sa1100_map_io(void)
  359. {
  360. iotable_init(standard_io_desc, ARRAY_SIZE(standard_io_desc));
  361. }
  362. /*
  363. * Disable the memory bus request/grant signals on the SA1110 to
  364. * ensure that we don't receive spurious memory requests. We set
  365. * the MBGNT signal false to ensure the SA1111 doesn't own the
  366. * SDRAM bus.
  367. */
  368. void __init sa1110_mb_disable(void)
  369. {
  370. unsigned long flags;
  371. local_irq_save(flags);
  372. PGSR &= ~GPIO_MBGNT;
  373. GPCR = GPIO_MBGNT;
  374. GPDR = (GPDR & ~GPIO_MBREQ) | GPIO_MBGNT;
  375. GAFR &= ~(GPIO_MBGNT | GPIO_MBREQ);
  376. local_irq_restore(flags);
  377. }
  378. /*
  379. * If the system is going to use the SA-1111 DMA engines, set up
  380. * the memory bus request/grant pins.
  381. */
  382. void __devinit sa1110_mb_enable(void)
  383. {
  384. unsigned long flags;
  385. local_irq_save(flags);
  386. PGSR &= ~GPIO_MBGNT;
  387. GPCR = GPIO_MBGNT;
  388. GPDR = (GPDR & ~GPIO_MBREQ) | GPIO_MBGNT;
  389. GAFR |= (GPIO_MBGNT | GPIO_MBREQ);
  390. TUCR |= TUCR_MR;
  391. local_irq_restore(flags);
  392. }