irq-combiner.c 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121
  1. /* linux/arch/arm/mach-s5pv310/irq-combiner.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * Based on arch/arm/common/gic.c
  7. *
  8. * IRQ COMBINER support
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/io.h>
  15. #include <asm/mach/irq.h>
  16. #define COMBINER_ENABLE_SET 0x0
  17. #define COMBINER_ENABLE_CLEAR 0x4
  18. #define COMBINER_INT_STATUS 0xC
  19. static DEFINE_SPINLOCK(irq_controller_lock);
  20. struct combiner_chip_data {
  21. unsigned int irq_offset;
  22. void __iomem *base;
  23. };
  24. static struct combiner_chip_data combiner_data[MAX_COMBINER_NR];
  25. static inline void __iomem *combiner_base(unsigned int irq)
  26. {
  27. struct combiner_chip_data *combiner_data = get_irq_chip_data(irq);
  28. return combiner_data->base;
  29. }
  30. static void combiner_mask_irq(unsigned int irq)
  31. {
  32. u32 mask = 1 << (irq % 32);
  33. __raw_writel(mask, combiner_base(irq) + COMBINER_ENABLE_CLEAR);
  34. }
  35. static void combiner_unmask_irq(unsigned int irq)
  36. {
  37. u32 mask = 1 << (irq % 32);
  38. __raw_writel(mask, combiner_base(irq) + COMBINER_ENABLE_SET);
  39. }
  40. static void combiner_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
  41. {
  42. struct combiner_chip_data *chip_data = get_irq_data(irq);
  43. struct irq_chip *chip = get_irq_chip(irq);
  44. unsigned int cascade_irq, combiner_irq;
  45. unsigned long status;
  46. /* primary controller ack'ing */
  47. chip->ack(irq);
  48. spin_lock(&irq_controller_lock);
  49. status = __raw_readl(chip_data->base + COMBINER_INT_STATUS);
  50. spin_unlock(&irq_controller_lock);
  51. if (status == 0)
  52. goto out;
  53. combiner_irq = __ffs(status);
  54. cascade_irq = combiner_irq + (chip_data->irq_offset & ~31);
  55. if (unlikely(cascade_irq >= NR_IRQS))
  56. do_bad_IRQ(cascade_irq, desc);
  57. else
  58. generic_handle_irq(cascade_irq);
  59. out:
  60. /* primary controller unmasking */
  61. chip->unmask(irq);
  62. }
  63. static struct irq_chip combiner_chip = {
  64. .name = "COMBINER",
  65. .mask = combiner_mask_irq,
  66. .unmask = combiner_unmask_irq,
  67. };
  68. void __init combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq)
  69. {
  70. if (combiner_nr >= MAX_COMBINER_NR)
  71. BUG();
  72. if (set_irq_data(irq, &combiner_data[combiner_nr]) != 0)
  73. BUG();
  74. set_irq_chained_handler(irq, combiner_handle_cascade_irq);
  75. }
  76. void __init combiner_init(unsigned int combiner_nr, void __iomem *base,
  77. unsigned int irq_start)
  78. {
  79. unsigned int i;
  80. if (combiner_nr >= MAX_COMBINER_NR)
  81. BUG();
  82. combiner_data[combiner_nr].base = base;
  83. combiner_data[combiner_nr].irq_offset = irq_start;
  84. /* Disable all interrupts */
  85. __raw_writel(0xffffffff, base + COMBINER_ENABLE_CLEAR);
  86. /* Setup the Linux IRQ subsystem */
  87. for (i = irq_start; i < combiner_data[combiner_nr].irq_offset
  88. + MAX_IRQ_IN_COMBINER; i++) {
  89. set_irq_chip(i, &combiner_chip);
  90. set_irq_chip_data(i, &combiner_data[combiner_nr]);
  91. set_irq_handler(i, handle_level_irq);
  92. set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
  93. }
  94. }