clock.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089
  1. /* linux/arch/arm/mach-s5pv310/clock.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5PV310 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/err.h>
  14. #include <linux/io.h>
  15. #include <plat/cpu-freq.h>
  16. #include <plat/clock.h>
  17. #include <plat/cpu.h>
  18. #include <plat/pll.h>
  19. #include <plat/s5p-clock.h>
  20. #include <plat/clock-clksrc.h>
  21. #include <mach/map.h>
  22. #include <mach/regs-clock.h>
  23. static struct clk clk_sclk_hdmi27m = {
  24. .name = "sclk_hdmi27m",
  25. .id = -1,
  26. .rate = 27000000,
  27. };
  28. static struct clk clk_sclk_hdmiphy = {
  29. .name = "sclk_hdmiphy",
  30. .id = -1,
  31. };
  32. static struct clk clk_sclk_usbphy0 = {
  33. .name = "sclk_usbphy0",
  34. .id = -1,
  35. .rate = 27000000,
  36. };
  37. static struct clk clk_sclk_usbphy1 = {
  38. .name = "sclk_usbphy1",
  39. .id = -1,
  40. };
  41. static int s5pv310_clksrc_mask_top_ctrl(struct clk *clk, int enable)
  42. {
  43. return s5p_gatectrl(S5P_CLKSRC_MASK_TOP, clk, enable);
  44. }
  45. static int s5pv310_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
  46. {
  47. return s5p_gatectrl(S5P_CLKSRC_MASK_CAM, clk, enable);
  48. }
  49. static int s5pv310_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
  50. {
  51. return s5p_gatectrl(S5P_CLKSRC_MASK_LCD0, clk, enable);
  52. }
  53. static int s5pv310_clksrc_mask_lcd1_ctrl(struct clk *clk, int enable)
  54. {
  55. return s5p_gatectrl(S5P_CLKSRC_MASK_LCD1, clk, enable);
  56. }
  57. static int s5pv310_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
  58. {
  59. return s5p_gatectrl(S5P_CLKSRC_MASK_FSYS, clk, enable);
  60. }
  61. static int s5pv310_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
  62. {
  63. return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL0, clk, enable);
  64. }
  65. static int s5pv310_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
  66. {
  67. return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL1, clk, enable);
  68. }
  69. static int s5pv310_clk_ip_cam_ctrl(struct clk *clk, int enable)
  70. {
  71. return s5p_gatectrl(S5P_CLKGATE_IP_CAM, clk, enable);
  72. }
  73. static int s5pv310_clk_ip_image_ctrl(struct clk *clk, int enable)
  74. {
  75. return s5p_gatectrl(S5P_CLKGATE_IP_IMAGE, clk, enable);
  76. }
  77. static int s5pv310_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
  78. {
  79. return s5p_gatectrl(S5P_CLKGATE_IP_LCD0, clk, enable);
  80. }
  81. static int s5pv310_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
  82. {
  83. return s5p_gatectrl(S5P_CLKGATE_IP_LCD1, clk, enable);
  84. }
  85. static int s5pv310_clk_ip_fsys_ctrl(struct clk *clk, int enable)
  86. {
  87. return s5p_gatectrl(S5P_CLKGATE_IP_FSYS, clk, enable);
  88. }
  89. static int s5pv310_clk_ip_peril_ctrl(struct clk *clk, int enable)
  90. {
  91. return s5p_gatectrl(S5P_CLKGATE_IP_PERIL, clk, enable);
  92. }
  93. static int s5pv310_clk_ip_perir_ctrl(struct clk *clk, int enable)
  94. {
  95. return s5p_gatectrl(S5P_CLKGATE_IP_PERIR, clk, enable);
  96. }
  97. /* Core list of CMU_CPU side */
  98. static struct clksrc_clk clk_mout_apll = {
  99. .clk = {
  100. .name = "mout_apll",
  101. .id = -1,
  102. },
  103. .sources = &clk_src_apll,
  104. .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 0, .size = 1 },
  105. };
  106. static struct clksrc_clk clk_sclk_apll = {
  107. .clk = {
  108. .name = "sclk_apll",
  109. .id = -1,
  110. .parent = &clk_mout_apll.clk,
  111. },
  112. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 24, .size = 3 },
  113. };
  114. static struct clksrc_clk clk_mout_epll = {
  115. .clk = {
  116. .name = "mout_epll",
  117. .id = -1,
  118. },
  119. .sources = &clk_src_epll,
  120. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 4, .size = 1 },
  121. };
  122. static struct clksrc_clk clk_mout_mpll = {
  123. .clk = {
  124. .name = "mout_mpll",
  125. .id = -1,
  126. },
  127. .sources = &clk_src_mpll,
  128. .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 8, .size = 1 },
  129. };
  130. static struct clk *clkset_moutcore_list[] = {
  131. [0] = &clk_mout_apll.clk,
  132. [1] = &clk_mout_mpll.clk,
  133. };
  134. static struct clksrc_sources clkset_moutcore = {
  135. .sources = clkset_moutcore_list,
  136. .nr_sources = ARRAY_SIZE(clkset_moutcore_list),
  137. };
  138. static struct clksrc_clk clk_moutcore = {
  139. .clk = {
  140. .name = "moutcore",
  141. .id = -1,
  142. },
  143. .sources = &clkset_moutcore,
  144. .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 16, .size = 1 },
  145. };
  146. static struct clksrc_clk clk_coreclk = {
  147. .clk = {
  148. .name = "core_clk",
  149. .id = -1,
  150. .parent = &clk_moutcore.clk,
  151. },
  152. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 0, .size = 3 },
  153. };
  154. static struct clksrc_clk clk_armclk = {
  155. .clk = {
  156. .name = "armclk",
  157. .id = -1,
  158. .parent = &clk_coreclk.clk,
  159. },
  160. };
  161. static struct clksrc_clk clk_aclk_corem0 = {
  162. .clk = {
  163. .name = "aclk_corem0",
  164. .id = -1,
  165. .parent = &clk_coreclk.clk,
  166. },
  167. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
  168. };
  169. static struct clksrc_clk clk_aclk_cores = {
  170. .clk = {
  171. .name = "aclk_cores",
  172. .id = -1,
  173. .parent = &clk_coreclk.clk,
  174. },
  175. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
  176. };
  177. static struct clksrc_clk clk_aclk_corem1 = {
  178. .clk = {
  179. .name = "aclk_corem1",
  180. .id = -1,
  181. .parent = &clk_coreclk.clk,
  182. },
  183. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 8, .size = 3 },
  184. };
  185. static struct clksrc_clk clk_periphclk = {
  186. .clk = {
  187. .name = "periphclk",
  188. .id = -1,
  189. .parent = &clk_coreclk.clk,
  190. },
  191. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 12, .size = 3 },
  192. };
  193. /* Core list of CMU_CORE side */
  194. static struct clk *clkset_corebus_list[] = {
  195. [0] = &clk_mout_mpll.clk,
  196. [1] = &clk_sclk_apll.clk,
  197. };
  198. static struct clksrc_sources clkset_mout_corebus = {
  199. .sources = clkset_corebus_list,
  200. .nr_sources = ARRAY_SIZE(clkset_corebus_list),
  201. };
  202. static struct clksrc_clk clk_mout_corebus = {
  203. .clk = {
  204. .name = "mout_corebus",
  205. .id = -1,
  206. },
  207. .sources = &clkset_mout_corebus,
  208. .reg_src = { .reg = S5P_CLKSRC_CORE, .shift = 4, .size = 1 },
  209. };
  210. static struct clksrc_clk clk_sclk_dmc = {
  211. .clk = {
  212. .name = "sclk_dmc",
  213. .id = -1,
  214. .parent = &clk_mout_corebus.clk,
  215. },
  216. .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 12, .size = 3 },
  217. };
  218. static struct clksrc_clk clk_aclk_cored = {
  219. .clk = {
  220. .name = "aclk_cored",
  221. .id = -1,
  222. .parent = &clk_sclk_dmc.clk,
  223. },
  224. .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 16, .size = 3 },
  225. };
  226. static struct clksrc_clk clk_aclk_corep = {
  227. .clk = {
  228. .name = "aclk_corep",
  229. .id = -1,
  230. .parent = &clk_aclk_cored.clk,
  231. },
  232. .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 20, .size = 3 },
  233. };
  234. static struct clksrc_clk clk_aclk_acp = {
  235. .clk = {
  236. .name = "aclk_acp",
  237. .id = -1,
  238. .parent = &clk_mout_corebus.clk,
  239. },
  240. .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 0, .size = 3 },
  241. };
  242. static struct clksrc_clk clk_pclk_acp = {
  243. .clk = {
  244. .name = "pclk_acp",
  245. .id = -1,
  246. .parent = &clk_aclk_acp.clk,
  247. },
  248. .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 4, .size = 3 },
  249. };
  250. /* Core list of CMU_TOP side */
  251. static struct clk *clkset_aclk_top_list[] = {
  252. [0] = &clk_mout_mpll.clk,
  253. [1] = &clk_sclk_apll.clk,
  254. };
  255. static struct clksrc_sources clkset_aclk = {
  256. .sources = clkset_aclk_top_list,
  257. .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
  258. };
  259. static struct clksrc_clk clk_aclk_200 = {
  260. .clk = {
  261. .name = "aclk_200",
  262. .id = -1,
  263. },
  264. .sources = &clkset_aclk,
  265. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 12, .size = 1 },
  266. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 0, .size = 3 },
  267. };
  268. static struct clksrc_clk clk_aclk_100 = {
  269. .clk = {
  270. .name = "aclk_100",
  271. .id = -1,
  272. },
  273. .sources = &clkset_aclk,
  274. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 16, .size = 1 },
  275. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 4, .size = 4 },
  276. };
  277. static struct clksrc_clk clk_aclk_160 = {
  278. .clk = {
  279. .name = "aclk_160",
  280. .id = -1,
  281. },
  282. .sources = &clkset_aclk,
  283. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 20, .size = 1 },
  284. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 8, .size = 3 },
  285. };
  286. static struct clksrc_clk clk_aclk_133 = {
  287. .clk = {
  288. .name = "aclk_133",
  289. .id = -1,
  290. },
  291. .sources = &clkset_aclk,
  292. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 24, .size = 1 },
  293. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 12, .size = 3 },
  294. };
  295. static struct clk *clkset_vpllsrc_list[] = {
  296. [0] = &clk_fin_vpll,
  297. [1] = &clk_sclk_hdmi27m,
  298. };
  299. static struct clksrc_sources clkset_vpllsrc = {
  300. .sources = clkset_vpllsrc_list,
  301. .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
  302. };
  303. static struct clksrc_clk clk_vpllsrc = {
  304. .clk = {
  305. .name = "vpll_src",
  306. .id = -1,
  307. .enable = s5pv310_clksrc_mask_top_ctrl,
  308. .ctrlbit = (1 << 0),
  309. },
  310. .sources = &clkset_vpllsrc,
  311. .reg_src = { .reg = S5P_CLKSRC_TOP1, .shift = 0, .size = 1 },
  312. };
  313. static struct clk *clkset_sclk_vpll_list[] = {
  314. [0] = &clk_vpllsrc.clk,
  315. [1] = &clk_fout_vpll,
  316. };
  317. static struct clksrc_sources clkset_sclk_vpll = {
  318. .sources = clkset_sclk_vpll_list,
  319. .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
  320. };
  321. static struct clksrc_clk clk_sclk_vpll = {
  322. .clk = {
  323. .name = "sclk_vpll",
  324. .id = -1,
  325. },
  326. .sources = &clkset_sclk_vpll,
  327. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 8, .size = 1 },
  328. };
  329. static struct clk init_clocks_disable[] = {
  330. {
  331. .name = "timers",
  332. .id = -1,
  333. .parent = &clk_aclk_100.clk,
  334. .enable = s5pv310_clk_ip_peril_ctrl,
  335. .ctrlbit = (1<<24),
  336. }, {
  337. .name = "csis",
  338. .id = 0,
  339. .enable = s5pv310_clk_ip_cam_ctrl,
  340. .ctrlbit = (1 << 4),
  341. }, {
  342. .name = "csis",
  343. .id = 1,
  344. .enable = s5pv310_clk_ip_cam_ctrl,
  345. .ctrlbit = (1 << 5),
  346. }, {
  347. .name = "fimc",
  348. .id = 0,
  349. .enable = s5pv310_clk_ip_cam_ctrl,
  350. .ctrlbit = (1 << 0),
  351. }, {
  352. .name = "fimc",
  353. .id = 1,
  354. .enable = s5pv310_clk_ip_cam_ctrl,
  355. .ctrlbit = (1 << 1),
  356. }, {
  357. .name = "fimc",
  358. .id = 2,
  359. .enable = s5pv310_clk_ip_cam_ctrl,
  360. .ctrlbit = (1 << 2),
  361. }, {
  362. .name = "fimc",
  363. .id = 3,
  364. .enable = s5pv310_clk_ip_cam_ctrl,
  365. .ctrlbit = (1 << 3),
  366. }, {
  367. .name = "fimd",
  368. .id = 0,
  369. .enable = s5pv310_clk_ip_lcd0_ctrl,
  370. .ctrlbit = (1 << 0),
  371. }, {
  372. .name = "fimd",
  373. .id = 1,
  374. .enable = s5pv310_clk_ip_lcd1_ctrl,
  375. .ctrlbit = (1 << 0),
  376. }, {
  377. .name = "hsmmc",
  378. .id = 0,
  379. .parent = &clk_aclk_133.clk,
  380. .enable = s5pv310_clk_ip_fsys_ctrl,
  381. .ctrlbit = (1 << 5),
  382. }, {
  383. .name = "hsmmc",
  384. .id = 1,
  385. .parent = &clk_aclk_133.clk,
  386. .enable = s5pv310_clk_ip_fsys_ctrl,
  387. .ctrlbit = (1 << 6),
  388. }, {
  389. .name = "hsmmc",
  390. .id = 2,
  391. .parent = &clk_aclk_133.clk,
  392. .enable = s5pv310_clk_ip_fsys_ctrl,
  393. .ctrlbit = (1 << 7),
  394. }, {
  395. .name = "hsmmc",
  396. .id = 3,
  397. .parent = &clk_aclk_133.clk,
  398. .enable = s5pv310_clk_ip_fsys_ctrl,
  399. .ctrlbit = (1 << 8),
  400. }, {
  401. .name = "hsmmc",
  402. .id = 4,
  403. .parent = &clk_aclk_133.clk,
  404. .enable = s5pv310_clk_ip_fsys_ctrl,
  405. .ctrlbit = (1 << 9),
  406. }, {
  407. .name = "sata",
  408. .id = -1,
  409. .enable = s5pv310_clk_ip_fsys_ctrl,
  410. .ctrlbit = (1 << 10),
  411. }, {
  412. .name = "adc",
  413. .id = -1,
  414. .enable = s5pv310_clk_ip_peril_ctrl,
  415. .ctrlbit = (1 << 15),
  416. }, {
  417. .name = "rtc",
  418. .id = -1,
  419. .enable = s5pv310_clk_ip_perir_ctrl,
  420. .ctrlbit = (1 << 15),
  421. }, {
  422. .name = "watchdog",
  423. .id = -1,
  424. .enable = s5pv310_clk_ip_perir_ctrl,
  425. .ctrlbit = (1 << 14),
  426. }, {
  427. .name = "usbhost",
  428. .id = -1,
  429. .enable = s5pv310_clk_ip_fsys_ctrl ,
  430. .ctrlbit = (1 << 12),
  431. }, {
  432. .name = "otg",
  433. .id = -1,
  434. .enable = s5pv310_clk_ip_fsys_ctrl,
  435. .ctrlbit = (1 << 13),
  436. }, {
  437. .name = "spi",
  438. .id = 0,
  439. .enable = s5pv310_clk_ip_peril_ctrl,
  440. .ctrlbit = (1 << 16),
  441. }, {
  442. .name = "spi",
  443. .id = 1,
  444. .enable = s5pv310_clk_ip_peril_ctrl,
  445. .ctrlbit = (1 << 17),
  446. }, {
  447. .name = "spi",
  448. .id = 2,
  449. .enable = s5pv310_clk_ip_peril_ctrl,
  450. .ctrlbit = (1 << 18),
  451. }, {
  452. .name = "fimg2d",
  453. .id = -1,
  454. .enable = s5pv310_clk_ip_image_ctrl,
  455. .ctrlbit = (1 << 0),
  456. }, {
  457. .name = "i2c",
  458. .id = 0,
  459. .parent = &clk_aclk_100.clk,
  460. .enable = s5pv310_clk_ip_peril_ctrl,
  461. .ctrlbit = (1 << 6),
  462. }, {
  463. .name = "i2c",
  464. .id = 1,
  465. .parent = &clk_aclk_100.clk,
  466. .enable = s5pv310_clk_ip_peril_ctrl,
  467. .ctrlbit = (1 << 7),
  468. }, {
  469. .name = "i2c",
  470. .id = 2,
  471. .parent = &clk_aclk_100.clk,
  472. .enable = s5pv310_clk_ip_peril_ctrl,
  473. .ctrlbit = (1 << 8),
  474. }, {
  475. .name = "i2c",
  476. .id = 3,
  477. .parent = &clk_aclk_100.clk,
  478. .enable = s5pv310_clk_ip_peril_ctrl,
  479. .ctrlbit = (1 << 9),
  480. }, {
  481. .name = "i2c",
  482. .id = 4,
  483. .parent = &clk_aclk_100.clk,
  484. .enable = s5pv310_clk_ip_peril_ctrl,
  485. .ctrlbit = (1 << 10),
  486. }, {
  487. .name = "i2c",
  488. .id = 5,
  489. .parent = &clk_aclk_100.clk,
  490. .enable = s5pv310_clk_ip_peril_ctrl,
  491. .ctrlbit = (1 << 11),
  492. }, {
  493. .name = "i2c",
  494. .id = 6,
  495. .parent = &clk_aclk_100.clk,
  496. .enable = s5pv310_clk_ip_peril_ctrl,
  497. .ctrlbit = (1 << 12),
  498. }, {
  499. .name = "i2c",
  500. .id = 7,
  501. .parent = &clk_aclk_100.clk,
  502. .enable = s5pv310_clk_ip_peril_ctrl,
  503. .ctrlbit = (1 << 13),
  504. },
  505. };
  506. static struct clk init_clocks[] = {
  507. {
  508. .name = "uart",
  509. .id = 0,
  510. .enable = s5pv310_clk_ip_peril_ctrl,
  511. .ctrlbit = (1 << 0),
  512. }, {
  513. .name = "uart",
  514. .id = 1,
  515. .enable = s5pv310_clk_ip_peril_ctrl,
  516. .ctrlbit = (1 << 1),
  517. }, {
  518. .name = "uart",
  519. .id = 2,
  520. .enable = s5pv310_clk_ip_peril_ctrl,
  521. .ctrlbit = (1 << 2),
  522. }, {
  523. .name = "uart",
  524. .id = 3,
  525. .enable = s5pv310_clk_ip_peril_ctrl,
  526. .ctrlbit = (1 << 3),
  527. }, {
  528. .name = "uart",
  529. .id = 4,
  530. .enable = s5pv310_clk_ip_peril_ctrl,
  531. .ctrlbit = (1 << 4),
  532. }, {
  533. .name = "uart",
  534. .id = 5,
  535. .enable = s5pv310_clk_ip_peril_ctrl,
  536. .ctrlbit = (1 << 5),
  537. }
  538. };
  539. static struct clk *clkset_group_list[] = {
  540. [0] = &clk_ext_xtal_mux,
  541. [1] = &clk_xusbxti,
  542. [2] = &clk_sclk_hdmi27m,
  543. [3] = &clk_sclk_usbphy0,
  544. [4] = &clk_sclk_usbphy1,
  545. [5] = &clk_sclk_hdmiphy,
  546. [6] = &clk_mout_mpll.clk,
  547. [7] = &clk_mout_epll.clk,
  548. [8] = &clk_sclk_vpll.clk,
  549. };
  550. static struct clksrc_sources clkset_group = {
  551. .sources = clkset_group_list,
  552. .nr_sources = ARRAY_SIZE(clkset_group_list),
  553. };
  554. static struct clk *clkset_mout_g2d0_list[] = {
  555. [0] = &clk_mout_mpll.clk,
  556. [1] = &clk_sclk_apll.clk,
  557. };
  558. static struct clksrc_sources clkset_mout_g2d0 = {
  559. .sources = clkset_mout_g2d0_list,
  560. .nr_sources = ARRAY_SIZE(clkset_mout_g2d0_list),
  561. };
  562. static struct clksrc_clk clk_mout_g2d0 = {
  563. .clk = {
  564. .name = "mout_g2d0",
  565. .id = -1,
  566. },
  567. .sources = &clkset_mout_g2d0,
  568. .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 0, .size = 1 },
  569. };
  570. static struct clk *clkset_mout_g2d1_list[] = {
  571. [0] = &clk_mout_epll.clk,
  572. [1] = &clk_sclk_vpll.clk,
  573. };
  574. static struct clksrc_sources clkset_mout_g2d1 = {
  575. .sources = clkset_mout_g2d1_list,
  576. .nr_sources = ARRAY_SIZE(clkset_mout_g2d1_list),
  577. };
  578. static struct clksrc_clk clk_mout_g2d1 = {
  579. .clk = {
  580. .name = "mout_g2d1",
  581. .id = -1,
  582. },
  583. .sources = &clkset_mout_g2d1,
  584. .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 4, .size = 1 },
  585. };
  586. static struct clk *clkset_mout_g2d_list[] = {
  587. [0] = &clk_mout_g2d0.clk,
  588. [1] = &clk_mout_g2d1.clk,
  589. };
  590. static struct clksrc_sources clkset_mout_g2d = {
  591. .sources = clkset_mout_g2d_list,
  592. .nr_sources = ARRAY_SIZE(clkset_mout_g2d_list),
  593. };
  594. static struct clksrc_clk clk_dout_mmc0 = {
  595. .clk = {
  596. .name = "dout_mmc0",
  597. .id = -1,
  598. },
  599. .sources = &clkset_group,
  600. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 0, .size = 4 },
  601. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 0, .size = 4 },
  602. };
  603. static struct clksrc_clk clk_dout_mmc1 = {
  604. .clk = {
  605. .name = "dout_mmc1",
  606. .id = -1,
  607. },
  608. .sources = &clkset_group,
  609. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 4, .size = 4 },
  610. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 16, .size = 4 },
  611. };
  612. static struct clksrc_clk clk_dout_mmc2 = {
  613. .clk = {
  614. .name = "dout_mmc2",
  615. .id = -1,
  616. },
  617. .sources = &clkset_group,
  618. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 8, .size = 4 },
  619. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 0, .size = 4 },
  620. };
  621. static struct clksrc_clk clk_dout_mmc3 = {
  622. .clk = {
  623. .name = "dout_mmc3",
  624. .id = -1,
  625. },
  626. .sources = &clkset_group,
  627. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 12, .size = 4 },
  628. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 16, .size = 4 },
  629. };
  630. static struct clksrc_clk clk_dout_mmc4 = {
  631. .clk = {
  632. .name = "dout_mmc4",
  633. .id = -1,
  634. },
  635. .sources = &clkset_group,
  636. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 16, .size = 4 },
  637. .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 0, .size = 4 },
  638. };
  639. static struct clksrc_clk clksrcs[] = {
  640. {
  641. .clk = {
  642. .name = "uclk1",
  643. .id = 0,
  644. .enable = s5pv310_clksrc_mask_peril0_ctrl,
  645. .ctrlbit = (1 << 0),
  646. },
  647. .sources = &clkset_group,
  648. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 0, .size = 4 },
  649. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 0, .size = 4 },
  650. }, {
  651. .clk = {
  652. .name = "uclk1",
  653. .id = 1,
  654. .enable = s5pv310_clksrc_mask_peril0_ctrl,
  655. .ctrlbit = (1 << 4),
  656. },
  657. .sources = &clkset_group,
  658. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 4, .size = 4 },
  659. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 4, .size = 4 },
  660. }, {
  661. .clk = {
  662. .name = "uclk1",
  663. .id = 2,
  664. .enable = s5pv310_clksrc_mask_peril0_ctrl,
  665. .ctrlbit = (1 << 8),
  666. },
  667. .sources = &clkset_group,
  668. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 8, .size = 4 },
  669. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 8, .size = 4 },
  670. }, {
  671. .clk = {
  672. .name = "uclk1",
  673. .id = 3,
  674. .enable = s5pv310_clksrc_mask_peril0_ctrl,
  675. .ctrlbit = (1 << 12),
  676. },
  677. .sources = &clkset_group,
  678. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 12, .size = 4 },
  679. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 12, .size = 4 },
  680. }, {
  681. .clk = {
  682. .name = "sclk_pwm",
  683. .id = -1,
  684. .enable = s5pv310_clksrc_mask_peril0_ctrl,
  685. .ctrlbit = (1 << 24),
  686. },
  687. .sources = &clkset_group,
  688. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 24, .size = 4 },
  689. .reg_div = { .reg = S5P_CLKDIV_PERIL3, .shift = 0, .size = 4 },
  690. }, {
  691. .clk = {
  692. .name = "sclk_csis",
  693. .id = 0,
  694. .enable = s5pv310_clksrc_mask_cam_ctrl,
  695. .ctrlbit = (1 << 24),
  696. },
  697. .sources = &clkset_group,
  698. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 24, .size = 4 },
  699. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 24, .size = 4 },
  700. }, {
  701. .clk = {
  702. .name = "sclk_csis",
  703. .id = 1,
  704. .enable = s5pv310_clksrc_mask_cam_ctrl,
  705. .ctrlbit = (1 << 28),
  706. },
  707. .sources = &clkset_group,
  708. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 28, .size = 4 },
  709. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 28, .size = 4 },
  710. }, {
  711. .clk = {
  712. .name = "sclk_cam",
  713. .id = 0,
  714. .enable = s5pv310_clksrc_mask_cam_ctrl,
  715. .ctrlbit = (1 << 16),
  716. },
  717. .sources = &clkset_group,
  718. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 16, .size = 4 },
  719. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 16, .size = 4 },
  720. }, {
  721. .clk = {
  722. .name = "sclk_cam",
  723. .id = 1,
  724. .enable = s5pv310_clksrc_mask_cam_ctrl,
  725. .ctrlbit = (1 << 20),
  726. },
  727. .sources = &clkset_group,
  728. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 20, .size = 4 },
  729. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 20, .size = 4 },
  730. }, {
  731. .clk = {
  732. .name = "sclk_fimc",
  733. .id = 0,
  734. .enable = s5pv310_clksrc_mask_cam_ctrl,
  735. .ctrlbit = (1 << 0),
  736. },
  737. .sources = &clkset_group,
  738. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 0, .size = 4 },
  739. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 0, .size = 4 },
  740. }, {
  741. .clk = {
  742. .name = "sclk_fimc",
  743. .id = 1,
  744. .enable = s5pv310_clksrc_mask_cam_ctrl,
  745. .ctrlbit = (1 << 4),
  746. },
  747. .sources = &clkset_group,
  748. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 4, .size = 4 },
  749. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 4, .size = 4 },
  750. }, {
  751. .clk = {
  752. .name = "sclk_fimc",
  753. .id = 2,
  754. .enable = s5pv310_clksrc_mask_cam_ctrl,
  755. .ctrlbit = (1 << 8),
  756. },
  757. .sources = &clkset_group,
  758. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 8, .size = 4 },
  759. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 8, .size = 4 },
  760. }, {
  761. .clk = {
  762. .name = "sclk_fimc",
  763. .id = 3,
  764. .enable = s5pv310_clksrc_mask_cam_ctrl,
  765. .ctrlbit = (1 << 12),
  766. },
  767. .sources = &clkset_group,
  768. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 12, .size = 4 },
  769. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 12, .size = 4 },
  770. }, {
  771. .clk = {
  772. .name = "sclk_fimd",
  773. .id = 0,
  774. .enable = s5pv310_clksrc_mask_lcd0_ctrl,
  775. .ctrlbit = (1 << 0),
  776. },
  777. .sources = &clkset_group,
  778. .reg_src = { .reg = S5P_CLKSRC_LCD0, .shift = 0, .size = 4 },
  779. .reg_div = { .reg = S5P_CLKDIV_LCD0, .shift = 0, .size = 4 },
  780. }, {
  781. .clk = {
  782. .name = "sclk_fimd",
  783. .id = 1,
  784. .enable = s5pv310_clksrc_mask_lcd1_ctrl,
  785. .ctrlbit = (1 << 0),
  786. },
  787. .sources = &clkset_group,
  788. .reg_src = { .reg = S5P_CLKSRC_LCD1, .shift = 0, .size = 4 },
  789. .reg_div = { .reg = S5P_CLKDIV_LCD1, .shift = 0, .size = 4 },
  790. }, {
  791. .clk = {
  792. .name = "sclk_sata",
  793. .id = -1,
  794. .enable = s5pv310_clksrc_mask_fsys_ctrl,
  795. .ctrlbit = (1 << 24),
  796. },
  797. .sources = &clkset_mout_corebus,
  798. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 24, .size = 1 },
  799. .reg_div = { .reg = S5P_CLKDIV_FSYS0, .shift = 20, .size = 4 },
  800. }, {
  801. .clk = {
  802. .name = "sclk_spi",
  803. .id = 0,
  804. .enable = s5pv310_clksrc_mask_peril1_ctrl,
  805. .ctrlbit = (1 << 16),
  806. },
  807. .sources = &clkset_group,
  808. .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 16, .size = 4 },
  809. .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 0, .size = 4 },
  810. }, {
  811. .clk = {
  812. .name = "sclk_spi",
  813. .id = 1,
  814. .enable = s5pv310_clksrc_mask_peril1_ctrl,
  815. .ctrlbit = (1 << 20),
  816. },
  817. .sources = &clkset_group,
  818. .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 20, .size = 4 },
  819. .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 16, .size = 4 },
  820. }, {
  821. .clk = {
  822. .name = "sclk_spi",
  823. .id = 2,
  824. .enable = s5pv310_clksrc_mask_peril1_ctrl,
  825. .ctrlbit = (1 << 24),
  826. },
  827. .sources = &clkset_group,
  828. .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 24, .size = 4 },
  829. .reg_div = { .reg = S5P_CLKDIV_PERIL2, .shift = 0, .size = 4 },
  830. }, {
  831. .clk = {
  832. .name = "sclk_fimg2d",
  833. .id = -1,
  834. },
  835. .sources = &clkset_mout_g2d,
  836. .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 8, .size = 1 },
  837. .reg_div = { .reg = S5P_CLKDIV_IMAGE, .shift = 0, .size = 4 },
  838. }, {
  839. .clk = {
  840. .name = "sclk_mmc",
  841. .id = 0,
  842. .parent = &clk_dout_mmc0.clk,
  843. .enable = s5pv310_clksrc_mask_fsys_ctrl,
  844. .ctrlbit = (1 << 0),
  845. },
  846. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 8, .size = 8 },
  847. }, {
  848. .clk = {
  849. .name = "sclk_mmc",
  850. .id = 1,
  851. .parent = &clk_dout_mmc1.clk,
  852. .enable = s5pv310_clksrc_mask_fsys_ctrl,
  853. .ctrlbit = (1 << 4),
  854. },
  855. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 24, .size = 8 },
  856. }, {
  857. .clk = {
  858. .name = "sclk_mmc",
  859. .id = 2,
  860. .parent = &clk_dout_mmc2.clk,
  861. .enable = s5pv310_clksrc_mask_fsys_ctrl,
  862. .ctrlbit = (1 << 8),
  863. },
  864. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 8, .size = 8 },
  865. }, {
  866. .clk = {
  867. .name = "sclk_mmc",
  868. .id = 3,
  869. .parent = &clk_dout_mmc3.clk,
  870. .enable = s5pv310_clksrc_mask_fsys_ctrl,
  871. .ctrlbit = (1 << 12),
  872. },
  873. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 24, .size = 8 },
  874. }, {
  875. .clk = {
  876. .name = "sclk_mmc",
  877. .id = 4,
  878. .parent = &clk_dout_mmc4.clk,
  879. .enable = s5pv310_clksrc_mask_fsys_ctrl,
  880. .ctrlbit = (1 << 16),
  881. },
  882. .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 8, .size = 8 },
  883. }
  884. };
  885. /* Clock initialization code */
  886. static struct clksrc_clk *sysclks[] = {
  887. &clk_mout_apll,
  888. &clk_sclk_apll,
  889. &clk_mout_epll,
  890. &clk_mout_mpll,
  891. &clk_moutcore,
  892. &clk_coreclk,
  893. &clk_armclk,
  894. &clk_aclk_corem0,
  895. &clk_aclk_cores,
  896. &clk_aclk_corem1,
  897. &clk_periphclk,
  898. &clk_mout_corebus,
  899. &clk_sclk_dmc,
  900. &clk_aclk_cored,
  901. &clk_aclk_corep,
  902. &clk_aclk_acp,
  903. &clk_pclk_acp,
  904. &clk_vpllsrc,
  905. &clk_sclk_vpll,
  906. &clk_aclk_200,
  907. &clk_aclk_100,
  908. &clk_aclk_160,
  909. &clk_aclk_133,
  910. &clk_dout_mmc0,
  911. &clk_dout_mmc1,
  912. &clk_dout_mmc2,
  913. &clk_dout_mmc3,
  914. &clk_dout_mmc4,
  915. };
  916. void __init_or_cpufreq s5pv310_setup_clocks(void)
  917. {
  918. struct clk *xtal_clk;
  919. unsigned long apll;
  920. unsigned long mpll;
  921. unsigned long epll;
  922. unsigned long vpll;
  923. unsigned long vpllsrc;
  924. unsigned long xtal;
  925. unsigned long armclk;
  926. unsigned long sclk_dmc;
  927. unsigned long aclk_200;
  928. unsigned long aclk_100;
  929. unsigned long aclk_160;
  930. unsigned long aclk_133;
  931. unsigned int ptr;
  932. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  933. xtal_clk = clk_get(NULL, "xtal");
  934. BUG_ON(IS_ERR(xtal_clk));
  935. xtal = clk_get_rate(xtal_clk);
  936. clk_put(xtal_clk);
  937. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  938. apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON0), pll_4508);
  939. mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON0), pll_4508);
  940. epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON0),
  941. __raw_readl(S5P_EPLL_CON1), pll_4600);
  942. vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
  943. vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
  944. __raw_readl(S5P_VPLL_CON1), pll_4650);
  945. clk_fout_apll.rate = apll;
  946. clk_fout_mpll.rate = mpll;
  947. clk_fout_epll.rate = epll;
  948. clk_fout_vpll.rate = vpll;
  949. printk(KERN_INFO "S5PV310: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
  950. apll, mpll, epll, vpll);
  951. armclk = clk_get_rate(&clk_armclk.clk);
  952. sclk_dmc = clk_get_rate(&clk_sclk_dmc.clk);
  953. aclk_200 = clk_get_rate(&clk_aclk_200.clk);
  954. aclk_100 = clk_get_rate(&clk_aclk_100.clk);
  955. aclk_160 = clk_get_rate(&clk_aclk_160.clk);
  956. aclk_133 = clk_get_rate(&clk_aclk_133.clk);
  957. printk(KERN_INFO "S5PV310: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
  958. "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
  959. armclk, sclk_dmc, aclk_200,
  960. aclk_100, aclk_160, aclk_133);
  961. clk_f.rate = armclk;
  962. clk_h.rate = sclk_dmc;
  963. clk_p.rate = aclk_100;
  964. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  965. s3c_set_clksrc(&clksrcs[ptr], true);
  966. }
  967. static struct clk *clks[] __initdata = {
  968. /* Nothing here yet */
  969. };
  970. void __init s5pv310_register_clocks(void)
  971. {
  972. struct clk *clkp;
  973. int ret;
  974. int ptr;
  975. ret = s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  976. if (ret > 0)
  977. printk(KERN_ERR "Failed to register %u clocks\n", ret);
  978. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  979. s3c_register_clksrc(sysclks[ptr], 1);
  980. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  981. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  982. clkp = init_clocks_disable;
  983. for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
  984. ret = s3c24xx_register_clock(clkp);
  985. if (ret < 0) {
  986. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  987. clkp->name, ret);
  988. }
  989. (clkp->enable)(clkp, 0);
  990. }
  991. s3c_pwmclk_init();
  992. }