clock.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248
  1. /* linux/arch/arm/mach-s5pv210/clock.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5PV210 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/io.h>
  21. #include <mach/map.h>
  22. #include <plat/cpu-freq.h>
  23. #include <mach/regs-clock.h>
  24. #include <plat/clock.h>
  25. #include <plat/cpu.h>
  26. #include <plat/pll.h>
  27. #include <plat/s5p-clock.h>
  28. #include <plat/clock-clksrc.h>
  29. #include <plat/s5pv210.h>
  30. static unsigned long xtal;
  31. static struct clksrc_clk clk_mout_apll = {
  32. .clk = {
  33. .name = "mout_apll",
  34. .id = -1,
  35. },
  36. .sources = &clk_src_apll,
  37. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 0, .size = 1 },
  38. };
  39. static struct clksrc_clk clk_mout_epll = {
  40. .clk = {
  41. .name = "mout_epll",
  42. .id = -1,
  43. },
  44. .sources = &clk_src_epll,
  45. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 8, .size = 1 },
  46. };
  47. static struct clksrc_clk clk_mout_mpll = {
  48. .clk = {
  49. .name = "mout_mpll",
  50. .id = -1,
  51. },
  52. .sources = &clk_src_mpll,
  53. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 4, .size = 1 },
  54. };
  55. static struct clk *clkset_armclk_list[] = {
  56. [0] = &clk_mout_apll.clk,
  57. [1] = &clk_mout_mpll.clk,
  58. };
  59. static struct clksrc_sources clkset_armclk = {
  60. .sources = clkset_armclk_list,
  61. .nr_sources = ARRAY_SIZE(clkset_armclk_list),
  62. };
  63. static struct clksrc_clk clk_armclk = {
  64. .clk = {
  65. .name = "armclk",
  66. .id = -1,
  67. },
  68. .sources = &clkset_armclk,
  69. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 16, .size = 1 },
  70. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 0, .size = 3 },
  71. };
  72. static struct clksrc_clk clk_hclk_msys = {
  73. .clk = {
  74. .name = "hclk_msys",
  75. .id = -1,
  76. .parent = &clk_armclk.clk,
  77. },
  78. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 8, .size = 3 },
  79. };
  80. static struct clksrc_clk clk_pclk_msys = {
  81. .clk = {
  82. .name = "pclk_msys",
  83. .id = -1,
  84. .parent = &clk_hclk_msys.clk,
  85. },
  86. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 12, .size = 3 },
  87. };
  88. static struct clksrc_clk clk_sclk_a2m = {
  89. .clk = {
  90. .name = "sclk_a2m",
  91. .id = -1,
  92. .parent = &clk_mout_apll.clk,
  93. },
  94. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 4, .size = 3 },
  95. };
  96. static struct clk *clkset_hclk_sys_list[] = {
  97. [0] = &clk_mout_mpll.clk,
  98. [1] = &clk_sclk_a2m.clk,
  99. };
  100. static struct clksrc_sources clkset_hclk_sys = {
  101. .sources = clkset_hclk_sys_list,
  102. .nr_sources = ARRAY_SIZE(clkset_hclk_sys_list),
  103. };
  104. static struct clksrc_clk clk_hclk_dsys = {
  105. .clk = {
  106. .name = "hclk_dsys",
  107. .id = -1,
  108. },
  109. .sources = &clkset_hclk_sys,
  110. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 20, .size = 1 },
  111. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 16, .size = 4 },
  112. };
  113. static struct clksrc_clk clk_pclk_dsys = {
  114. .clk = {
  115. .name = "pclk_dsys",
  116. .id = -1,
  117. .parent = &clk_hclk_dsys.clk,
  118. },
  119. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 20, .size = 3 },
  120. };
  121. static struct clksrc_clk clk_hclk_psys = {
  122. .clk = {
  123. .name = "hclk_psys",
  124. .id = -1,
  125. },
  126. .sources = &clkset_hclk_sys,
  127. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 24, .size = 1 },
  128. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 24, .size = 4 },
  129. };
  130. static struct clksrc_clk clk_pclk_psys = {
  131. .clk = {
  132. .name = "pclk_psys",
  133. .id = -1,
  134. .parent = &clk_hclk_psys.clk,
  135. },
  136. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 28, .size = 3 },
  137. };
  138. static int s5pv210_clk_ip0_ctrl(struct clk *clk, int enable)
  139. {
  140. return s5p_gatectrl(S5P_CLKGATE_IP0, clk, enable);
  141. }
  142. static int s5pv210_clk_ip1_ctrl(struct clk *clk, int enable)
  143. {
  144. return s5p_gatectrl(S5P_CLKGATE_IP1, clk, enable);
  145. }
  146. static int s5pv210_clk_ip2_ctrl(struct clk *clk, int enable)
  147. {
  148. return s5p_gatectrl(S5P_CLKGATE_IP2, clk, enable);
  149. }
  150. static int s5pv210_clk_ip3_ctrl(struct clk *clk, int enable)
  151. {
  152. return s5p_gatectrl(S5P_CLKGATE_IP3, clk, enable);
  153. }
  154. static int s5pv210_clk_mask0_ctrl(struct clk *clk, int enable)
  155. {
  156. return s5p_gatectrl(S5P_CLK_SRC_MASK0, clk, enable);
  157. }
  158. static int s5pv210_clk_mask1_ctrl(struct clk *clk, int enable)
  159. {
  160. return s5p_gatectrl(S5P_CLK_SRC_MASK1, clk, enable);
  161. }
  162. static struct clk clk_sclk_hdmi27m = {
  163. .name = "sclk_hdmi27m",
  164. .id = -1,
  165. .rate = 27000000,
  166. };
  167. static struct clk clk_sclk_hdmiphy = {
  168. .name = "sclk_hdmiphy",
  169. .id = -1,
  170. };
  171. static struct clk clk_sclk_usbphy0 = {
  172. .name = "sclk_usbphy0",
  173. .id = -1,
  174. };
  175. static struct clk clk_sclk_usbphy1 = {
  176. .name = "sclk_usbphy1",
  177. .id = -1,
  178. };
  179. static struct clk clk_pcmcdclk0 = {
  180. .name = "pcmcdclk",
  181. .id = -1,
  182. };
  183. static struct clk clk_pcmcdclk1 = {
  184. .name = "pcmcdclk",
  185. .id = -1,
  186. };
  187. static struct clk clk_pcmcdclk2 = {
  188. .name = "pcmcdclk",
  189. .id = -1,
  190. };
  191. static struct clk *clkset_vpllsrc_list[] = {
  192. [0] = &clk_fin_vpll,
  193. [1] = &clk_sclk_hdmi27m,
  194. };
  195. static struct clksrc_sources clkset_vpllsrc = {
  196. .sources = clkset_vpllsrc_list,
  197. .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
  198. };
  199. static struct clksrc_clk clk_vpllsrc = {
  200. .clk = {
  201. .name = "vpll_src",
  202. .id = -1,
  203. .enable = s5pv210_clk_mask0_ctrl,
  204. .ctrlbit = (1 << 7),
  205. },
  206. .sources = &clkset_vpllsrc,
  207. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 28, .size = 1 },
  208. };
  209. static struct clk *clkset_sclk_vpll_list[] = {
  210. [0] = &clk_vpllsrc.clk,
  211. [1] = &clk_fout_vpll,
  212. };
  213. static struct clksrc_sources clkset_sclk_vpll = {
  214. .sources = clkset_sclk_vpll_list,
  215. .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
  216. };
  217. static struct clksrc_clk clk_sclk_vpll = {
  218. .clk = {
  219. .name = "sclk_vpll",
  220. .id = -1,
  221. },
  222. .sources = &clkset_sclk_vpll,
  223. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 12, .size = 1 },
  224. };
  225. static struct clk *clkset_moutdmc0src_list[] = {
  226. [0] = &clk_sclk_a2m.clk,
  227. [1] = &clk_mout_mpll.clk,
  228. [2] = NULL,
  229. [3] = NULL,
  230. };
  231. static struct clksrc_sources clkset_moutdmc0src = {
  232. .sources = clkset_moutdmc0src_list,
  233. .nr_sources = ARRAY_SIZE(clkset_moutdmc0src_list),
  234. };
  235. static struct clksrc_clk clk_mout_dmc0 = {
  236. .clk = {
  237. .name = "mout_dmc0",
  238. .id = -1,
  239. },
  240. .sources = &clkset_moutdmc0src,
  241. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 24, .size = 2 },
  242. };
  243. static struct clksrc_clk clk_sclk_dmc0 = {
  244. .clk = {
  245. .name = "sclk_dmc0",
  246. .id = -1,
  247. .parent = &clk_mout_dmc0.clk,
  248. },
  249. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 28, .size = 4 },
  250. };
  251. static unsigned long s5pv210_clk_imem_get_rate(struct clk *clk)
  252. {
  253. return clk_get_rate(clk->parent) / 2;
  254. }
  255. static struct clk_ops clk_hclk_imem_ops = {
  256. .get_rate = s5pv210_clk_imem_get_rate,
  257. };
  258. static unsigned long s5pv210_clk_fout_apll_get_rate(struct clk *clk)
  259. {
  260. return s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
  261. }
  262. static struct clk_ops clk_fout_apll_ops = {
  263. .get_rate = s5pv210_clk_fout_apll_get_rate,
  264. };
  265. static struct clk init_clocks_disable[] = {
  266. {
  267. .name = "pdma",
  268. .id = 0,
  269. .parent = &clk_hclk_psys.clk,
  270. .enable = s5pv210_clk_ip0_ctrl,
  271. .ctrlbit = (1 << 3),
  272. }, {
  273. .name = "pdma",
  274. .id = 1,
  275. .parent = &clk_hclk_psys.clk,
  276. .enable = s5pv210_clk_ip0_ctrl,
  277. .ctrlbit = (1 << 4),
  278. }, {
  279. .name = "rot",
  280. .id = -1,
  281. .parent = &clk_hclk_dsys.clk,
  282. .enable = s5pv210_clk_ip0_ctrl,
  283. .ctrlbit = (1<<29),
  284. }, {
  285. .name = "fimc",
  286. .id = 0,
  287. .parent = &clk_hclk_dsys.clk,
  288. .enable = s5pv210_clk_ip0_ctrl,
  289. .ctrlbit = (1 << 24),
  290. }, {
  291. .name = "fimc",
  292. .id = 1,
  293. .parent = &clk_hclk_dsys.clk,
  294. .enable = s5pv210_clk_ip0_ctrl,
  295. .ctrlbit = (1 << 25),
  296. }, {
  297. .name = "fimc",
  298. .id = 2,
  299. .parent = &clk_hclk_dsys.clk,
  300. .enable = s5pv210_clk_ip0_ctrl,
  301. .ctrlbit = (1 << 26),
  302. }, {
  303. .name = "otg",
  304. .id = -1,
  305. .parent = &clk_hclk_psys.clk,
  306. .enable = s5pv210_clk_ip1_ctrl,
  307. .ctrlbit = (1<<16),
  308. }, {
  309. .name = "usb-host",
  310. .id = -1,
  311. .parent = &clk_hclk_psys.clk,
  312. .enable = s5pv210_clk_ip1_ctrl,
  313. .ctrlbit = (1<<17),
  314. }, {
  315. .name = "lcd",
  316. .id = -1,
  317. .parent = &clk_hclk_dsys.clk,
  318. .enable = s5pv210_clk_ip1_ctrl,
  319. .ctrlbit = (1<<0),
  320. }, {
  321. .name = "cfcon",
  322. .id = 0,
  323. .parent = &clk_hclk_psys.clk,
  324. .enable = s5pv210_clk_ip1_ctrl,
  325. .ctrlbit = (1<<25),
  326. }, {
  327. .name = "hsmmc",
  328. .id = 0,
  329. .parent = &clk_hclk_psys.clk,
  330. .enable = s5pv210_clk_ip2_ctrl,
  331. .ctrlbit = (1<<16),
  332. }, {
  333. .name = "hsmmc",
  334. .id = 1,
  335. .parent = &clk_hclk_psys.clk,
  336. .enable = s5pv210_clk_ip2_ctrl,
  337. .ctrlbit = (1<<17),
  338. }, {
  339. .name = "hsmmc",
  340. .id = 2,
  341. .parent = &clk_hclk_psys.clk,
  342. .enable = s5pv210_clk_ip2_ctrl,
  343. .ctrlbit = (1<<18),
  344. }, {
  345. .name = "hsmmc",
  346. .id = 3,
  347. .parent = &clk_hclk_psys.clk,
  348. .enable = s5pv210_clk_ip2_ctrl,
  349. .ctrlbit = (1<<19),
  350. }, {
  351. .name = "systimer",
  352. .id = -1,
  353. .parent = &clk_pclk_psys.clk,
  354. .enable = s5pv210_clk_ip3_ctrl,
  355. .ctrlbit = (1<<16),
  356. }, {
  357. .name = "watchdog",
  358. .id = -1,
  359. .parent = &clk_pclk_psys.clk,
  360. .enable = s5pv210_clk_ip3_ctrl,
  361. .ctrlbit = (1<<22),
  362. }, {
  363. .name = "rtc",
  364. .id = -1,
  365. .parent = &clk_pclk_psys.clk,
  366. .enable = s5pv210_clk_ip3_ctrl,
  367. .ctrlbit = (1<<15),
  368. }, {
  369. .name = "i2c",
  370. .id = 0,
  371. .parent = &clk_pclk_psys.clk,
  372. .enable = s5pv210_clk_ip3_ctrl,
  373. .ctrlbit = (1<<7),
  374. }, {
  375. .name = "i2c",
  376. .id = 1,
  377. .parent = &clk_pclk_psys.clk,
  378. .enable = s5pv210_clk_ip3_ctrl,
  379. .ctrlbit = (1 << 10),
  380. }, {
  381. .name = "i2c",
  382. .id = 2,
  383. .parent = &clk_pclk_psys.clk,
  384. .enable = s5pv210_clk_ip3_ctrl,
  385. .ctrlbit = (1<<9),
  386. }, {
  387. .name = "spi",
  388. .id = 0,
  389. .parent = &clk_pclk_psys.clk,
  390. .enable = s5pv210_clk_ip3_ctrl,
  391. .ctrlbit = (1<<12),
  392. }, {
  393. .name = "spi",
  394. .id = 1,
  395. .parent = &clk_pclk_psys.clk,
  396. .enable = s5pv210_clk_ip3_ctrl,
  397. .ctrlbit = (1<<13),
  398. }, {
  399. .name = "spi",
  400. .id = 2,
  401. .parent = &clk_pclk_psys.clk,
  402. .enable = s5pv210_clk_ip3_ctrl,
  403. .ctrlbit = (1<<14),
  404. }, {
  405. .name = "timers",
  406. .id = -1,
  407. .parent = &clk_pclk_psys.clk,
  408. .enable = s5pv210_clk_ip3_ctrl,
  409. .ctrlbit = (1<<23),
  410. }, {
  411. .name = "adc",
  412. .id = -1,
  413. .parent = &clk_pclk_psys.clk,
  414. .enable = s5pv210_clk_ip3_ctrl,
  415. .ctrlbit = (1<<24),
  416. }, {
  417. .name = "keypad",
  418. .id = -1,
  419. .parent = &clk_pclk_psys.clk,
  420. .enable = s5pv210_clk_ip3_ctrl,
  421. .ctrlbit = (1<<21),
  422. }, {
  423. .name = "i2s_v50",
  424. .id = 0,
  425. .parent = &clk_p,
  426. .enable = s5pv210_clk_ip3_ctrl,
  427. .ctrlbit = (1<<4),
  428. }, {
  429. .name = "i2s_v32",
  430. .id = 0,
  431. .parent = &clk_p,
  432. .enable = s5pv210_clk_ip3_ctrl,
  433. .ctrlbit = (1 << 5),
  434. }, {
  435. .name = "i2s_v32",
  436. .id = 1,
  437. .parent = &clk_p,
  438. .enable = s5pv210_clk_ip3_ctrl,
  439. .ctrlbit = (1 << 6),
  440. }, {
  441. .name = "spdif",
  442. .id = -1,
  443. .parent = &clk_p,
  444. .enable = s5pv210_clk_ip3_ctrl,
  445. .ctrlbit = (1 << 0),
  446. },
  447. };
  448. static struct clk init_clocks[] = {
  449. {
  450. .name = "hclk_imem",
  451. .id = -1,
  452. .parent = &clk_hclk_msys.clk,
  453. .ctrlbit = (1 << 5),
  454. .enable = s5pv210_clk_ip0_ctrl,
  455. .ops = &clk_hclk_imem_ops,
  456. }, {
  457. .name = "uart",
  458. .id = 0,
  459. .parent = &clk_pclk_psys.clk,
  460. .enable = s5pv210_clk_ip3_ctrl,
  461. .ctrlbit = (1 << 17),
  462. }, {
  463. .name = "uart",
  464. .id = 1,
  465. .parent = &clk_pclk_psys.clk,
  466. .enable = s5pv210_clk_ip3_ctrl,
  467. .ctrlbit = (1 << 18),
  468. }, {
  469. .name = "uart",
  470. .id = 2,
  471. .parent = &clk_pclk_psys.clk,
  472. .enable = s5pv210_clk_ip3_ctrl,
  473. .ctrlbit = (1 << 19),
  474. }, {
  475. .name = "uart",
  476. .id = 3,
  477. .parent = &clk_pclk_psys.clk,
  478. .enable = s5pv210_clk_ip3_ctrl,
  479. .ctrlbit = (1 << 20),
  480. },
  481. };
  482. static struct clk *clkset_uart_list[] = {
  483. [6] = &clk_mout_mpll.clk,
  484. [7] = &clk_mout_epll.clk,
  485. };
  486. static struct clksrc_sources clkset_uart = {
  487. .sources = clkset_uart_list,
  488. .nr_sources = ARRAY_SIZE(clkset_uart_list),
  489. };
  490. static struct clk *clkset_group1_list[] = {
  491. [0] = &clk_sclk_a2m.clk,
  492. [1] = &clk_mout_mpll.clk,
  493. [2] = &clk_mout_epll.clk,
  494. [3] = &clk_sclk_vpll.clk,
  495. };
  496. static struct clksrc_sources clkset_group1 = {
  497. .sources = clkset_group1_list,
  498. .nr_sources = ARRAY_SIZE(clkset_group1_list),
  499. };
  500. static struct clk *clkset_sclk_onenand_list[] = {
  501. [0] = &clk_hclk_psys.clk,
  502. [1] = &clk_hclk_dsys.clk,
  503. };
  504. static struct clksrc_sources clkset_sclk_onenand = {
  505. .sources = clkset_sclk_onenand_list,
  506. .nr_sources = ARRAY_SIZE(clkset_sclk_onenand_list),
  507. };
  508. static struct clk *clkset_sclk_dac_list[] = {
  509. [0] = &clk_sclk_vpll.clk,
  510. [1] = &clk_sclk_hdmiphy,
  511. };
  512. static struct clksrc_sources clkset_sclk_dac = {
  513. .sources = clkset_sclk_dac_list,
  514. .nr_sources = ARRAY_SIZE(clkset_sclk_dac_list),
  515. };
  516. static struct clksrc_clk clk_sclk_dac = {
  517. .clk = {
  518. .name = "sclk_dac",
  519. .id = -1,
  520. .enable = s5pv210_clk_mask0_ctrl,
  521. .ctrlbit = (1 << 2),
  522. },
  523. .sources = &clkset_sclk_dac,
  524. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 8, .size = 1 },
  525. };
  526. static struct clksrc_clk clk_sclk_pixel = {
  527. .clk = {
  528. .name = "sclk_pixel",
  529. .id = -1,
  530. .parent = &clk_sclk_vpll.clk,
  531. },
  532. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 0, .size = 4},
  533. };
  534. static struct clk *clkset_sclk_hdmi_list[] = {
  535. [0] = &clk_sclk_pixel.clk,
  536. [1] = &clk_sclk_hdmiphy,
  537. };
  538. static struct clksrc_sources clkset_sclk_hdmi = {
  539. .sources = clkset_sclk_hdmi_list,
  540. .nr_sources = ARRAY_SIZE(clkset_sclk_hdmi_list),
  541. };
  542. static struct clksrc_clk clk_sclk_hdmi = {
  543. .clk = {
  544. .name = "sclk_hdmi",
  545. .id = -1,
  546. .enable = s5pv210_clk_mask0_ctrl,
  547. .ctrlbit = (1 << 0),
  548. },
  549. .sources = &clkset_sclk_hdmi,
  550. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 0, .size = 1 },
  551. };
  552. static struct clk *clkset_sclk_mixer_list[] = {
  553. [0] = &clk_sclk_dac.clk,
  554. [1] = &clk_sclk_hdmi.clk,
  555. };
  556. static struct clksrc_sources clkset_sclk_mixer = {
  557. .sources = clkset_sclk_mixer_list,
  558. .nr_sources = ARRAY_SIZE(clkset_sclk_mixer_list),
  559. };
  560. static struct clk *clkset_sclk_audio0_list[] = {
  561. [0] = &clk_ext_xtal_mux,
  562. [1] = &clk_pcmcdclk0,
  563. [2] = &clk_sclk_hdmi27m,
  564. [3] = &clk_sclk_usbphy0,
  565. [4] = &clk_sclk_usbphy1,
  566. [5] = &clk_sclk_hdmiphy,
  567. [6] = &clk_mout_mpll.clk,
  568. [7] = &clk_mout_epll.clk,
  569. [8] = &clk_sclk_vpll.clk,
  570. };
  571. static struct clksrc_sources clkset_sclk_audio0 = {
  572. .sources = clkset_sclk_audio0_list,
  573. .nr_sources = ARRAY_SIZE(clkset_sclk_audio0_list),
  574. };
  575. static struct clksrc_clk clk_sclk_audio0 = {
  576. .clk = {
  577. .name = "sclk_audio",
  578. .id = 0,
  579. .enable = s5pv210_clk_mask0_ctrl,
  580. .ctrlbit = (1 << 24),
  581. },
  582. .sources = &clkset_sclk_audio0,
  583. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 0, .size = 4 },
  584. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 0, .size = 4 },
  585. };
  586. static struct clk *clkset_sclk_audio1_list[] = {
  587. [0] = &clk_ext_xtal_mux,
  588. [1] = &clk_pcmcdclk1,
  589. [2] = &clk_sclk_hdmi27m,
  590. [3] = &clk_sclk_usbphy0,
  591. [4] = &clk_sclk_usbphy1,
  592. [5] = &clk_sclk_hdmiphy,
  593. [6] = &clk_mout_mpll.clk,
  594. [7] = &clk_mout_epll.clk,
  595. [8] = &clk_sclk_vpll.clk,
  596. };
  597. static struct clksrc_sources clkset_sclk_audio1 = {
  598. .sources = clkset_sclk_audio1_list,
  599. .nr_sources = ARRAY_SIZE(clkset_sclk_audio1_list),
  600. };
  601. static struct clksrc_clk clk_sclk_audio1 = {
  602. .clk = {
  603. .name = "sclk_audio",
  604. .id = 1,
  605. .enable = s5pv210_clk_mask0_ctrl,
  606. .ctrlbit = (1 << 25),
  607. },
  608. .sources = &clkset_sclk_audio1,
  609. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 4, .size = 4 },
  610. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 4, .size = 4 },
  611. };
  612. static struct clk *clkset_sclk_audio2_list[] = {
  613. [0] = &clk_ext_xtal_mux,
  614. [1] = &clk_pcmcdclk0,
  615. [2] = &clk_sclk_hdmi27m,
  616. [3] = &clk_sclk_usbphy0,
  617. [4] = &clk_sclk_usbphy1,
  618. [5] = &clk_sclk_hdmiphy,
  619. [6] = &clk_mout_mpll.clk,
  620. [7] = &clk_mout_epll.clk,
  621. [8] = &clk_sclk_vpll.clk,
  622. };
  623. static struct clksrc_sources clkset_sclk_audio2 = {
  624. .sources = clkset_sclk_audio2_list,
  625. .nr_sources = ARRAY_SIZE(clkset_sclk_audio2_list),
  626. };
  627. static struct clksrc_clk clk_sclk_audio2 = {
  628. .clk = {
  629. .name = "sclk_audio",
  630. .id = 2,
  631. .enable = s5pv210_clk_mask0_ctrl,
  632. .ctrlbit = (1 << 26),
  633. },
  634. .sources = &clkset_sclk_audio2,
  635. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 8, .size = 4 },
  636. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 8, .size = 4 },
  637. };
  638. static struct clk *clkset_sclk_spdif_list[] = {
  639. [0] = &clk_sclk_audio0.clk,
  640. [1] = &clk_sclk_audio1.clk,
  641. [2] = &clk_sclk_audio2.clk,
  642. };
  643. static struct clksrc_sources clkset_sclk_spdif = {
  644. .sources = clkset_sclk_spdif_list,
  645. .nr_sources = ARRAY_SIZE(clkset_sclk_spdif_list),
  646. };
  647. static int s5pv210_spdif_set_rate(struct clk *clk, unsigned long rate)
  648. {
  649. struct clk *pclk;
  650. int ret;
  651. pclk = clk_get_parent(clk);
  652. if (IS_ERR(pclk))
  653. return -EINVAL;
  654. ret = pclk->ops->set_rate(pclk, rate);
  655. clk_put(pclk);
  656. return ret;
  657. }
  658. static unsigned long s5pv210_spdif_get_rate(struct clk *clk)
  659. {
  660. struct clk *pclk;
  661. int rate;
  662. pclk = clk_get_parent(clk);
  663. if (IS_ERR(pclk))
  664. return -EINVAL;
  665. rate = pclk->ops->get_rate(clk);
  666. clk_put(pclk);
  667. return rate;
  668. }
  669. static struct clk_ops s5pv210_sclk_spdif_ops = {
  670. .set_rate = s5pv210_spdif_set_rate,
  671. .get_rate = s5pv210_spdif_get_rate,
  672. };
  673. static struct clksrc_clk clk_sclk_spdif = {
  674. .clk = {
  675. .name = "sclk_spdif",
  676. .id = -1,
  677. .enable = s5pv210_clk_mask0_ctrl,
  678. .ctrlbit = (1 << 27),
  679. .ops = &s5pv210_sclk_spdif_ops,
  680. },
  681. .sources = &clkset_sclk_spdif,
  682. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 12, .size = 2 },
  683. };
  684. static struct clk *clkset_group2_list[] = {
  685. [0] = &clk_ext_xtal_mux,
  686. [1] = &clk_xusbxti,
  687. [2] = &clk_sclk_hdmi27m,
  688. [3] = &clk_sclk_usbphy0,
  689. [4] = &clk_sclk_usbphy1,
  690. [5] = &clk_sclk_hdmiphy,
  691. [6] = &clk_mout_mpll.clk,
  692. [7] = &clk_mout_epll.clk,
  693. [8] = &clk_sclk_vpll.clk,
  694. };
  695. static struct clksrc_sources clkset_group2 = {
  696. .sources = clkset_group2_list,
  697. .nr_sources = ARRAY_SIZE(clkset_group2_list),
  698. };
  699. static struct clksrc_clk clksrcs[] = {
  700. {
  701. .clk = {
  702. .name = "sclk_dmc",
  703. .id = -1,
  704. },
  705. .sources = &clkset_group1,
  706. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 24, .size = 2 },
  707. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 28, .size = 4 },
  708. }, {
  709. .clk = {
  710. .name = "sclk_onenand",
  711. .id = -1,
  712. },
  713. .sources = &clkset_sclk_onenand,
  714. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 28, .size = 1 },
  715. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 12, .size = 3 },
  716. }, {
  717. .clk = {
  718. .name = "uclk1",
  719. .id = 0,
  720. .enable = s5pv210_clk_mask0_ctrl,
  721. .ctrlbit = (1 << 12),
  722. },
  723. .sources = &clkset_uart,
  724. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 16, .size = 4 },
  725. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 16, .size = 4 },
  726. }, {
  727. .clk = {
  728. .name = "uclk1",
  729. .id = 1,
  730. .enable = s5pv210_clk_mask0_ctrl,
  731. .ctrlbit = (1 << 13),
  732. },
  733. .sources = &clkset_uart,
  734. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 20, .size = 4 },
  735. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 20, .size = 4 },
  736. }, {
  737. .clk = {
  738. .name = "uclk1",
  739. .id = 2,
  740. .enable = s5pv210_clk_mask0_ctrl,
  741. .ctrlbit = (1 << 14),
  742. },
  743. .sources = &clkset_uart,
  744. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 24, .size = 4 },
  745. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 24, .size = 4 },
  746. }, {
  747. .clk = {
  748. .name = "uclk1",
  749. .id = 3,
  750. .enable = s5pv210_clk_mask0_ctrl,
  751. .ctrlbit = (1 << 15),
  752. },
  753. .sources = &clkset_uart,
  754. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 28, .size = 4 },
  755. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 28, .size = 4 },
  756. }, {
  757. .clk = {
  758. .name = "sclk_mixer",
  759. .id = -1,
  760. .enable = s5pv210_clk_mask0_ctrl,
  761. .ctrlbit = (1 << 1),
  762. },
  763. .sources = &clkset_sclk_mixer,
  764. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 4, .size = 1 },
  765. }, {
  766. .clk = {
  767. .name = "sclk_fimc",
  768. .id = 0,
  769. .enable = s5pv210_clk_mask1_ctrl,
  770. .ctrlbit = (1 << 2),
  771. },
  772. .sources = &clkset_group2,
  773. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 12, .size = 4 },
  774. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 12, .size = 4 },
  775. }, {
  776. .clk = {
  777. .name = "sclk_fimc",
  778. .id = 1,
  779. .enable = s5pv210_clk_mask1_ctrl,
  780. .ctrlbit = (1 << 3),
  781. },
  782. .sources = &clkset_group2,
  783. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 16, .size = 4 },
  784. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 16, .size = 4 },
  785. }, {
  786. .clk = {
  787. .name = "sclk_fimc",
  788. .id = 2,
  789. .enable = s5pv210_clk_mask1_ctrl,
  790. .ctrlbit = (1 << 4),
  791. },
  792. .sources = &clkset_group2,
  793. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 20, .size = 4 },
  794. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 20, .size = 4 },
  795. }, {
  796. .clk = {
  797. .name = "sclk_cam",
  798. .id = 0,
  799. .enable = s5pv210_clk_mask0_ctrl,
  800. .ctrlbit = (1 << 3),
  801. },
  802. .sources = &clkset_group2,
  803. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 12, .size = 4 },
  804. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 12, .size = 4 },
  805. }, {
  806. .clk = {
  807. .name = "sclk_cam",
  808. .id = 1,
  809. .enable = s5pv210_clk_mask0_ctrl,
  810. .ctrlbit = (1 << 4),
  811. },
  812. .sources = &clkset_group2,
  813. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 16, .size = 4 },
  814. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 16, .size = 4 },
  815. }, {
  816. .clk = {
  817. .name = "sclk_fimd",
  818. .id = -1,
  819. .enable = s5pv210_clk_mask0_ctrl,
  820. .ctrlbit = (1 << 5),
  821. },
  822. .sources = &clkset_group2,
  823. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 20, .size = 4 },
  824. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 20, .size = 4 },
  825. }, {
  826. .clk = {
  827. .name = "sclk_mmc",
  828. .id = 0,
  829. .enable = s5pv210_clk_mask0_ctrl,
  830. .ctrlbit = (1 << 8),
  831. },
  832. .sources = &clkset_group2,
  833. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 0, .size = 4 },
  834. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 0, .size = 4 },
  835. }, {
  836. .clk = {
  837. .name = "sclk_mmc",
  838. .id = 1,
  839. .enable = s5pv210_clk_mask0_ctrl,
  840. .ctrlbit = (1 << 9),
  841. },
  842. .sources = &clkset_group2,
  843. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 4, .size = 4 },
  844. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 4, .size = 4 },
  845. }, {
  846. .clk = {
  847. .name = "sclk_mmc",
  848. .id = 2,
  849. .enable = s5pv210_clk_mask0_ctrl,
  850. .ctrlbit = (1 << 10),
  851. },
  852. .sources = &clkset_group2,
  853. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 8, .size = 4 },
  854. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 8, .size = 4 },
  855. }, {
  856. .clk = {
  857. .name = "sclk_mmc",
  858. .id = 3,
  859. .enable = s5pv210_clk_mask0_ctrl,
  860. .ctrlbit = (1 << 11),
  861. },
  862. .sources = &clkset_group2,
  863. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 12, .size = 4 },
  864. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 12, .size = 4 },
  865. }, {
  866. .clk = {
  867. .name = "sclk_mfc",
  868. .id = -1,
  869. .enable = s5pv210_clk_ip0_ctrl,
  870. .ctrlbit = (1 << 16),
  871. },
  872. .sources = &clkset_group1,
  873. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 4, .size = 2 },
  874. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 4, .size = 4 },
  875. }, {
  876. .clk = {
  877. .name = "sclk_g2d",
  878. .id = -1,
  879. .enable = s5pv210_clk_ip0_ctrl,
  880. .ctrlbit = (1 << 12),
  881. },
  882. .sources = &clkset_group1,
  883. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 8, .size = 2 },
  884. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 8, .size = 4 },
  885. }, {
  886. .clk = {
  887. .name = "sclk_g3d",
  888. .id = -1,
  889. .enable = s5pv210_clk_ip0_ctrl,
  890. .ctrlbit = (1 << 8),
  891. },
  892. .sources = &clkset_group1,
  893. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 0, .size = 2 },
  894. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 0, .size = 4 },
  895. }, {
  896. .clk = {
  897. .name = "sclk_csis",
  898. .id = -1,
  899. .enable = s5pv210_clk_mask0_ctrl,
  900. .ctrlbit = (1 << 6),
  901. },
  902. .sources = &clkset_group2,
  903. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 24, .size = 4 },
  904. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 28, .size = 4 },
  905. }, {
  906. .clk = {
  907. .name = "sclk_spi",
  908. .id = 0,
  909. .enable = s5pv210_clk_mask0_ctrl,
  910. .ctrlbit = (1 << 16),
  911. },
  912. .sources = &clkset_group2,
  913. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 0, .size = 4 },
  914. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 0, .size = 4 },
  915. }, {
  916. .clk = {
  917. .name = "sclk_spi",
  918. .id = 1,
  919. .enable = s5pv210_clk_mask0_ctrl,
  920. .ctrlbit = (1 << 17),
  921. },
  922. .sources = &clkset_group2,
  923. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 4, .size = 4 },
  924. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 4, .size = 4 },
  925. }, {
  926. .clk = {
  927. .name = "sclk_pwi",
  928. .id = -1,
  929. .enable = s5pv210_clk_mask0_ctrl,
  930. .ctrlbit = (1 << 29),
  931. },
  932. .sources = &clkset_group2,
  933. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 20, .size = 4 },
  934. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 24, .size = 4 },
  935. }, {
  936. .clk = {
  937. .name = "sclk_pwm",
  938. .id = -1,
  939. .enable = s5pv210_clk_mask0_ctrl,
  940. .ctrlbit = (1 << 19),
  941. },
  942. .sources = &clkset_group2,
  943. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 12, .size = 4 },
  944. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 12, .size = 4 },
  945. },
  946. };
  947. /* Clock initialisation code */
  948. static struct clksrc_clk *sysclks[] = {
  949. &clk_mout_apll,
  950. &clk_mout_epll,
  951. &clk_mout_mpll,
  952. &clk_armclk,
  953. &clk_hclk_msys,
  954. &clk_sclk_a2m,
  955. &clk_hclk_dsys,
  956. &clk_hclk_psys,
  957. &clk_pclk_msys,
  958. &clk_pclk_dsys,
  959. &clk_pclk_psys,
  960. &clk_vpllsrc,
  961. &clk_sclk_vpll,
  962. &clk_sclk_dac,
  963. &clk_sclk_pixel,
  964. &clk_sclk_hdmi,
  965. &clk_mout_dmc0,
  966. &clk_sclk_dmc0,
  967. &clk_sclk_audio0,
  968. &clk_sclk_audio1,
  969. &clk_sclk_audio2,
  970. &clk_sclk_spdif,
  971. };
  972. static u32 epll_div[][6] = {
  973. { 48000000, 0, 48, 3, 3, 0 },
  974. { 96000000, 0, 48, 3, 2, 0 },
  975. { 144000000, 1, 72, 3, 2, 0 },
  976. { 192000000, 0, 48, 3, 1, 0 },
  977. { 288000000, 1, 72, 3, 1, 0 },
  978. { 32750000, 1, 65, 3, 4, 35127 },
  979. { 32768000, 1, 65, 3, 4, 35127 },
  980. { 45158400, 0, 45, 3, 3, 10355 },
  981. { 45000000, 0, 45, 3, 3, 10355 },
  982. { 45158000, 0, 45, 3, 3, 10355 },
  983. { 49125000, 0, 49, 3, 3, 9961 },
  984. { 49152000, 0, 49, 3, 3, 9961 },
  985. { 67737600, 1, 67, 3, 3, 48366 },
  986. { 67738000, 1, 67, 3, 3, 48366 },
  987. { 73800000, 1, 73, 3, 3, 47710 },
  988. { 73728000, 1, 73, 3, 3, 47710 },
  989. { 36000000, 1, 32, 3, 4, 0 },
  990. { 60000000, 1, 60, 3, 3, 0 },
  991. { 72000000, 1, 72, 3, 3, 0 },
  992. { 80000000, 1, 80, 3, 3, 0 },
  993. { 84000000, 0, 42, 3, 2, 0 },
  994. { 50000000, 0, 50, 3, 3, 0 },
  995. };
  996. static int s5pv210_epll_set_rate(struct clk *clk, unsigned long rate)
  997. {
  998. unsigned int epll_con, epll_con_k;
  999. unsigned int i;
  1000. /* Return if nothing changed */
  1001. if (clk->rate == rate)
  1002. return 0;
  1003. epll_con = __raw_readl(S5P_EPLL_CON);
  1004. epll_con_k = __raw_readl(S5P_EPLL_CON1);
  1005. epll_con_k &= ~PLL46XX_KDIV_MASK;
  1006. epll_con &= ~(1 << 27 |
  1007. PLL46XX_MDIV_MASK << PLL46XX_MDIV_SHIFT |
  1008. PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT |
  1009. PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
  1010. for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
  1011. if (epll_div[i][0] == rate) {
  1012. epll_con_k |= epll_div[i][5] << 0;
  1013. epll_con |= (epll_div[i][1] << 27 |
  1014. epll_div[i][2] << PLL46XX_MDIV_SHIFT |
  1015. epll_div[i][3] << PLL46XX_PDIV_SHIFT |
  1016. epll_div[i][4] << PLL46XX_SDIV_SHIFT);
  1017. break;
  1018. }
  1019. }
  1020. if (i == ARRAY_SIZE(epll_div)) {
  1021. printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n",
  1022. __func__);
  1023. return -EINVAL;
  1024. }
  1025. __raw_writel(epll_con, S5P_EPLL_CON);
  1026. __raw_writel(epll_con_k, S5P_EPLL_CON1);
  1027. printk(KERN_WARNING "EPLL Rate changes from %lu to %lu\n",
  1028. clk->rate, rate);
  1029. clk->rate = rate;
  1030. return 0;
  1031. }
  1032. static struct clk_ops s5pv210_epll_ops = {
  1033. .set_rate = s5pv210_epll_set_rate,
  1034. .get_rate = s5p_epll_get_rate,
  1035. };
  1036. void __init_or_cpufreq s5pv210_setup_clocks(void)
  1037. {
  1038. struct clk *xtal_clk;
  1039. unsigned long vpllsrc;
  1040. unsigned long armclk;
  1041. unsigned long hclk_msys;
  1042. unsigned long hclk_dsys;
  1043. unsigned long hclk_psys;
  1044. unsigned long pclk_msys;
  1045. unsigned long pclk_dsys;
  1046. unsigned long pclk_psys;
  1047. unsigned long apll;
  1048. unsigned long mpll;
  1049. unsigned long epll;
  1050. unsigned long vpll;
  1051. unsigned int ptr;
  1052. u32 clkdiv0, clkdiv1;
  1053. /* Set functions for clk_fout_epll */
  1054. clk_fout_epll.enable = s5p_epll_enable;
  1055. clk_fout_epll.ops = &s5pv210_epll_ops;
  1056. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  1057. clkdiv0 = __raw_readl(S5P_CLK_DIV0);
  1058. clkdiv1 = __raw_readl(S5P_CLK_DIV1);
  1059. printk(KERN_DEBUG "%s: clkdiv0 = %08x, clkdiv1 = %08x\n",
  1060. __func__, clkdiv0, clkdiv1);
  1061. xtal_clk = clk_get(NULL, "xtal");
  1062. BUG_ON(IS_ERR(xtal_clk));
  1063. xtal = clk_get_rate(xtal_clk);
  1064. clk_put(xtal_clk);
  1065. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1066. apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
  1067. mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON), pll_4502);
  1068. epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON),
  1069. __raw_readl(S5P_EPLL_CON1), pll_4600);
  1070. vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
  1071. vpll = s5p_get_pll45xx(vpllsrc, __raw_readl(S5P_VPLL_CON), pll_4502);
  1072. clk_fout_apll.ops = &clk_fout_apll_ops;
  1073. clk_fout_mpll.rate = mpll;
  1074. clk_fout_epll.rate = epll;
  1075. clk_fout_vpll.rate = vpll;
  1076. printk(KERN_INFO "S5PV210: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
  1077. apll, mpll, epll, vpll);
  1078. armclk = clk_get_rate(&clk_armclk.clk);
  1079. hclk_msys = clk_get_rate(&clk_hclk_msys.clk);
  1080. hclk_dsys = clk_get_rate(&clk_hclk_dsys.clk);
  1081. hclk_psys = clk_get_rate(&clk_hclk_psys.clk);
  1082. pclk_msys = clk_get_rate(&clk_pclk_msys.clk);
  1083. pclk_dsys = clk_get_rate(&clk_pclk_dsys.clk);
  1084. pclk_psys = clk_get_rate(&clk_pclk_psys.clk);
  1085. printk(KERN_INFO "S5PV210: ARMCLK=%ld, HCLKM=%ld, HCLKD=%ld\n"
  1086. "HCLKP=%ld, PCLKM=%ld, PCLKD=%ld, PCLKP=%ld\n",
  1087. armclk, hclk_msys, hclk_dsys, hclk_psys,
  1088. pclk_msys, pclk_dsys, pclk_psys);
  1089. clk_f.rate = armclk;
  1090. clk_h.rate = hclk_psys;
  1091. clk_p.rate = pclk_psys;
  1092. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  1093. s3c_set_clksrc(&clksrcs[ptr], true);
  1094. }
  1095. static struct clk *clks[] __initdata = {
  1096. &clk_sclk_hdmi27m,
  1097. &clk_sclk_hdmiphy,
  1098. &clk_sclk_usbphy0,
  1099. &clk_sclk_usbphy1,
  1100. &clk_pcmcdclk0,
  1101. &clk_pcmcdclk1,
  1102. &clk_pcmcdclk2,
  1103. };
  1104. void __init s5pv210_register_clocks(void)
  1105. {
  1106. struct clk *clkp;
  1107. int ret;
  1108. int ptr;
  1109. ret = s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  1110. if (ret > 0)
  1111. printk(KERN_ERR "Failed to register %u clocks\n", ret);
  1112. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  1113. s3c_register_clksrc(sysclks[ptr], 1);
  1114. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  1115. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  1116. clkp = init_clocks_disable;
  1117. for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
  1118. ret = s3c24xx_register_clock(clkp);
  1119. if (ret < 0) {
  1120. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  1121. clkp->name, ret);
  1122. }
  1123. (clkp->enable)(clkp, 0);
  1124. }
  1125. s3c_pwmclk_init();
  1126. }