prm2xxx_3xxx.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367
  1. /*
  2. * OMAP2/3 Power/Reset Management (PRM) register definitions
  3. *
  4. * Copyright (C) 2007-2009 Texas Instruments, Inc.
  5. * Copyright (C) 2008-2010 Nokia Corporation
  6. * Paul Walmsley
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * The PRM hardware modules on the OMAP2/3 are quite similar to each
  13. * other. The PRM on OMAP4 has a new register layout, and is handled
  14. * in a separate file.
  15. */
  16. #ifndef __ARCH_ARM_MACH_OMAP2_PRM2XXX_3XXX_H
  17. #define __ARCH_ARM_MACH_OMAP2_PRM2XXX_3XXX_H
  18. #include "prcm-common.h"
  19. #include "prm.h"
  20. #define OMAP2420_PRM_REGADDR(module, reg) \
  21. OMAP2_L4_IO_ADDRESS(OMAP2420_PRM_BASE + (module) + (reg))
  22. #define OMAP2430_PRM_REGADDR(module, reg) \
  23. OMAP2_L4_IO_ADDRESS(OMAP2430_PRM_BASE + (module) + (reg))
  24. #define OMAP34XX_PRM_REGADDR(module, reg) \
  25. OMAP2_L4_IO_ADDRESS(OMAP3430_PRM_BASE + (module) + (reg))
  26. /*
  27. * OMAP2-specific global PRM registers
  28. * Use __raw_{read,write}l() with these registers.
  29. *
  30. * With a few exceptions, these are the register names beginning with
  31. * PRCM_* on 24xx. (The exceptions are the IRQSTATUS and IRQENABLE
  32. * bits.)
  33. *
  34. */
  35. #define OMAP2_PRCM_REVISION_OFFSET 0x0000
  36. #define OMAP2420_PRCM_REVISION OMAP2420_PRM_REGADDR(OCP_MOD, 0x0000)
  37. #define OMAP2_PRCM_SYSCONFIG_OFFSET 0x0010
  38. #define OMAP2420_PRCM_SYSCONFIG OMAP2420_PRM_REGADDR(OCP_MOD, 0x0010)
  39. #define OMAP2_PRCM_IRQSTATUS_MPU_OFFSET 0x0018
  40. #define OMAP2420_PRCM_IRQSTATUS_MPU OMAP2420_PRM_REGADDR(OCP_MOD, 0x0018)
  41. #define OMAP2_PRCM_IRQENABLE_MPU_OFFSET 0x001c
  42. #define OMAP2420_PRCM_IRQENABLE_MPU OMAP2420_PRM_REGADDR(OCP_MOD, 0x001c)
  43. #define OMAP2_PRCM_VOLTCTRL_OFFSET 0x0050
  44. #define OMAP2420_PRCM_VOLTCTRL OMAP2420_PRM_REGADDR(OCP_MOD, 0x0050)
  45. #define OMAP2_PRCM_VOLTST_OFFSET 0x0054
  46. #define OMAP2420_PRCM_VOLTST OMAP2420_PRM_REGADDR(OCP_MOD, 0x0054)
  47. #define OMAP2_PRCM_CLKSRC_CTRL_OFFSET 0x0060
  48. #define OMAP2420_PRCM_CLKSRC_CTRL OMAP2420_PRM_REGADDR(OCP_MOD, 0x0060)
  49. #define OMAP2_PRCM_CLKOUT_CTRL_OFFSET 0x0070
  50. #define OMAP2420_PRCM_CLKOUT_CTRL OMAP2420_PRM_REGADDR(OCP_MOD, 0x0070)
  51. #define OMAP2_PRCM_CLKEMUL_CTRL_OFFSET 0x0078
  52. #define OMAP2420_PRCM_CLKEMUL_CTRL OMAP2420_PRM_REGADDR(OCP_MOD, 0x0078)
  53. #define OMAP2_PRCM_CLKCFG_CTRL_OFFSET 0x0080
  54. #define OMAP2420_PRCM_CLKCFG_CTRL OMAP2420_PRM_REGADDR(OCP_MOD, 0x0080)
  55. #define OMAP2_PRCM_CLKCFG_STATUS_OFFSET 0x0084
  56. #define OMAP2420_PRCM_CLKCFG_STATUS OMAP2420_PRM_REGADDR(OCP_MOD, 0x0084)
  57. #define OMAP2_PRCM_VOLTSETUP_OFFSET 0x0090
  58. #define OMAP2420_PRCM_VOLTSETUP OMAP2420_PRM_REGADDR(OCP_MOD, 0x0090)
  59. #define OMAP2_PRCM_CLKSSETUP_OFFSET 0x0094
  60. #define OMAP2420_PRCM_CLKSSETUP OMAP2420_PRM_REGADDR(OCP_MOD, 0x0094)
  61. #define OMAP2_PRCM_POLCTRL_OFFSET 0x0098
  62. #define OMAP2420_PRCM_POLCTRL OMAP2420_PRM_REGADDR(OCP_MOD, 0x0098)
  63. #define OMAP2430_PRCM_REVISION OMAP2430_PRM_REGADDR(OCP_MOD, 0x0000)
  64. #define OMAP2430_PRCM_SYSCONFIG OMAP2430_PRM_REGADDR(OCP_MOD, 0x0010)
  65. #define OMAP2430_PRCM_IRQSTATUS_MPU OMAP2430_PRM_REGADDR(OCP_MOD, 0x0018)
  66. #define OMAP2430_PRCM_IRQENABLE_MPU OMAP2430_PRM_REGADDR(OCP_MOD, 0x001c)
  67. #define OMAP2430_PRCM_VOLTCTRL OMAP2430_PRM_REGADDR(OCP_MOD, 0x0050)
  68. #define OMAP2430_PRCM_VOLTST OMAP2430_PRM_REGADDR(OCP_MOD, 0x0054)
  69. #define OMAP2430_PRCM_CLKSRC_CTRL OMAP2430_PRM_REGADDR(OCP_MOD, 0x0060)
  70. #define OMAP2430_PRCM_CLKOUT_CTRL OMAP2430_PRM_REGADDR(OCP_MOD, 0x0070)
  71. #define OMAP2430_PRCM_CLKEMUL_CTRL OMAP2430_PRM_REGADDR(OCP_MOD, 0x0078)
  72. #define OMAP2430_PRCM_CLKCFG_CTRL OMAP2430_PRM_REGADDR(OCP_MOD, 0x0080)
  73. #define OMAP2430_PRCM_CLKCFG_STATUS OMAP2430_PRM_REGADDR(OCP_MOD, 0x0084)
  74. #define OMAP2430_PRCM_VOLTSETUP OMAP2430_PRM_REGADDR(OCP_MOD, 0x0090)
  75. #define OMAP2430_PRCM_CLKSSETUP OMAP2430_PRM_REGADDR(OCP_MOD, 0x0094)
  76. #define OMAP2430_PRCM_POLCTRL OMAP2430_PRM_REGADDR(OCP_MOD, 0x0098)
  77. /*
  78. * OMAP3-specific global PRM registers
  79. * Use __raw_{read,write}l() with these registers.
  80. *
  81. * With a few exceptions, these are the register names beginning with
  82. * PRM_* on 34xx. (The exceptions are the IRQSTATUS and IRQENABLE
  83. * bits.)
  84. */
  85. #define OMAP3_PRM_REVISION_OFFSET 0x0004
  86. #define OMAP3430_PRM_REVISION OMAP34XX_PRM_REGADDR(OCP_MOD, 0x0004)
  87. #define OMAP3_PRM_SYSCONFIG_OFFSET 0x0014
  88. #define OMAP3430_PRM_SYSCONFIG OMAP34XX_PRM_REGADDR(OCP_MOD, 0x0014)
  89. #define OMAP3_PRM_IRQSTATUS_MPU_OFFSET 0x0018
  90. #define OMAP3430_PRM_IRQSTATUS_MPU OMAP34XX_PRM_REGADDR(OCP_MOD, 0x0018)
  91. #define OMAP3_PRM_IRQENABLE_MPU_OFFSET 0x001c
  92. #define OMAP3430_PRM_IRQENABLE_MPU OMAP34XX_PRM_REGADDR(OCP_MOD, 0x001c)
  93. #define OMAP3_PRM_VC_SMPS_SA_OFFSET 0x0020
  94. #define OMAP3430_PRM_VC_SMPS_SA OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0020)
  95. #define OMAP3_PRM_VC_SMPS_VOL_RA_OFFSET 0x0024
  96. #define OMAP3430_PRM_VC_SMPS_VOL_RA OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0024)
  97. #define OMAP3_PRM_VC_SMPS_CMD_RA_OFFSET 0x0028
  98. #define OMAP3430_PRM_VC_SMPS_CMD_RA OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0028)
  99. #define OMAP3_PRM_VC_CMD_VAL_0_OFFSET 0x002c
  100. #define OMAP3430_PRM_VC_CMD_VAL_0 OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x002c)
  101. #define OMAP3_PRM_VC_CMD_VAL_1_OFFSET 0x0030
  102. #define OMAP3430_PRM_VC_CMD_VAL_1 OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0030)
  103. #define OMAP3_PRM_VC_CH_CONF_OFFSET 0x0034
  104. #define OMAP3430_PRM_VC_CH_CONF OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0034)
  105. #define OMAP3_PRM_VC_I2C_CFG_OFFSET 0x0038
  106. #define OMAP3430_PRM_VC_I2C_CFG OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0038)
  107. #define OMAP3_PRM_VC_BYPASS_VAL_OFFSET 0x003c
  108. #define OMAP3430_PRM_VC_BYPASS_VAL OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x003c)
  109. #define OMAP3_PRM_RSTCTRL_OFFSET 0x0050
  110. #define OMAP3430_PRM_RSTCTRL OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0050)
  111. #define OMAP3_PRM_RSTTIME_OFFSET 0x0054
  112. #define OMAP3430_PRM_RSTTIME OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0054)
  113. #define OMAP3_PRM_RSTST_OFFSET 0x0058
  114. #define OMAP3430_PRM_RSTST OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0058)
  115. #define OMAP3_PRM_VOLTCTRL_OFFSET 0x0060
  116. #define OMAP3430_PRM_VOLTCTRL OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0060)
  117. #define OMAP3_PRM_SRAM_PCHARGE_OFFSET 0x0064
  118. #define OMAP3430_PRM_SRAM_PCHARGE OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0064)
  119. #define OMAP3_PRM_CLKSRC_CTRL_OFFSET 0x0070
  120. #define OMAP3430_PRM_CLKSRC_CTRL OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0070)
  121. #define OMAP3_PRM_VOLTSETUP1_OFFSET 0x0090
  122. #define OMAP3430_PRM_VOLTSETUP1 OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0090)
  123. #define OMAP3_PRM_VOLTOFFSET_OFFSET 0x0094
  124. #define OMAP3430_PRM_VOLTOFFSET OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0094)
  125. #define OMAP3_PRM_CLKSETUP_OFFSET 0x0098
  126. #define OMAP3430_PRM_CLKSETUP OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0098)
  127. #define OMAP3_PRM_POLCTRL_OFFSET 0x009c
  128. #define OMAP3430_PRM_POLCTRL OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x009c)
  129. #define OMAP3_PRM_VOLTSETUP2_OFFSET 0x00a0
  130. #define OMAP3430_PRM_VOLTSETUP2 OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00a0)
  131. #define OMAP3_PRM_VP1_CONFIG_OFFSET 0x00b0
  132. #define OMAP3430_PRM_VP1_CONFIG OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00b0)
  133. #define OMAP3_PRM_VP1_VSTEPMIN_OFFSET 0x00b4
  134. #define OMAP3430_PRM_VP1_VSTEPMIN OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00b4)
  135. #define OMAP3_PRM_VP1_VSTEPMAX_OFFSET 0x00b8
  136. #define OMAP3430_PRM_VP1_VSTEPMAX OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00b8)
  137. #define OMAP3_PRM_VP1_VLIMITTO_OFFSET 0x00bc
  138. #define OMAP3430_PRM_VP1_VLIMITTO OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00bc)
  139. #define OMAP3_PRM_VP1_VOLTAGE_OFFSET 0x00c0
  140. #define OMAP3430_PRM_VP1_VOLTAGE OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00c0)
  141. #define OMAP3_PRM_VP1_STATUS_OFFSET 0x00c4
  142. #define OMAP3430_PRM_VP1_STATUS OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00c4)
  143. #define OMAP3_PRM_VP2_CONFIG_OFFSET 0x00d0
  144. #define OMAP3430_PRM_VP2_CONFIG OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00d0)
  145. #define OMAP3_PRM_VP2_VSTEPMIN_OFFSET 0x00d4
  146. #define OMAP3430_PRM_VP2_VSTEPMIN OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00d4)
  147. #define OMAP3_PRM_VP2_VSTEPMAX_OFFSET 0x00d8
  148. #define OMAP3430_PRM_VP2_VSTEPMAX OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00d8)
  149. #define OMAP3_PRM_VP2_VLIMITTO_OFFSET 0x00dc
  150. #define OMAP3430_PRM_VP2_VLIMITTO OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00dc)
  151. #define OMAP3_PRM_VP2_VOLTAGE_OFFSET 0x00e0
  152. #define OMAP3430_PRM_VP2_VOLTAGE OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00e0)
  153. #define OMAP3_PRM_VP2_STATUS_OFFSET 0x00e4
  154. #define OMAP3430_PRM_VP2_STATUS OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00e4)
  155. #define OMAP3_PRM_CLKSEL_OFFSET 0x0040
  156. #define OMAP3430_PRM_CLKSEL OMAP34XX_PRM_REGADDR(OMAP3430_CCR_MOD, 0x0040)
  157. #define OMAP3_PRM_CLKOUT_CTRL_OFFSET 0x0070
  158. #define OMAP3430_PRM_CLKOUT_CTRL OMAP34XX_PRM_REGADDR(OMAP3430_CCR_MOD, 0x0070)
  159. /*
  160. * Module specific PRM register offsets from PRM_BASE + domain offset
  161. *
  162. * Use prm_{read,write}_mod_reg() with these registers.
  163. *
  164. * With a few exceptions, these are the register names beginning with
  165. * {PM,RM}_* on both OMAP2/3 SoC families.. (The exceptions are the
  166. * IRQSTATUS and IRQENABLE bits.)
  167. */
  168. /* Register offsets appearing on both OMAP2 and OMAP3 */
  169. #define OMAP2_RM_RSTCTRL 0x0050
  170. #define OMAP2_RM_RSTTIME 0x0054
  171. #define OMAP2_RM_RSTST 0x0058
  172. #define OMAP2_PM_PWSTCTRL 0x00e0
  173. #define OMAP2_PM_PWSTST 0x00e4
  174. #define PM_WKEN 0x00a0
  175. #define PM_WKEN1 PM_WKEN
  176. #define PM_WKST 0x00b0
  177. #define PM_WKST1 PM_WKST
  178. #define PM_WKDEP 0x00c8
  179. #define PM_EVGENCTRL 0x00d4
  180. #define PM_EVGENONTIM 0x00d8
  181. #define PM_EVGENOFFTIM 0x00dc
  182. /* OMAP2xxx specific register offsets */
  183. #define OMAP24XX_PM_WKEN2 0x00a4
  184. #define OMAP24XX_PM_WKST2 0x00b4
  185. #define OMAP24XX_PRCM_IRQSTATUS_DSP 0x00f0 /* IVA mod */
  186. #define OMAP24XX_PRCM_IRQENABLE_DSP 0x00f4 /* IVA mod */
  187. #define OMAP24XX_PRCM_IRQSTATUS_IVA 0x00f8
  188. #define OMAP24XX_PRCM_IRQENABLE_IVA 0x00fc
  189. /* OMAP3 specific register offsets */
  190. #define OMAP3430ES2_PM_WKEN3 0x00f0
  191. #define OMAP3430ES2_PM_WKST3 0x00b8
  192. #define OMAP3430_PM_MPUGRPSEL 0x00a4
  193. #define OMAP3430_PM_MPUGRPSEL1 OMAP3430_PM_MPUGRPSEL
  194. #define OMAP3430ES2_PM_MPUGRPSEL3 0x00f8
  195. #define OMAP3430_PM_IVAGRPSEL 0x00a8
  196. #define OMAP3430_PM_IVAGRPSEL1 OMAP3430_PM_IVAGRPSEL
  197. #define OMAP3430ES2_PM_IVAGRPSEL3 0x00f4
  198. #define OMAP3430_PM_PREPWSTST 0x00e8
  199. #define OMAP3430_PRM_IRQSTATUS_IVA2 0x00f8
  200. #define OMAP3430_PRM_IRQENABLE_IVA2 0x00fc
  201. #ifndef __ASSEMBLER__
  202. /* Power/reset management domain register get/set */
  203. extern u32 omap2_prm_read_mod_reg(s16 module, u16 idx);
  204. extern void omap2_prm_write_mod_reg(u32 val, s16 module, u16 idx);
  205. extern u32 omap2_prm_rmw_mod_reg_bits(u32 mask, u32 bits, s16 module, s16 idx);
  206. extern u32 omap2_prm_set_mod_reg_bits(u32 bits, s16 module, s16 idx);
  207. extern u32 omap2_prm_clear_mod_reg_bits(u32 bits, s16 module, s16 idx);
  208. extern u32 omap2_prm_read_mod_bits_shift(s16 domain, s16 idx, u32 mask);
  209. /* These omap2_ PRM functions apply to both OMAP2 and 3 */
  210. extern int omap2_prm_is_hardreset_asserted(s16 prm_mod, u8 shift);
  211. extern int omap2_prm_assert_hardreset(s16 prm_mod, u8 shift);
  212. extern int omap2_prm_deassert_hardreset(s16 prm_mod, u8 shift);
  213. #endif
  214. /*
  215. * Bits common to specific registers
  216. *
  217. * The 3430 register and bit names are generally used,
  218. * since they tend to make more sense
  219. */
  220. /* PM_EVGENONTIM_MPU */
  221. /* Named PM_EVEGENONTIM_MPU on the 24XX */
  222. #define OMAP_ONTIMEVAL_SHIFT 0
  223. #define OMAP_ONTIMEVAL_MASK (0xffffffff << 0)
  224. /* PM_EVGENOFFTIM_MPU */
  225. /* Named PM_EVEGENOFFTIM_MPU on the 24XX */
  226. #define OMAP_OFFTIMEVAL_SHIFT 0
  227. #define OMAP_OFFTIMEVAL_MASK (0xffffffff << 0)
  228. /* PRM_CLKSETUP and PRCM_VOLTSETUP */
  229. /* Named PRCM_CLKSSETUP on the 24XX */
  230. #define OMAP_SETUP_TIME_SHIFT 0
  231. #define OMAP_SETUP_TIME_MASK (0xffff << 0)
  232. /* PRM_CLKSRC_CTRL */
  233. /* Named PRCM_CLKSRC_CTRL on the 24XX */
  234. #define OMAP_SYSCLKDIV_SHIFT 6
  235. #define OMAP_SYSCLKDIV_MASK (0x3 << 6)
  236. #define OMAP_AUTOEXTCLKMODE_SHIFT 3
  237. #define OMAP_AUTOEXTCLKMODE_MASK (0x3 << 3)
  238. #define OMAP_SYSCLKSEL_SHIFT 0
  239. #define OMAP_SYSCLKSEL_MASK (0x3 << 0)
  240. /* PM_EVGENCTRL_MPU */
  241. #define OMAP_OFFLOADMODE_SHIFT 3
  242. #define OMAP_OFFLOADMODE_MASK (0x3 << 3)
  243. #define OMAP_ONLOADMODE_SHIFT 1
  244. #define OMAP_ONLOADMODE_MASK (0x3 << 1)
  245. #define OMAP_ENABLE_MASK (1 << 0)
  246. /* PRM_RSTTIME */
  247. /* Named RM_RSTTIME_WKUP on the 24xx */
  248. #define OMAP_RSTTIME2_SHIFT 8
  249. #define OMAP_RSTTIME2_MASK (0x1f << 8)
  250. #define OMAP_RSTTIME1_SHIFT 0
  251. #define OMAP_RSTTIME1_MASK (0xff << 0)
  252. /* PRM_RSTCTRL */
  253. /* Named RM_RSTCTRL_WKUP on the 24xx */
  254. /* 2420 calls RST_DPLL3 'RST_DPLL' */
  255. #define OMAP_RST_DPLL3_MASK (1 << 2)
  256. #define OMAP_RST_GS_MASK (1 << 1)
  257. /*
  258. * Bits common to module-shared registers
  259. *
  260. * Not all registers of a particular type support all of these bits -
  261. * check TRM if you are unsure
  262. */
  263. /*
  264. * 24XX: RM_RSTST_MPU and RM_RSTST_DSP - on 24XX, 'COREDOMAINWKUP_RST' is
  265. * called 'COREWKUP_RST'
  266. *
  267. * 3430: RM_RSTST_IVA2, RM_RSTST_MPU, RM_RSTST_GFX, RM_RSTST_DSS,
  268. * RM_RSTST_CAM, RM_RSTST_PER, RM_RSTST_NEON
  269. */
  270. #define OMAP_COREDOMAINWKUP_RST_MASK (1 << 3)
  271. /*
  272. * 24XX: RM_RSTST_MPU, RM_RSTST_GFX, RM_RSTST_DSP
  273. *
  274. * 2430: RM_RSTST_MDM
  275. *
  276. * 3430: RM_RSTST_CORE, RM_RSTST_EMU
  277. */
  278. #define OMAP_DOMAINWKUP_RST_MASK (1 << 2)
  279. /*
  280. * 24XX: RM_RSTST_MPU, RM_RSTST_WKUP, RM_RSTST_DSP
  281. * On 24XX, 'GLOBALWARM_RST' is called 'GLOBALWMPU_RST'.
  282. *
  283. * 2430: RM_RSTST_MDM
  284. *
  285. * 3430: RM_RSTST_CORE, RM_RSTST_EMU
  286. */
  287. #define OMAP_GLOBALWARM_RST_MASK (1 << 1)
  288. #define OMAP_GLOBALCOLD_RST_MASK (1 << 0)
  289. /*
  290. * 24XX: PM_WKDEP_GFX, PM_WKDEP_MPU, PM_WKDEP_CORE, PM_WKDEP_DSP
  291. * 2420 TRM sometimes uses "EN_WAKEUP" instead of "EN_WKUP"
  292. *
  293. * 2430: PM_WKDEP_MDM
  294. *
  295. * 3430: PM_WKDEP_IVA2, PM_WKDEP_GFX, PM_WKDEP_DSS, PM_WKDEP_CAM,
  296. * PM_WKDEP_PER
  297. */
  298. #define OMAP_EN_WKUP_SHIFT 4
  299. #define OMAP_EN_WKUP_MASK (1 << 4)
  300. /*
  301. * 24XX: PM_PWSTCTRL_MPU, PM_PWSTCTRL_CORE, PM_PWSTCTRL_GFX,
  302. * PM_PWSTCTRL_DSP
  303. *
  304. * 2430: PM_PWSTCTRL_MDM
  305. *
  306. * 3430: PM_PWSTCTRL_IVA2, PM_PWSTCTRL_CORE, PM_PWSTCTRL_GFX,
  307. * PM_PWSTCTRL_DSS, PM_PWSTCTRL_CAM, PM_PWSTCTRL_PER,
  308. * PM_PWSTCTRL_NEON
  309. */
  310. #define OMAP_LOGICRETSTATE_MASK (1 << 2)
  311. /*
  312. * MAX_MODULE_HARDRESET_WAIT: Maximum microseconds to wait for an OMAP
  313. * submodule to exit hardreset
  314. */
  315. #define MAX_MODULE_HARDRESET_WAIT 10000
  316. #endif