powerdomain2xxx_3xxx.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242
  1. /*
  2. * OMAP2 and OMAP3 powerdomain control
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2009 Nokia Corporation
  6. *
  7. * Derived from mach-omap2/powerdomain.c written by Paul Walmsley
  8. * Rajendra Nayak <rnayak@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/io.h>
  15. #include <linux/errno.h>
  16. #include <linux/delay.h>
  17. #include <plat/prcm.h>
  18. #include "powerdomain.h"
  19. #include "prm-regbits-34xx.h"
  20. #include "prm.h"
  21. #include "prm-regbits-24xx.h"
  22. #include "prm-regbits-34xx.h"
  23. /* Common functions across OMAP2 and OMAP3 */
  24. static int omap2_pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst)
  25. {
  26. omap2_prm_rmw_mod_reg_bits(OMAP_POWERSTATE_MASK,
  27. (pwrst << OMAP_POWERSTATE_SHIFT),
  28. pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL);
  29. return 0;
  30. }
  31. static int omap2_pwrdm_read_next_pwrst(struct powerdomain *pwrdm)
  32. {
  33. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  34. OMAP2_PM_PWSTCTRL,
  35. OMAP_POWERSTATE_MASK);
  36. }
  37. static int omap2_pwrdm_read_pwrst(struct powerdomain *pwrdm)
  38. {
  39. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  40. OMAP2_PM_PWSTST,
  41. OMAP_POWERSTATEST_MASK);
  42. }
  43. static int omap2_pwrdm_set_mem_onst(struct powerdomain *pwrdm, u8 bank,
  44. u8 pwrst)
  45. {
  46. u32 m;
  47. m = omap2_pwrdm_get_mem_bank_onstate_mask(bank);
  48. omap2_prm_rmw_mod_reg_bits(m, (pwrst << __ffs(m)), pwrdm->prcm_offs,
  49. OMAP2_PM_PWSTCTRL);
  50. return 0;
  51. }
  52. static int omap2_pwrdm_set_mem_retst(struct powerdomain *pwrdm, u8 bank,
  53. u8 pwrst)
  54. {
  55. u32 m;
  56. m = omap2_pwrdm_get_mem_bank_retst_mask(bank);
  57. omap2_prm_rmw_mod_reg_bits(m, (pwrst << __ffs(m)), pwrdm->prcm_offs,
  58. OMAP2_PM_PWSTCTRL);
  59. return 0;
  60. }
  61. static int omap2_pwrdm_read_mem_pwrst(struct powerdomain *pwrdm, u8 bank)
  62. {
  63. u32 m;
  64. m = omap2_pwrdm_get_mem_bank_stst_mask(bank);
  65. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs, OMAP2_PM_PWSTST,
  66. m);
  67. }
  68. static int omap2_pwrdm_read_mem_retst(struct powerdomain *pwrdm, u8 bank)
  69. {
  70. u32 m;
  71. m = omap2_pwrdm_get_mem_bank_retst_mask(bank);
  72. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  73. OMAP2_PM_PWSTCTRL, m);
  74. }
  75. static int omap2_pwrdm_set_logic_retst(struct powerdomain *pwrdm, u8 pwrst)
  76. {
  77. u32 v;
  78. v = pwrst << __ffs(OMAP3430_LOGICL1CACHERETSTATE_MASK);
  79. omap2_prm_rmw_mod_reg_bits(OMAP3430_LOGICL1CACHERETSTATE_MASK, v,
  80. pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL);
  81. return 0;
  82. }
  83. static int omap2_pwrdm_wait_transition(struct powerdomain *pwrdm)
  84. {
  85. u32 c = 0;
  86. /*
  87. * REVISIT: pwrdm_wait_transition() may be better implemented
  88. * via a callback and a periodic timer check -- how long do we expect
  89. * powerdomain transitions to take?
  90. */
  91. /* XXX Is this udelay() value meaningful? */
  92. while ((omap2_prm_read_mod_reg(pwrdm->prcm_offs, OMAP2_PM_PWSTST) &
  93. OMAP_INTRANSITION_MASK) &&
  94. (c++ < PWRDM_TRANSITION_BAILOUT))
  95. udelay(1);
  96. if (c > PWRDM_TRANSITION_BAILOUT) {
  97. printk(KERN_ERR "powerdomain: waited too long for "
  98. "powerdomain %s to complete transition\n", pwrdm->name);
  99. return -EAGAIN;
  100. }
  101. pr_debug("powerdomain: completed transition in %d loops\n", c);
  102. return 0;
  103. }
  104. /* Applicable only for OMAP3. Not supported on OMAP2 */
  105. static int omap3_pwrdm_read_prev_pwrst(struct powerdomain *pwrdm)
  106. {
  107. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  108. OMAP3430_PM_PREPWSTST,
  109. OMAP3430_LASTPOWERSTATEENTERED_MASK);
  110. }
  111. static int omap3_pwrdm_read_logic_pwrst(struct powerdomain *pwrdm)
  112. {
  113. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  114. OMAP2_PM_PWSTST,
  115. OMAP3430_LOGICSTATEST_MASK);
  116. }
  117. static int omap3_pwrdm_read_logic_retst(struct powerdomain *pwrdm)
  118. {
  119. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  120. OMAP2_PM_PWSTCTRL,
  121. OMAP3430_LOGICSTATEST_MASK);
  122. }
  123. static int omap3_pwrdm_read_prev_logic_pwrst(struct powerdomain *pwrdm)
  124. {
  125. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  126. OMAP3430_PM_PREPWSTST,
  127. OMAP3430_LASTLOGICSTATEENTERED_MASK);
  128. }
  129. static int omap3_get_mem_bank_lastmemst_mask(u8 bank)
  130. {
  131. switch (bank) {
  132. case 0:
  133. return OMAP3430_LASTMEM1STATEENTERED_MASK;
  134. case 1:
  135. return OMAP3430_LASTMEM2STATEENTERED_MASK;
  136. case 2:
  137. return OMAP3430_LASTSHAREDL2CACHEFLATSTATEENTERED_MASK;
  138. case 3:
  139. return OMAP3430_LASTL2FLATMEMSTATEENTERED_MASK;
  140. default:
  141. WARN_ON(1); /* should never happen */
  142. return -EEXIST;
  143. }
  144. return 0;
  145. }
  146. static int omap3_pwrdm_read_prev_mem_pwrst(struct powerdomain *pwrdm, u8 bank)
  147. {
  148. u32 m;
  149. m = omap3_get_mem_bank_lastmemst_mask(bank);
  150. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  151. OMAP3430_PM_PREPWSTST, m);
  152. }
  153. static int omap3_pwrdm_clear_all_prev_pwrst(struct powerdomain *pwrdm)
  154. {
  155. omap2_prm_write_mod_reg(0, pwrdm->prcm_offs, OMAP3430_PM_PREPWSTST);
  156. return 0;
  157. }
  158. static int omap3_pwrdm_enable_hdwr_sar(struct powerdomain *pwrdm)
  159. {
  160. return omap2_prm_rmw_mod_reg_bits(0,
  161. 1 << OMAP3430ES2_SAVEANDRESTORE_SHIFT,
  162. pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL);
  163. }
  164. static int omap3_pwrdm_disable_hdwr_sar(struct powerdomain *pwrdm)
  165. {
  166. return omap2_prm_rmw_mod_reg_bits(1 << OMAP3430ES2_SAVEANDRESTORE_SHIFT,
  167. 0, pwrdm->prcm_offs,
  168. OMAP2_PM_PWSTCTRL);
  169. }
  170. struct pwrdm_ops omap2_pwrdm_operations = {
  171. .pwrdm_set_next_pwrst = omap2_pwrdm_set_next_pwrst,
  172. .pwrdm_read_next_pwrst = omap2_pwrdm_read_next_pwrst,
  173. .pwrdm_read_pwrst = omap2_pwrdm_read_pwrst,
  174. .pwrdm_set_logic_retst = omap2_pwrdm_set_logic_retst,
  175. .pwrdm_set_mem_onst = omap2_pwrdm_set_mem_onst,
  176. .pwrdm_set_mem_retst = omap2_pwrdm_set_mem_retst,
  177. .pwrdm_read_mem_pwrst = omap2_pwrdm_read_mem_pwrst,
  178. .pwrdm_read_mem_retst = omap2_pwrdm_read_mem_retst,
  179. .pwrdm_wait_transition = omap2_pwrdm_wait_transition,
  180. };
  181. struct pwrdm_ops omap3_pwrdm_operations = {
  182. .pwrdm_set_next_pwrst = omap2_pwrdm_set_next_pwrst,
  183. .pwrdm_read_next_pwrst = omap2_pwrdm_read_next_pwrst,
  184. .pwrdm_read_pwrst = omap2_pwrdm_read_pwrst,
  185. .pwrdm_read_prev_pwrst = omap3_pwrdm_read_prev_pwrst,
  186. .pwrdm_set_logic_retst = omap2_pwrdm_set_logic_retst,
  187. .pwrdm_read_logic_pwrst = omap3_pwrdm_read_logic_pwrst,
  188. .pwrdm_read_logic_retst = omap3_pwrdm_read_logic_retst,
  189. .pwrdm_read_prev_logic_pwrst = omap3_pwrdm_read_prev_logic_pwrst,
  190. .pwrdm_set_mem_onst = omap2_pwrdm_set_mem_onst,
  191. .pwrdm_set_mem_retst = omap2_pwrdm_set_mem_retst,
  192. .pwrdm_read_mem_pwrst = omap2_pwrdm_read_mem_pwrst,
  193. .pwrdm_read_mem_retst = omap2_pwrdm_read_mem_retst,
  194. .pwrdm_read_prev_mem_pwrst = omap3_pwrdm_read_prev_mem_pwrst,
  195. .pwrdm_clear_all_prev_pwrst = omap3_pwrdm_clear_all_prev_pwrst,
  196. .pwrdm_enable_hdwr_sar = omap3_pwrdm_enable_hdwr_sar,
  197. .pwrdm_disable_hdwr_sar = omap3_pwrdm_disable_hdwr_sar,
  198. .pwrdm_wait_transition = omap2_pwrdm_wait_transition,
  199. };