cm2xxx_3xxx.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471
  1. /*
  2. * OMAP2/3 CM module functions
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Paul Walmsley
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/types.h>
  13. #include <linux/delay.h>
  14. #include <linux/spinlock.h>
  15. #include <linux/list.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/io.h>
  19. #include <plat/common.h>
  20. #include "cm.h"
  21. #include "cm2xxx_3xxx.h"
  22. #include "cm-regbits-24xx.h"
  23. #include "cm-regbits-34xx.h"
  24. static const u8 cm_idlest_offs[] = {
  25. CM_IDLEST1, CM_IDLEST2, OMAP2430_CM_IDLEST3
  26. };
  27. u32 omap2_cm_read_mod_reg(s16 module, u16 idx)
  28. {
  29. return __raw_readl(cm_base + module + idx);
  30. }
  31. void omap2_cm_write_mod_reg(u32 val, s16 module, u16 idx)
  32. {
  33. __raw_writel(val, cm_base + module + idx);
  34. }
  35. /* Read-modify-write a register in a CM module. Caller must lock */
  36. u32 omap2_cm_rmw_mod_reg_bits(u32 mask, u32 bits, s16 module, s16 idx)
  37. {
  38. u32 v;
  39. v = omap2_cm_read_mod_reg(module, idx);
  40. v &= ~mask;
  41. v |= bits;
  42. omap2_cm_write_mod_reg(v, module, idx);
  43. return v;
  44. }
  45. u32 omap2_cm_set_mod_reg_bits(u32 bits, s16 module, s16 idx)
  46. {
  47. return omap2_cm_rmw_mod_reg_bits(bits, bits, module, idx);
  48. }
  49. u32 omap2_cm_clear_mod_reg_bits(u32 bits, s16 module, s16 idx)
  50. {
  51. return omap2_cm_rmw_mod_reg_bits(bits, 0x0, module, idx);
  52. }
  53. /*
  54. *
  55. */
  56. static void _write_clktrctrl(u8 c, s16 module, u32 mask)
  57. {
  58. u32 v;
  59. v = omap2_cm_read_mod_reg(module, OMAP2_CM_CLKSTCTRL);
  60. v &= ~mask;
  61. v |= c << __ffs(mask);
  62. omap2_cm_write_mod_reg(v, module, OMAP2_CM_CLKSTCTRL);
  63. }
  64. bool omap2_cm_is_clkdm_in_hwsup(s16 module, u32 mask)
  65. {
  66. u32 v;
  67. bool ret = 0;
  68. BUG_ON(!cpu_is_omap24xx() && !cpu_is_omap34xx());
  69. v = omap2_cm_read_mod_reg(module, OMAP2_CM_CLKSTCTRL);
  70. v &= mask;
  71. v >>= __ffs(mask);
  72. if (cpu_is_omap24xx())
  73. ret = (v == OMAP24XX_CLKSTCTRL_ENABLE_AUTO) ? 1 : 0;
  74. else
  75. ret = (v == OMAP34XX_CLKSTCTRL_ENABLE_AUTO) ? 1 : 0;
  76. return ret;
  77. }
  78. void omap2xxx_cm_clkdm_enable_hwsup(s16 module, u32 mask)
  79. {
  80. _write_clktrctrl(OMAP24XX_CLKSTCTRL_ENABLE_AUTO, module, mask);
  81. }
  82. void omap2xxx_cm_clkdm_disable_hwsup(s16 module, u32 mask)
  83. {
  84. _write_clktrctrl(OMAP24XX_CLKSTCTRL_DISABLE_AUTO, module, mask);
  85. }
  86. void omap3xxx_cm_clkdm_enable_hwsup(s16 module, u32 mask)
  87. {
  88. _write_clktrctrl(OMAP34XX_CLKSTCTRL_ENABLE_AUTO, module, mask);
  89. }
  90. void omap3xxx_cm_clkdm_disable_hwsup(s16 module, u32 mask)
  91. {
  92. _write_clktrctrl(OMAP34XX_CLKSTCTRL_DISABLE_AUTO, module, mask);
  93. }
  94. void omap3xxx_cm_clkdm_force_sleep(s16 module, u32 mask)
  95. {
  96. _write_clktrctrl(OMAP34XX_CLKSTCTRL_FORCE_SLEEP, module, mask);
  97. }
  98. void omap3xxx_cm_clkdm_force_wakeup(s16 module, u32 mask)
  99. {
  100. _write_clktrctrl(OMAP34XX_CLKSTCTRL_FORCE_WAKEUP, module, mask);
  101. }
  102. /*
  103. *
  104. */
  105. /**
  106. * omap2_cm_wait_idlest_ready - wait for a module to leave idle or standby
  107. * @prcm_mod: PRCM module offset
  108. * @idlest_id: CM_IDLESTx register ID (i.e., x = 1, 2, 3)
  109. * @idlest_shift: shift of the bit in the CM_IDLEST* register to check
  110. *
  111. * XXX document
  112. */
  113. int omap2_cm_wait_module_ready(s16 prcm_mod, u8 idlest_id, u8 idlest_shift)
  114. {
  115. int ena = 0, i = 0;
  116. u8 cm_idlest_reg;
  117. u32 mask;
  118. if (!idlest_id || (idlest_id > ARRAY_SIZE(cm_idlest_offs)))
  119. return -EINVAL;
  120. cm_idlest_reg = cm_idlest_offs[idlest_id - 1];
  121. mask = 1 << idlest_shift;
  122. if (cpu_is_omap24xx())
  123. ena = mask;
  124. else if (cpu_is_omap34xx())
  125. ena = 0;
  126. else
  127. BUG();
  128. omap_test_timeout(((omap2_cm_read_mod_reg(prcm_mod, cm_idlest_reg) & mask) == ena),
  129. MAX_MODULE_READY_TIME, i);
  130. return (i < MAX_MODULE_READY_TIME) ? 0 : -EBUSY;
  131. }
  132. /*
  133. * Context save/restore code - OMAP3 only
  134. */
  135. #ifdef CONFIG_ARCH_OMAP3
  136. struct omap3_cm_regs {
  137. u32 iva2_cm_clksel1;
  138. u32 iva2_cm_clksel2;
  139. u32 cm_sysconfig;
  140. u32 sgx_cm_clksel;
  141. u32 dss_cm_clksel;
  142. u32 cam_cm_clksel;
  143. u32 per_cm_clksel;
  144. u32 emu_cm_clksel;
  145. u32 emu_cm_clkstctrl;
  146. u32 pll_cm_autoidle2;
  147. u32 pll_cm_clksel4;
  148. u32 pll_cm_clksel5;
  149. u32 pll_cm_clken2;
  150. u32 cm_polctrl;
  151. u32 iva2_cm_fclken;
  152. u32 iva2_cm_clken_pll;
  153. u32 core_cm_fclken1;
  154. u32 core_cm_fclken3;
  155. u32 sgx_cm_fclken;
  156. u32 wkup_cm_fclken;
  157. u32 dss_cm_fclken;
  158. u32 cam_cm_fclken;
  159. u32 per_cm_fclken;
  160. u32 usbhost_cm_fclken;
  161. u32 core_cm_iclken1;
  162. u32 core_cm_iclken2;
  163. u32 core_cm_iclken3;
  164. u32 sgx_cm_iclken;
  165. u32 wkup_cm_iclken;
  166. u32 dss_cm_iclken;
  167. u32 cam_cm_iclken;
  168. u32 per_cm_iclken;
  169. u32 usbhost_cm_iclken;
  170. u32 iva2_cm_autoidle2;
  171. u32 mpu_cm_autoidle2;
  172. u32 iva2_cm_clkstctrl;
  173. u32 mpu_cm_clkstctrl;
  174. u32 core_cm_clkstctrl;
  175. u32 sgx_cm_clkstctrl;
  176. u32 dss_cm_clkstctrl;
  177. u32 cam_cm_clkstctrl;
  178. u32 per_cm_clkstctrl;
  179. u32 neon_cm_clkstctrl;
  180. u32 usbhost_cm_clkstctrl;
  181. u32 core_cm_autoidle1;
  182. u32 core_cm_autoidle2;
  183. u32 core_cm_autoidle3;
  184. u32 wkup_cm_autoidle;
  185. u32 dss_cm_autoidle;
  186. u32 cam_cm_autoidle;
  187. u32 per_cm_autoidle;
  188. u32 usbhost_cm_autoidle;
  189. u32 sgx_cm_sleepdep;
  190. u32 dss_cm_sleepdep;
  191. u32 cam_cm_sleepdep;
  192. u32 per_cm_sleepdep;
  193. u32 usbhost_cm_sleepdep;
  194. u32 cm_clkout_ctrl;
  195. };
  196. static struct omap3_cm_regs cm_context;
  197. void omap3_cm_save_context(void)
  198. {
  199. cm_context.iva2_cm_clksel1 =
  200. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_CLKSEL1);
  201. cm_context.iva2_cm_clksel2 =
  202. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_CLKSEL2);
  203. cm_context.cm_sysconfig = __raw_readl(OMAP3430_CM_SYSCONFIG);
  204. cm_context.sgx_cm_clksel =
  205. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_CLKSEL);
  206. cm_context.dss_cm_clksel =
  207. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_CLKSEL);
  208. cm_context.cam_cm_clksel =
  209. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_CLKSEL);
  210. cm_context.per_cm_clksel =
  211. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_CLKSEL);
  212. cm_context.emu_cm_clksel =
  213. omap2_cm_read_mod_reg(OMAP3430_EMU_MOD, CM_CLKSEL1);
  214. cm_context.emu_cm_clkstctrl =
  215. omap2_cm_read_mod_reg(OMAP3430_EMU_MOD, OMAP2_CM_CLKSTCTRL);
  216. cm_context.pll_cm_autoidle2 =
  217. omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE2);
  218. cm_context.pll_cm_clksel4 =
  219. omap2_cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKSEL4);
  220. cm_context.pll_cm_clksel5 =
  221. omap2_cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKSEL5);
  222. cm_context.pll_cm_clken2 =
  223. omap2_cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKEN2);
  224. cm_context.cm_polctrl = __raw_readl(OMAP3430_CM_POLCTRL);
  225. cm_context.iva2_cm_fclken =
  226. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_FCLKEN);
  227. cm_context.iva2_cm_clken_pll =
  228. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL);
  229. cm_context.core_cm_fclken1 =
  230. omap2_cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
  231. cm_context.core_cm_fclken3 =
  232. omap2_cm_read_mod_reg(CORE_MOD, OMAP3430ES2_CM_FCLKEN3);
  233. cm_context.sgx_cm_fclken =
  234. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_FCLKEN);
  235. cm_context.wkup_cm_fclken =
  236. omap2_cm_read_mod_reg(WKUP_MOD, CM_FCLKEN);
  237. cm_context.dss_cm_fclken =
  238. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_FCLKEN);
  239. cm_context.cam_cm_fclken =
  240. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_FCLKEN);
  241. cm_context.per_cm_fclken =
  242. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_FCLKEN);
  243. cm_context.usbhost_cm_fclken =
  244. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN);
  245. cm_context.core_cm_iclken1 =
  246. omap2_cm_read_mod_reg(CORE_MOD, CM_ICLKEN1);
  247. cm_context.core_cm_iclken2 =
  248. omap2_cm_read_mod_reg(CORE_MOD, CM_ICLKEN2);
  249. cm_context.core_cm_iclken3 =
  250. omap2_cm_read_mod_reg(CORE_MOD, CM_ICLKEN3);
  251. cm_context.sgx_cm_iclken =
  252. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_ICLKEN);
  253. cm_context.wkup_cm_iclken =
  254. omap2_cm_read_mod_reg(WKUP_MOD, CM_ICLKEN);
  255. cm_context.dss_cm_iclken =
  256. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_ICLKEN);
  257. cm_context.cam_cm_iclken =
  258. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_ICLKEN);
  259. cm_context.per_cm_iclken =
  260. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_ICLKEN);
  261. cm_context.usbhost_cm_iclken =
  262. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN);
  263. cm_context.iva2_cm_autoidle2 =
  264. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
  265. cm_context.mpu_cm_autoidle2 =
  266. omap2_cm_read_mod_reg(MPU_MOD, CM_AUTOIDLE2);
  267. cm_context.iva2_cm_clkstctrl =
  268. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP2_CM_CLKSTCTRL);
  269. cm_context.mpu_cm_clkstctrl =
  270. omap2_cm_read_mod_reg(MPU_MOD, OMAP2_CM_CLKSTCTRL);
  271. cm_context.core_cm_clkstctrl =
  272. omap2_cm_read_mod_reg(CORE_MOD, OMAP2_CM_CLKSTCTRL);
  273. cm_context.sgx_cm_clkstctrl =
  274. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, OMAP2_CM_CLKSTCTRL);
  275. cm_context.dss_cm_clkstctrl =
  276. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, OMAP2_CM_CLKSTCTRL);
  277. cm_context.cam_cm_clkstctrl =
  278. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, OMAP2_CM_CLKSTCTRL);
  279. cm_context.per_cm_clkstctrl =
  280. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, OMAP2_CM_CLKSTCTRL);
  281. cm_context.neon_cm_clkstctrl =
  282. omap2_cm_read_mod_reg(OMAP3430_NEON_MOD, OMAP2_CM_CLKSTCTRL);
  283. cm_context.usbhost_cm_clkstctrl =
  284. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD,
  285. OMAP2_CM_CLKSTCTRL);
  286. cm_context.core_cm_autoidle1 =
  287. omap2_cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE1);
  288. cm_context.core_cm_autoidle2 =
  289. omap2_cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE2);
  290. cm_context.core_cm_autoidle3 =
  291. omap2_cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE3);
  292. cm_context.wkup_cm_autoidle =
  293. omap2_cm_read_mod_reg(WKUP_MOD, CM_AUTOIDLE);
  294. cm_context.dss_cm_autoidle =
  295. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_AUTOIDLE);
  296. cm_context.cam_cm_autoidle =
  297. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_AUTOIDLE);
  298. cm_context.per_cm_autoidle =
  299. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
  300. cm_context.usbhost_cm_autoidle =
  301. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_AUTOIDLE);
  302. cm_context.sgx_cm_sleepdep =
  303. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD,
  304. OMAP3430_CM_SLEEPDEP);
  305. cm_context.dss_cm_sleepdep =
  306. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, OMAP3430_CM_SLEEPDEP);
  307. cm_context.cam_cm_sleepdep =
  308. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, OMAP3430_CM_SLEEPDEP);
  309. cm_context.per_cm_sleepdep =
  310. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, OMAP3430_CM_SLEEPDEP);
  311. cm_context.usbhost_cm_sleepdep =
  312. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD,
  313. OMAP3430_CM_SLEEPDEP);
  314. cm_context.cm_clkout_ctrl =
  315. omap2_cm_read_mod_reg(OMAP3430_CCR_MOD,
  316. OMAP3_CM_CLKOUT_CTRL_OFFSET);
  317. }
  318. void omap3_cm_restore_context(void)
  319. {
  320. omap2_cm_write_mod_reg(cm_context.iva2_cm_clksel1, OMAP3430_IVA2_MOD,
  321. CM_CLKSEL1);
  322. omap2_cm_write_mod_reg(cm_context.iva2_cm_clksel2, OMAP3430_IVA2_MOD,
  323. CM_CLKSEL2);
  324. __raw_writel(cm_context.cm_sysconfig, OMAP3430_CM_SYSCONFIG);
  325. omap2_cm_write_mod_reg(cm_context.sgx_cm_clksel, OMAP3430ES2_SGX_MOD,
  326. CM_CLKSEL);
  327. omap2_cm_write_mod_reg(cm_context.dss_cm_clksel, OMAP3430_DSS_MOD,
  328. CM_CLKSEL);
  329. omap2_cm_write_mod_reg(cm_context.cam_cm_clksel, OMAP3430_CAM_MOD,
  330. CM_CLKSEL);
  331. omap2_cm_write_mod_reg(cm_context.per_cm_clksel, OMAP3430_PER_MOD,
  332. CM_CLKSEL);
  333. omap2_cm_write_mod_reg(cm_context.emu_cm_clksel, OMAP3430_EMU_MOD,
  334. CM_CLKSEL1);
  335. omap2_cm_write_mod_reg(cm_context.emu_cm_clkstctrl, OMAP3430_EMU_MOD,
  336. OMAP2_CM_CLKSTCTRL);
  337. omap2_cm_write_mod_reg(cm_context.pll_cm_autoidle2, PLL_MOD,
  338. CM_AUTOIDLE2);
  339. omap2_cm_write_mod_reg(cm_context.pll_cm_clksel4, PLL_MOD,
  340. OMAP3430ES2_CM_CLKSEL4);
  341. omap2_cm_write_mod_reg(cm_context.pll_cm_clksel5, PLL_MOD,
  342. OMAP3430ES2_CM_CLKSEL5);
  343. omap2_cm_write_mod_reg(cm_context.pll_cm_clken2, PLL_MOD,
  344. OMAP3430ES2_CM_CLKEN2);
  345. __raw_writel(cm_context.cm_polctrl, OMAP3430_CM_POLCTRL);
  346. omap2_cm_write_mod_reg(cm_context.iva2_cm_fclken, OMAP3430_IVA2_MOD,
  347. CM_FCLKEN);
  348. omap2_cm_write_mod_reg(cm_context.iva2_cm_clken_pll, OMAP3430_IVA2_MOD,
  349. OMAP3430_CM_CLKEN_PLL);
  350. omap2_cm_write_mod_reg(cm_context.core_cm_fclken1, CORE_MOD,
  351. CM_FCLKEN1);
  352. omap2_cm_write_mod_reg(cm_context.core_cm_fclken3, CORE_MOD,
  353. OMAP3430ES2_CM_FCLKEN3);
  354. omap2_cm_write_mod_reg(cm_context.sgx_cm_fclken, OMAP3430ES2_SGX_MOD,
  355. CM_FCLKEN);
  356. omap2_cm_write_mod_reg(cm_context.wkup_cm_fclken, WKUP_MOD, CM_FCLKEN);
  357. omap2_cm_write_mod_reg(cm_context.dss_cm_fclken, OMAP3430_DSS_MOD,
  358. CM_FCLKEN);
  359. omap2_cm_write_mod_reg(cm_context.cam_cm_fclken, OMAP3430_CAM_MOD,
  360. CM_FCLKEN);
  361. omap2_cm_write_mod_reg(cm_context.per_cm_fclken, OMAP3430_PER_MOD,
  362. CM_FCLKEN);
  363. omap2_cm_write_mod_reg(cm_context.usbhost_cm_fclken,
  364. OMAP3430ES2_USBHOST_MOD, CM_FCLKEN);
  365. omap2_cm_write_mod_reg(cm_context.core_cm_iclken1, CORE_MOD,
  366. CM_ICLKEN1);
  367. omap2_cm_write_mod_reg(cm_context.core_cm_iclken2, CORE_MOD,
  368. CM_ICLKEN2);
  369. omap2_cm_write_mod_reg(cm_context.core_cm_iclken3, CORE_MOD,
  370. CM_ICLKEN3);
  371. omap2_cm_write_mod_reg(cm_context.sgx_cm_iclken, OMAP3430ES2_SGX_MOD,
  372. CM_ICLKEN);
  373. omap2_cm_write_mod_reg(cm_context.wkup_cm_iclken, WKUP_MOD, CM_ICLKEN);
  374. omap2_cm_write_mod_reg(cm_context.dss_cm_iclken, OMAP3430_DSS_MOD,
  375. CM_ICLKEN);
  376. omap2_cm_write_mod_reg(cm_context.cam_cm_iclken, OMAP3430_CAM_MOD,
  377. CM_ICLKEN);
  378. omap2_cm_write_mod_reg(cm_context.per_cm_iclken, OMAP3430_PER_MOD,
  379. CM_ICLKEN);
  380. omap2_cm_write_mod_reg(cm_context.usbhost_cm_iclken,
  381. OMAP3430ES2_USBHOST_MOD, CM_ICLKEN);
  382. omap2_cm_write_mod_reg(cm_context.iva2_cm_autoidle2, OMAP3430_IVA2_MOD,
  383. CM_AUTOIDLE2);
  384. omap2_cm_write_mod_reg(cm_context.mpu_cm_autoidle2, MPU_MOD,
  385. CM_AUTOIDLE2);
  386. omap2_cm_write_mod_reg(cm_context.iva2_cm_clkstctrl, OMAP3430_IVA2_MOD,
  387. OMAP2_CM_CLKSTCTRL);
  388. omap2_cm_write_mod_reg(cm_context.mpu_cm_clkstctrl, MPU_MOD,
  389. OMAP2_CM_CLKSTCTRL);
  390. omap2_cm_write_mod_reg(cm_context.core_cm_clkstctrl, CORE_MOD,
  391. OMAP2_CM_CLKSTCTRL);
  392. omap2_cm_write_mod_reg(cm_context.sgx_cm_clkstctrl, OMAP3430ES2_SGX_MOD,
  393. OMAP2_CM_CLKSTCTRL);
  394. omap2_cm_write_mod_reg(cm_context.dss_cm_clkstctrl, OMAP3430_DSS_MOD,
  395. OMAP2_CM_CLKSTCTRL);
  396. omap2_cm_write_mod_reg(cm_context.cam_cm_clkstctrl, OMAP3430_CAM_MOD,
  397. OMAP2_CM_CLKSTCTRL);
  398. omap2_cm_write_mod_reg(cm_context.per_cm_clkstctrl, OMAP3430_PER_MOD,
  399. OMAP2_CM_CLKSTCTRL);
  400. omap2_cm_write_mod_reg(cm_context.neon_cm_clkstctrl, OMAP3430_NEON_MOD,
  401. OMAP2_CM_CLKSTCTRL);
  402. omap2_cm_write_mod_reg(cm_context.usbhost_cm_clkstctrl,
  403. OMAP3430ES2_USBHOST_MOD, OMAP2_CM_CLKSTCTRL);
  404. omap2_cm_write_mod_reg(cm_context.core_cm_autoidle1, CORE_MOD,
  405. CM_AUTOIDLE1);
  406. omap2_cm_write_mod_reg(cm_context.core_cm_autoidle2, CORE_MOD,
  407. CM_AUTOIDLE2);
  408. omap2_cm_write_mod_reg(cm_context.core_cm_autoidle3, CORE_MOD,
  409. CM_AUTOIDLE3);
  410. omap2_cm_write_mod_reg(cm_context.wkup_cm_autoidle, WKUP_MOD,
  411. CM_AUTOIDLE);
  412. omap2_cm_write_mod_reg(cm_context.dss_cm_autoidle, OMAP3430_DSS_MOD,
  413. CM_AUTOIDLE);
  414. omap2_cm_write_mod_reg(cm_context.cam_cm_autoidle, OMAP3430_CAM_MOD,
  415. CM_AUTOIDLE);
  416. omap2_cm_write_mod_reg(cm_context.per_cm_autoidle, OMAP3430_PER_MOD,
  417. CM_AUTOIDLE);
  418. omap2_cm_write_mod_reg(cm_context.usbhost_cm_autoidle,
  419. OMAP3430ES2_USBHOST_MOD, CM_AUTOIDLE);
  420. omap2_cm_write_mod_reg(cm_context.sgx_cm_sleepdep, OMAP3430ES2_SGX_MOD,
  421. OMAP3430_CM_SLEEPDEP);
  422. omap2_cm_write_mod_reg(cm_context.dss_cm_sleepdep, OMAP3430_DSS_MOD,
  423. OMAP3430_CM_SLEEPDEP);
  424. omap2_cm_write_mod_reg(cm_context.cam_cm_sleepdep, OMAP3430_CAM_MOD,
  425. OMAP3430_CM_SLEEPDEP);
  426. omap2_cm_write_mod_reg(cm_context.per_cm_sleepdep, OMAP3430_PER_MOD,
  427. OMAP3430_CM_SLEEPDEP);
  428. omap2_cm_write_mod_reg(cm_context.usbhost_cm_sleepdep,
  429. OMAP3430ES2_USBHOST_MOD, OMAP3430_CM_SLEEPDEP);
  430. omap2_cm_write_mod_reg(cm_context.cm_clkout_ctrl, OMAP3430_CCR_MOD,
  431. OMAP3_CM_CLKOUT_CTRL_OFFSET);
  432. }
  433. #endif