regs-clkctrl-mx23.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455
  1. /*
  2. * Freescale CLKCTRL Register Definitions
  3. *
  4. * Copyright 2008 Embedded Alley Solutions, Inc All Rights Reserved.
  5. * Copyright 2008-2010 Freescale Semiconductor, Inc.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. *
  21. * This file is created by xml file. Don't Edit it.
  22. *
  23. * Xml Revision: 1.48
  24. * Template revision: 26195
  25. */
  26. #ifndef __REGS_CLKCTRL_MX23_H__
  27. #define __REGS_CLKCTRL_MX23_H__
  28. #define HW_CLKCTRL_PLLCTRL0 (0x00000000)
  29. #define HW_CLKCTRL_PLLCTRL0_SET (0x00000004)
  30. #define HW_CLKCTRL_PLLCTRL0_CLR (0x00000008)
  31. #define HW_CLKCTRL_PLLCTRL0_TOG (0x0000000c)
  32. #define BP_CLKCTRL_PLLCTRL0_RSRVD6 30
  33. #define BM_CLKCTRL_PLLCTRL0_RSRVD6 0xC0000000
  34. #define BF_CLKCTRL_PLLCTRL0_RSRVD6(v) \
  35. (((v) << 30) & BM_CLKCTRL_PLLCTRL0_RSRVD6)
  36. #define BP_CLKCTRL_PLLCTRL0_LFR_SEL 28
  37. #define BM_CLKCTRL_PLLCTRL0_LFR_SEL 0x30000000
  38. #define BF_CLKCTRL_PLLCTRL0_LFR_SEL(v) \
  39. (((v) << 28) & BM_CLKCTRL_PLLCTRL0_LFR_SEL)
  40. #define BV_CLKCTRL_PLLCTRL0_LFR_SEL__DEFAULT 0x0
  41. #define BV_CLKCTRL_PLLCTRL0_LFR_SEL__TIMES_2 0x1
  42. #define BV_CLKCTRL_PLLCTRL0_LFR_SEL__TIMES_05 0x2
  43. #define BV_CLKCTRL_PLLCTRL0_LFR_SEL__UNDEFINED 0x3
  44. #define BP_CLKCTRL_PLLCTRL0_RSRVD5 26
  45. #define BM_CLKCTRL_PLLCTRL0_RSRVD5 0x0C000000
  46. #define BF_CLKCTRL_PLLCTRL0_RSRVD5(v) \
  47. (((v) << 26) & BM_CLKCTRL_PLLCTRL0_RSRVD5)
  48. #define BP_CLKCTRL_PLLCTRL0_CP_SEL 24
  49. #define BM_CLKCTRL_PLLCTRL0_CP_SEL 0x03000000
  50. #define BF_CLKCTRL_PLLCTRL0_CP_SEL(v) \
  51. (((v) << 24) & BM_CLKCTRL_PLLCTRL0_CP_SEL)
  52. #define BV_CLKCTRL_PLLCTRL0_CP_SEL__DEFAULT 0x0
  53. #define BV_CLKCTRL_PLLCTRL0_CP_SEL__TIMES_2 0x1
  54. #define BV_CLKCTRL_PLLCTRL0_CP_SEL__TIMES_05 0x2
  55. #define BV_CLKCTRL_PLLCTRL0_CP_SEL__UNDEFINED 0x3
  56. #define BP_CLKCTRL_PLLCTRL0_RSRVD4 22
  57. #define BM_CLKCTRL_PLLCTRL0_RSRVD4 0x00C00000
  58. #define BF_CLKCTRL_PLLCTRL0_RSRVD4(v) \
  59. (((v) << 22) & BM_CLKCTRL_PLLCTRL0_RSRVD4)
  60. #define BP_CLKCTRL_PLLCTRL0_DIV_SEL 20
  61. #define BM_CLKCTRL_PLLCTRL0_DIV_SEL 0x00300000
  62. #define BF_CLKCTRL_PLLCTRL0_DIV_SEL(v) \
  63. (((v) << 20) & BM_CLKCTRL_PLLCTRL0_DIV_SEL)
  64. #define BV_CLKCTRL_PLLCTRL0_DIV_SEL__DEFAULT 0x0
  65. #define BV_CLKCTRL_PLLCTRL0_DIV_SEL__LOWER 0x1
  66. #define BV_CLKCTRL_PLLCTRL0_DIV_SEL__LOWEST 0x2
  67. #define BV_CLKCTRL_PLLCTRL0_DIV_SEL__UNDEFINED 0x3
  68. #define BM_CLKCTRL_PLLCTRL0_RSRVD3 0x00080000
  69. #define BM_CLKCTRL_PLLCTRL0_EN_USB_CLKS 0x00040000
  70. #define BM_CLKCTRL_PLLCTRL0_RSRVD2 0x00020000
  71. #define BM_CLKCTRL_PLLCTRL0_POWER 0x00010000
  72. #define BP_CLKCTRL_PLLCTRL0_RSRVD1 0
  73. #define BM_CLKCTRL_PLLCTRL0_RSRVD1 0x0000FFFF
  74. #define BF_CLKCTRL_PLLCTRL0_RSRVD1(v) \
  75. (((v) << 0) & BM_CLKCTRL_PLLCTRL0_RSRVD1)
  76. #define HW_CLKCTRL_PLLCTRL1 (0x00000010)
  77. #define BM_CLKCTRL_PLLCTRL1_LOCK 0x80000000
  78. #define BM_CLKCTRL_PLLCTRL1_FORCE_LOCK 0x40000000
  79. #define BP_CLKCTRL_PLLCTRL1_RSRVD1 16
  80. #define BM_CLKCTRL_PLLCTRL1_RSRVD1 0x3FFF0000
  81. #define BF_CLKCTRL_PLLCTRL1_RSRVD1(v) \
  82. (((v) << 16) & BM_CLKCTRL_PLLCTRL1_RSRVD1)
  83. #define BP_CLKCTRL_PLLCTRL1_LOCK_COUNT 0
  84. #define BM_CLKCTRL_PLLCTRL1_LOCK_COUNT 0x0000FFFF
  85. #define BF_CLKCTRL_PLLCTRL1_LOCK_COUNT(v) \
  86. (((v) << 0) & BM_CLKCTRL_PLLCTRL1_LOCK_COUNT)
  87. #define HW_CLKCTRL_CPU (0x00000020)
  88. #define HW_CLKCTRL_CPU_SET (0x00000024)
  89. #define HW_CLKCTRL_CPU_CLR (0x00000028)
  90. #define HW_CLKCTRL_CPU_TOG (0x0000002c)
  91. #define BP_CLKCTRL_CPU_RSRVD5 30
  92. #define BM_CLKCTRL_CPU_RSRVD5 0xC0000000
  93. #define BF_CLKCTRL_CPU_RSRVD5(v) \
  94. (((v) << 30) & BM_CLKCTRL_CPU_RSRVD5)
  95. #define BM_CLKCTRL_CPU_BUSY_REF_XTAL 0x20000000
  96. #define BM_CLKCTRL_CPU_BUSY_REF_CPU 0x10000000
  97. #define BM_CLKCTRL_CPU_RSRVD4 0x08000000
  98. #define BM_CLKCTRL_CPU_DIV_XTAL_FRAC_EN 0x04000000
  99. #define BP_CLKCTRL_CPU_DIV_XTAL 16
  100. #define BM_CLKCTRL_CPU_DIV_XTAL 0x03FF0000
  101. #define BF_CLKCTRL_CPU_DIV_XTAL(v) \
  102. (((v) << 16) & BM_CLKCTRL_CPU_DIV_XTAL)
  103. #define BP_CLKCTRL_CPU_RSRVD3 13
  104. #define BM_CLKCTRL_CPU_RSRVD3 0x0000E000
  105. #define BF_CLKCTRL_CPU_RSRVD3(v) \
  106. (((v) << 13) & BM_CLKCTRL_CPU_RSRVD3)
  107. #define BM_CLKCTRL_CPU_INTERRUPT_WAIT 0x00001000
  108. #define BM_CLKCTRL_CPU_RSRVD2 0x00000800
  109. #define BM_CLKCTRL_CPU_DIV_CPU_FRAC_EN 0x00000400
  110. #define BP_CLKCTRL_CPU_RSRVD1 6
  111. #define BM_CLKCTRL_CPU_RSRVD1 0x000003C0
  112. #define BF_CLKCTRL_CPU_RSRVD1(v) \
  113. (((v) << 6) & BM_CLKCTRL_CPU_RSRVD1)
  114. #define BP_CLKCTRL_CPU_DIV_CPU 0
  115. #define BM_CLKCTRL_CPU_DIV_CPU 0x0000003F
  116. #define BF_CLKCTRL_CPU_DIV_CPU(v) \
  117. (((v) << 0) & BM_CLKCTRL_CPU_DIV_CPU)
  118. #define HW_CLKCTRL_HBUS (0x00000030)
  119. #define HW_CLKCTRL_HBUS_SET (0x00000034)
  120. #define HW_CLKCTRL_HBUS_CLR (0x00000038)
  121. #define HW_CLKCTRL_HBUS_TOG (0x0000003c)
  122. #define BP_CLKCTRL_HBUS_RSRVD4 30
  123. #define BM_CLKCTRL_HBUS_RSRVD4 0xC0000000
  124. #define BF_CLKCTRL_HBUS_RSRVD4(v) \
  125. (((v) << 30) & BM_CLKCTRL_HBUS_RSRVD4)
  126. #define BM_CLKCTRL_HBUS_BUSY 0x20000000
  127. #define BM_CLKCTRL_HBUS_DCP_AS_ENABLE 0x10000000
  128. #define BM_CLKCTRL_HBUS_PXP_AS_ENABLE 0x08000000
  129. #define BM_CLKCTRL_HBUS_APBHDMA_AS_ENABLE 0x04000000
  130. #define BM_CLKCTRL_HBUS_APBXDMA_AS_ENABLE 0x02000000
  131. #define BM_CLKCTRL_HBUS_TRAFFIC_JAM_AS_ENABLE 0x01000000
  132. #define BM_CLKCTRL_HBUS_TRAFFIC_AS_ENABLE 0x00800000
  133. #define BM_CLKCTRL_HBUS_CPU_DATA_AS_ENABLE 0x00400000
  134. #define BM_CLKCTRL_HBUS_CPU_INSTR_AS_ENABLE 0x00200000
  135. #define BM_CLKCTRL_HBUS_AUTO_SLOW_MODE 0x00100000
  136. #define BM_CLKCTRL_HBUS_RSRVD2 0x00080000
  137. #define BP_CLKCTRL_HBUS_SLOW_DIV 16
  138. #define BM_CLKCTRL_HBUS_SLOW_DIV 0x00070000
  139. #define BF_CLKCTRL_HBUS_SLOW_DIV(v) \
  140. (((v) << 16) & BM_CLKCTRL_HBUS_SLOW_DIV)
  141. #define BV_CLKCTRL_HBUS_SLOW_DIV__BY1 0x0
  142. #define BV_CLKCTRL_HBUS_SLOW_DIV__BY2 0x1
  143. #define BV_CLKCTRL_HBUS_SLOW_DIV__BY4 0x2
  144. #define BV_CLKCTRL_HBUS_SLOW_DIV__BY8 0x3
  145. #define BV_CLKCTRL_HBUS_SLOW_DIV__BY16 0x4
  146. #define BV_CLKCTRL_HBUS_SLOW_DIV__BY32 0x5
  147. #define BP_CLKCTRL_HBUS_RSRVD1 6
  148. #define BM_CLKCTRL_HBUS_RSRVD1 0x0000FFC0
  149. #define BF_CLKCTRL_HBUS_RSRVD1(v) \
  150. (((v) << 6) & BM_CLKCTRL_HBUS_RSRVD1)
  151. #define BM_CLKCTRL_HBUS_DIV_FRAC_EN 0x00000020
  152. #define BP_CLKCTRL_HBUS_DIV 0
  153. #define BM_CLKCTRL_HBUS_DIV 0x0000001F
  154. #define BF_CLKCTRL_HBUS_DIV(v) \
  155. (((v) << 0) & BM_CLKCTRL_HBUS_DIV)
  156. #define HW_CLKCTRL_XBUS (0x00000040)
  157. #define BM_CLKCTRL_XBUS_BUSY 0x80000000
  158. #define BP_CLKCTRL_XBUS_RSRVD1 11
  159. #define BM_CLKCTRL_XBUS_RSRVD1 0x7FFFF800
  160. #define BF_CLKCTRL_XBUS_RSRVD1(v) \
  161. (((v) << 11) & BM_CLKCTRL_XBUS_RSRVD1)
  162. #define BM_CLKCTRL_XBUS_DIV_FRAC_EN 0x00000400
  163. #define BP_CLKCTRL_XBUS_DIV 0
  164. #define BM_CLKCTRL_XBUS_DIV 0x000003FF
  165. #define BF_CLKCTRL_XBUS_DIV(v) \
  166. (((v) << 0) & BM_CLKCTRL_XBUS_DIV)
  167. #define HW_CLKCTRL_XTAL (0x00000050)
  168. #define HW_CLKCTRL_XTAL_SET (0x00000054)
  169. #define HW_CLKCTRL_XTAL_CLR (0x00000058)
  170. #define HW_CLKCTRL_XTAL_TOG (0x0000005c)
  171. #define BP_CLKCTRL_XTAL_UART_CLK_GATE 31
  172. #define BM_CLKCTRL_XTAL_UART_CLK_GATE 0x80000000
  173. #define BP_CLKCTRL_XTAL_FILT_CLK24M_GATE 30
  174. #define BM_CLKCTRL_XTAL_FILT_CLK24M_GATE 0x40000000
  175. #define BP_CLKCTRL_XTAL_PWM_CLK24M_GATE 29
  176. #define BM_CLKCTRL_XTAL_PWM_CLK24M_GATE 0x20000000
  177. #define BM_CLKCTRL_XTAL_DRI_CLK24M_GATE 0x10000000
  178. #define BM_CLKCTRL_XTAL_DIGCTRL_CLK1M_GATE 0x08000000
  179. #define BP_CLKCTRL_XTAL_TIMROT_CLK32K_GATE 26
  180. #define BM_CLKCTRL_XTAL_TIMROT_CLK32K_GATE 0x04000000
  181. #define BP_CLKCTRL_XTAL_RSRVD1 2
  182. #define BM_CLKCTRL_XTAL_RSRVD1 0x03FFFFFC
  183. #define BF_CLKCTRL_XTAL_RSRVD1(v) \
  184. (((v) << 2) & BM_CLKCTRL_XTAL_RSRVD1)
  185. #define BP_CLKCTRL_XTAL_DIV_UART 0
  186. #define BM_CLKCTRL_XTAL_DIV_UART 0x00000003
  187. #define BF_CLKCTRL_XTAL_DIV_UART(v) \
  188. (((v) << 0) & BM_CLKCTRL_XTAL_DIV_UART)
  189. #define HW_CLKCTRL_PIX (0x00000060)
  190. #define BP_CLKCTRL_PIX_CLKGATE 31
  191. #define BM_CLKCTRL_PIX_CLKGATE 0x80000000
  192. #define BM_CLKCTRL_PIX_RSRVD2 0x40000000
  193. #define BM_CLKCTRL_PIX_BUSY 0x20000000
  194. #define BP_CLKCTRL_PIX_RSRVD1 13
  195. #define BM_CLKCTRL_PIX_RSRVD1 0x1FFFE000
  196. #define BF_CLKCTRL_PIX_RSRVD1(v) \
  197. (((v) << 13) & BM_CLKCTRL_PIX_RSRVD1)
  198. #define BM_CLKCTRL_PIX_DIV_FRAC_EN 0x00001000
  199. #define BP_CLKCTRL_PIX_DIV 0
  200. #define BM_CLKCTRL_PIX_DIV 0x00000FFF
  201. #define BF_CLKCTRL_PIX_DIV(v) \
  202. (((v) << 0) & BM_CLKCTRL_PIX_DIV)
  203. #define HW_CLKCTRL_SSP (0x00000070)
  204. #define BP_CLKCTRL_SSP_CLKGATE 31
  205. #define BM_CLKCTRL_SSP_CLKGATE 0x80000000
  206. #define BM_CLKCTRL_SSP_RSRVD2 0x40000000
  207. #define BM_CLKCTRL_SSP_BUSY 0x20000000
  208. #define BP_CLKCTRL_SSP_RSRVD1 10
  209. #define BM_CLKCTRL_SSP_RSRVD1 0x1FFFFC00
  210. #define BF_CLKCTRL_SSP_RSRVD1(v) \
  211. (((v) << 10) & BM_CLKCTRL_SSP_RSRVD1)
  212. #define BM_CLKCTRL_SSP_DIV_FRAC_EN 0x00000200
  213. #define BP_CLKCTRL_SSP_DIV 0
  214. #define BM_CLKCTRL_SSP_DIV 0x000001FF
  215. #define BF_CLKCTRL_SSP_DIV(v) \
  216. (((v) << 0) & BM_CLKCTRL_SSP_DIV)
  217. #define HW_CLKCTRL_GPMI (0x00000080)
  218. #define BP_CLKCTRL_GPMI_CLKGATE 31
  219. #define BM_CLKCTRL_GPMI_CLKGATE 0x80000000
  220. #define BM_CLKCTRL_GPMI_RSRVD2 0x40000000
  221. #define BM_CLKCTRL_GPMI_BUSY 0x20000000
  222. #define BP_CLKCTRL_GPMI_RSRVD1 11
  223. #define BM_CLKCTRL_GPMI_RSRVD1 0x1FFFF800
  224. #define BF_CLKCTRL_GPMI_RSRVD1(v) \
  225. (((v) << 11) & BM_CLKCTRL_GPMI_RSRVD1)
  226. #define BM_CLKCTRL_GPMI_DIV_FRAC_EN 0x00000400
  227. #define BP_CLKCTRL_GPMI_DIV 0
  228. #define BM_CLKCTRL_GPMI_DIV 0x000003FF
  229. #define BF_CLKCTRL_GPMI_DIV(v) \
  230. (((v) << 0) & BM_CLKCTRL_GPMI_DIV)
  231. #define HW_CLKCTRL_SPDIF (0x00000090)
  232. #define BM_CLKCTRL_SPDIF_CLKGATE 0x80000000
  233. #define BP_CLKCTRL_SPDIF_RSRVD 0
  234. #define BM_CLKCTRL_SPDIF_RSRVD 0x7FFFFFFF
  235. #define BF_CLKCTRL_SPDIF_RSRVD(v) \
  236. (((v) << 0) & BM_CLKCTRL_SPDIF_RSRVD)
  237. #define HW_CLKCTRL_EMI (0x000000a0)
  238. #define BP_CLKCTRL_EMI_CLKGATE 31
  239. #define BM_CLKCTRL_EMI_CLKGATE 0x80000000
  240. #define BM_CLKCTRL_EMI_SYNC_MODE_EN 0x40000000
  241. #define BM_CLKCTRL_EMI_BUSY_REF_XTAL 0x20000000
  242. #define BM_CLKCTRL_EMI_BUSY_REF_EMI 0x10000000
  243. #define BM_CLKCTRL_EMI_BUSY_REF_CPU 0x08000000
  244. #define BM_CLKCTRL_EMI_BUSY_SYNC_MODE 0x04000000
  245. #define BP_CLKCTRL_EMI_RSRVD3 18
  246. #define BM_CLKCTRL_EMI_RSRVD3 0x03FC0000
  247. #define BF_CLKCTRL_EMI_RSRVD3(v) \
  248. (((v) << 18) & BM_CLKCTRL_EMI_RSRVD3)
  249. #define BM_CLKCTRL_EMI_BUSY_DCC_RESYNC 0x00020000
  250. #define BM_CLKCTRL_EMI_DCC_RESYNC_ENABLE 0x00010000
  251. #define BP_CLKCTRL_EMI_RSRVD2 12
  252. #define BM_CLKCTRL_EMI_RSRVD2 0x0000F000
  253. #define BF_CLKCTRL_EMI_RSRVD2(v) \
  254. (((v) << 12) & BM_CLKCTRL_EMI_RSRVD2)
  255. #define BP_CLKCTRL_EMI_DIV_XTAL 8
  256. #define BM_CLKCTRL_EMI_DIV_XTAL 0x00000F00
  257. #define BF_CLKCTRL_EMI_DIV_XTAL(v) \
  258. (((v) << 8) & BM_CLKCTRL_EMI_DIV_XTAL)
  259. #define BP_CLKCTRL_EMI_RSRVD1 6
  260. #define BM_CLKCTRL_EMI_RSRVD1 0x000000C0
  261. #define BF_CLKCTRL_EMI_RSRVD1(v) \
  262. (((v) << 6) & BM_CLKCTRL_EMI_RSRVD1)
  263. #define BP_CLKCTRL_EMI_DIV_EMI 0
  264. #define BM_CLKCTRL_EMI_DIV_EMI 0x0000003F
  265. #define BF_CLKCTRL_EMI_DIV_EMI(v) \
  266. (((v) << 0) & BM_CLKCTRL_EMI_DIV_EMI)
  267. #define HW_CLKCTRL_IR (0x000000b0)
  268. #define BM_CLKCTRL_IR_CLKGATE 0x80000000
  269. #define BM_CLKCTRL_IR_RSRVD3 0x40000000
  270. #define BM_CLKCTRL_IR_AUTO_DIV 0x20000000
  271. #define BM_CLKCTRL_IR_IR_BUSY 0x10000000
  272. #define BM_CLKCTRL_IR_IROV_BUSY 0x08000000
  273. #define BP_CLKCTRL_IR_RSRVD2 25
  274. #define BM_CLKCTRL_IR_RSRVD2 0x06000000
  275. #define BF_CLKCTRL_IR_RSRVD2(v) \
  276. (((v) << 25) & BM_CLKCTRL_IR_RSRVD2)
  277. #define BP_CLKCTRL_IR_IROV_DIV 16
  278. #define BM_CLKCTRL_IR_IROV_DIV 0x01FF0000
  279. #define BF_CLKCTRL_IR_IROV_DIV(v) \
  280. (((v) << 16) & BM_CLKCTRL_IR_IROV_DIV)
  281. #define BP_CLKCTRL_IR_RSRVD1 10
  282. #define BM_CLKCTRL_IR_RSRVD1 0x0000FC00
  283. #define BF_CLKCTRL_IR_RSRVD1(v) \
  284. (((v) << 10) & BM_CLKCTRL_IR_RSRVD1)
  285. #define BP_CLKCTRL_IR_IR_DIV 0
  286. #define BM_CLKCTRL_IR_IR_DIV 0x000003FF
  287. #define BF_CLKCTRL_IR_IR_DIV(v) \
  288. (((v) << 0) & BM_CLKCTRL_IR_IR_DIV)
  289. #define HW_CLKCTRL_SAIF (0x000000c0)
  290. #define BM_CLKCTRL_SAIF_CLKGATE 0x80000000
  291. #define BM_CLKCTRL_SAIF_RSRVD2 0x40000000
  292. #define BM_CLKCTRL_SAIF_BUSY 0x20000000
  293. #define BP_CLKCTRL_SAIF_RSRVD1 17
  294. #define BM_CLKCTRL_SAIF_RSRVD1 0x1FFE0000
  295. #define BF_CLKCTRL_SAIF_RSRVD1(v) \
  296. (((v) << 17) & BM_CLKCTRL_SAIF_RSRVD1)
  297. #define BM_CLKCTRL_SAIF_DIV_FRAC_EN 0x00010000
  298. #define BP_CLKCTRL_SAIF_DIV 0
  299. #define BM_CLKCTRL_SAIF_DIV 0x0000FFFF
  300. #define BF_CLKCTRL_SAIF_DIV(v) \
  301. (((v) << 0) & BM_CLKCTRL_SAIF_DIV)
  302. #define HW_CLKCTRL_TV (0x000000d0)
  303. #define BM_CLKCTRL_TV_CLK_TV108M_GATE 0x80000000
  304. #define BM_CLKCTRL_TV_CLK_TV_GATE 0x40000000
  305. #define BP_CLKCTRL_TV_RSRVD 0
  306. #define BM_CLKCTRL_TV_RSRVD 0x3FFFFFFF
  307. #define BF_CLKCTRL_TV_RSRVD(v) \
  308. (((v) << 0) & BM_CLKCTRL_TV_RSRVD)
  309. #define HW_CLKCTRL_ETM (0x000000e0)
  310. #define BM_CLKCTRL_ETM_CLKGATE 0x80000000
  311. #define BM_CLKCTRL_ETM_RSRVD2 0x40000000
  312. #define BM_CLKCTRL_ETM_BUSY 0x20000000
  313. #define BP_CLKCTRL_ETM_RSRVD1 7
  314. #define BM_CLKCTRL_ETM_RSRVD1 0x1FFFFF80
  315. #define BF_CLKCTRL_ETM_RSRVD1(v) \
  316. (((v) << 7) & BM_CLKCTRL_ETM_RSRVD1)
  317. #define BM_CLKCTRL_ETM_DIV_FRAC_EN 0x00000040
  318. #define BP_CLKCTRL_ETM_DIV 0
  319. #define BM_CLKCTRL_ETM_DIV 0x0000003F
  320. #define BF_CLKCTRL_ETM_DIV(v) \
  321. (((v) << 0) & BM_CLKCTRL_ETM_DIV)
  322. #define HW_CLKCTRL_FRAC (0x000000f0)
  323. #define HW_CLKCTRL_FRAC_SET (0x000000f4)
  324. #define HW_CLKCTRL_FRAC_CLR (0x000000f8)
  325. #define HW_CLKCTRL_FRAC_TOG (0x000000fc)
  326. #define BP_CLKCTRL_FRAC_CLKGATEIO 31
  327. #define BM_CLKCTRL_FRAC_CLKGATEIO 0x80000000
  328. #define BM_CLKCTRL_FRAC_IO_STABLE 0x40000000
  329. #define BP_CLKCTRL_FRAC_IOFRAC 24
  330. #define BM_CLKCTRL_FRAC_IOFRAC 0x3F000000
  331. #define BF_CLKCTRL_FRAC_IOFRAC(v) \
  332. (((v) << 24) & BM_CLKCTRL_FRAC_IOFRAC)
  333. #define BP_CLKCTRL_FRAC_CLKGATEPIX 23
  334. #define BM_CLKCTRL_FRAC_CLKGATEPIX 0x00800000
  335. #define BM_CLKCTRL_FRAC_PIX_STABLE 0x00400000
  336. #define BP_CLKCTRL_FRAC_PIXFRAC 16
  337. #define BM_CLKCTRL_FRAC_PIXFRAC 0x003F0000
  338. #define BF_CLKCTRL_FRAC_PIXFRAC(v) \
  339. (((v) << 16) & BM_CLKCTRL_FRAC_PIXFRAC)
  340. #define BP_CLKCTRL_FRAC_CLKGATEEMI 15
  341. #define BM_CLKCTRL_FRAC_CLKGATEEMI 0x00008000
  342. #define BM_CLKCTRL_FRAC_EMI_STABLE 0x00004000
  343. #define BP_CLKCTRL_FRAC_EMIFRAC 8
  344. #define BM_CLKCTRL_FRAC_EMIFRAC 0x00003F00
  345. #define BF_CLKCTRL_FRAC_EMIFRAC(v) \
  346. (((v) << 8) & BM_CLKCTRL_FRAC_EMIFRAC)
  347. #define BP_CLKCTRL_FRAC_CLKGATECPU 7
  348. #define BM_CLKCTRL_FRAC_CLKGATECPU 0x00000080
  349. #define BM_CLKCTRL_FRAC_CPU_STABLE 0x00000040
  350. #define BP_CLKCTRL_FRAC_CPUFRAC 0
  351. #define BM_CLKCTRL_FRAC_CPUFRAC 0x0000003F
  352. #define BF_CLKCTRL_FRAC_CPUFRAC(v) \
  353. (((v) << 0) & BM_CLKCTRL_FRAC_CPUFRAC)
  354. #define HW_CLKCTRL_FRAC1 (0x00000100)
  355. #define HW_CLKCTRL_FRAC1_SET (0x00000104)
  356. #define HW_CLKCTRL_FRAC1_CLR (0x00000108)
  357. #define HW_CLKCTRL_FRAC1_TOG (0x0000010c)
  358. #define BM_CLKCTRL_FRAC1_CLKGATEVID 0x80000000
  359. #define BM_CLKCTRL_FRAC1_VID_STABLE 0x40000000
  360. #define BP_CLKCTRL_FRAC1_RSRVD1 0
  361. #define BM_CLKCTRL_FRAC1_RSRVD1 0x3FFFFFFF
  362. #define BF_CLKCTRL_FRAC1_RSRVD1(v) \
  363. (((v) << 0) & BM_CLKCTRL_FRAC1_RSRVD1)
  364. #define HW_CLKCTRL_CLKSEQ (0x00000110)
  365. #define HW_CLKCTRL_CLKSEQ_SET (0x00000114)
  366. #define HW_CLKCTRL_CLKSEQ_CLR (0x00000118)
  367. #define HW_CLKCTRL_CLKSEQ_TOG (0x0000011c)
  368. #define BP_CLKCTRL_CLKSEQ_RSRVD1 9
  369. #define BM_CLKCTRL_CLKSEQ_RSRVD1 0xFFFFFE00
  370. #define BF_CLKCTRL_CLKSEQ_RSRVD1(v) \
  371. (((v) << 9) & BM_CLKCTRL_CLKSEQ_RSRVD1)
  372. #define BM_CLKCTRL_CLKSEQ_BYPASS_ETM 0x00000100
  373. #define BM_CLKCTRL_CLKSEQ_BYPASS_CPU 0x00000080
  374. #define BM_CLKCTRL_CLKSEQ_BYPASS_EMI 0x00000040
  375. #define BM_CLKCTRL_CLKSEQ_BYPASS_SSP 0x00000020
  376. #define BM_CLKCTRL_CLKSEQ_BYPASS_GPMI 0x00000010
  377. #define BM_CLKCTRL_CLKSEQ_BYPASS_IR 0x00000008
  378. #define BM_CLKCTRL_CLKSEQ_RSRVD0 0x00000004
  379. #define BM_CLKCTRL_CLKSEQ_BYPASS_PIX 0x00000002
  380. #define BM_CLKCTRL_CLKSEQ_BYPASS_SAIF 0x00000001
  381. #define HW_CLKCTRL_RESET (0x00000120)
  382. #define BP_CLKCTRL_RESET_RSRVD 2
  383. #define BM_CLKCTRL_RESET_RSRVD 0xFFFFFFFC
  384. #define BF_CLKCTRL_RESET_RSRVD(v) \
  385. (((v) << 2) & BM_CLKCTRL_RESET_RSRVD)
  386. #define BM_CLKCTRL_RESET_CHIP 0x00000002
  387. #define BM_CLKCTRL_RESET_DIG 0x00000001
  388. #define HW_CLKCTRL_STATUS (0x00000130)
  389. #define BP_CLKCTRL_STATUS_CPU_LIMIT 30
  390. #define BM_CLKCTRL_STATUS_CPU_LIMIT 0xC0000000
  391. #define BF_CLKCTRL_STATUS_CPU_LIMIT(v) \
  392. (((v) << 30) & BM_CLKCTRL_STATUS_CPU_LIMIT)
  393. #define BP_CLKCTRL_STATUS_RSRVD 0
  394. #define BM_CLKCTRL_STATUS_RSRVD 0x3FFFFFFF
  395. #define BF_CLKCTRL_STATUS_RSRVD(v) \
  396. (((v) << 0) & BM_CLKCTRL_STATUS_RSRVD)
  397. #define HW_CLKCTRL_VERSION (0x00000140)
  398. #define BP_CLKCTRL_VERSION_MAJOR 24
  399. #define BM_CLKCTRL_VERSION_MAJOR 0xFF000000
  400. #define BF_CLKCTRL_VERSION_MAJOR(v) \
  401. (((v) << 24) & BM_CLKCTRL_VERSION_MAJOR)
  402. #define BP_CLKCTRL_VERSION_MINOR 16
  403. #define BM_CLKCTRL_VERSION_MINOR 0x00FF0000
  404. #define BF_CLKCTRL_VERSION_MINOR(v) \
  405. (((v) << 16) & BM_CLKCTRL_VERSION_MINOR)
  406. #define BP_CLKCTRL_VERSION_STEP 0
  407. #define BM_CLKCTRL_VERSION_STEP 0x0000FFFF
  408. #define BF_CLKCTRL_VERSION_STEP(v) \
  409. (((v) << 0) & BM_CLKCTRL_VERSION_STEP)
  410. #endif /* __REGS_CLKCTRL_MX23_H__ */