clock-mx28.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734
  1. /*
  2. * Copyright (C) 2009-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along
  15. * with this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  17. */
  18. #include <linux/mm.h>
  19. #include <linux/delay.h>
  20. #include <linux/clk.h>
  21. #include <linux/io.h>
  22. #include <linux/jiffies.h>
  23. #include <asm/clkdev.h>
  24. #include <asm/div64.h>
  25. #include <mach/mx28.h>
  26. #include <mach/common.h>
  27. #include <mach/clock.h>
  28. #include "regs-clkctrl-mx28.h"
  29. #define CLKCTRL_BASE_ADDR MX28_IO_ADDRESS(MX28_CLKCTRL_BASE_ADDR)
  30. #define DIGCTRL_BASE_ADDR MX28_IO_ADDRESS(MX28_DIGCTL_BASE_ADDR)
  31. #define PARENT_RATE_SHIFT 8
  32. static struct clk pll2_clk;
  33. static struct clk cpu_clk;
  34. static struct clk emi_clk;
  35. static struct clk saif0_clk;
  36. static struct clk saif1_clk;
  37. static struct clk clk32k_clk;
  38. static int _raw_clk_enable(struct clk *clk)
  39. {
  40. u32 reg;
  41. if (clk->enable_reg) {
  42. reg = __raw_readl(clk->enable_reg);
  43. reg &= ~(1 << clk->enable_shift);
  44. __raw_writel(reg, clk->enable_reg);
  45. }
  46. return 0;
  47. }
  48. static void _raw_clk_disable(struct clk *clk)
  49. {
  50. u32 reg;
  51. if (clk->enable_reg) {
  52. reg = __raw_readl(clk->enable_reg);
  53. reg |= 1 << clk->enable_shift;
  54. __raw_writel(reg, clk->enable_reg);
  55. }
  56. }
  57. /*
  58. * ref_xtal_clk
  59. */
  60. static unsigned long ref_xtal_clk_get_rate(struct clk *clk)
  61. {
  62. return 24000000;
  63. }
  64. static struct clk ref_xtal_clk = {
  65. .get_rate = ref_xtal_clk_get_rate,
  66. };
  67. /*
  68. * pll_clk
  69. */
  70. static unsigned long pll0_clk_get_rate(struct clk *clk)
  71. {
  72. return 480000000;
  73. }
  74. static unsigned long pll1_clk_get_rate(struct clk *clk)
  75. {
  76. return 480000000;
  77. }
  78. static unsigned long pll2_clk_get_rate(struct clk *clk)
  79. {
  80. return 50000000;
  81. }
  82. #define _CLK_ENABLE_PLL(name, r, g) \
  83. static int name##_enable(struct clk *clk) \
  84. { \
  85. __raw_writel(BM_CLKCTRL_##r##CTRL0_POWER, \
  86. CLKCTRL_BASE_ADDR + HW_CLKCTRL_##r##CTRL0_SET); \
  87. udelay(10); \
  88. \
  89. if (clk == &pll2_clk) \
  90. __raw_writel(BM_CLKCTRL_##r##CTRL0_##g, \
  91. CLKCTRL_BASE_ADDR + HW_CLKCTRL_##r##CTRL0_CLR); \
  92. else \
  93. __raw_writel(BM_CLKCTRL_##r##CTRL0_##g, \
  94. CLKCTRL_BASE_ADDR + HW_CLKCTRL_##r##CTRL0_SET); \
  95. \
  96. return 0; \
  97. }
  98. _CLK_ENABLE_PLL(pll0_clk, PLL0, EN_USB_CLKS)
  99. _CLK_ENABLE_PLL(pll1_clk, PLL1, EN_USB_CLKS)
  100. _CLK_ENABLE_PLL(pll2_clk, PLL2, CLKGATE)
  101. #define _CLK_DISABLE_PLL(name, r, g) \
  102. static void name##_disable(struct clk *clk) \
  103. { \
  104. __raw_writel(BM_CLKCTRL_##r##CTRL0_POWER, \
  105. CLKCTRL_BASE_ADDR + HW_CLKCTRL_##r##CTRL0_CLR); \
  106. \
  107. if (clk == &pll2_clk) \
  108. __raw_writel(BM_CLKCTRL_##r##CTRL0_##g, \
  109. CLKCTRL_BASE_ADDR + HW_CLKCTRL_##r##CTRL0_SET); \
  110. else \
  111. __raw_writel(BM_CLKCTRL_##r##CTRL0_##g, \
  112. CLKCTRL_BASE_ADDR + HW_CLKCTRL_##r##CTRL0_CLR); \
  113. \
  114. }
  115. _CLK_DISABLE_PLL(pll0_clk, PLL0, EN_USB_CLKS)
  116. _CLK_DISABLE_PLL(pll1_clk, PLL1, EN_USB_CLKS)
  117. _CLK_DISABLE_PLL(pll2_clk, PLL2, CLKGATE)
  118. #define _DEFINE_CLOCK_PLL(name) \
  119. static struct clk name = { \
  120. .get_rate = name##_get_rate, \
  121. .enable = name##_enable, \
  122. .disable = name##_disable, \
  123. .parent = &ref_xtal_clk, \
  124. }
  125. _DEFINE_CLOCK_PLL(pll0_clk);
  126. _DEFINE_CLOCK_PLL(pll1_clk);
  127. _DEFINE_CLOCK_PLL(pll2_clk);
  128. /*
  129. * ref_clk
  130. */
  131. #define _CLK_GET_RATE_REF(name, sr, ss) \
  132. static unsigned long name##_get_rate(struct clk *clk) \
  133. { \
  134. unsigned long parent_rate; \
  135. u32 reg, div; \
  136. \
  137. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_##sr); \
  138. div = (reg >> BP_CLKCTRL_##sr##_##ss##FRAC) & 0x3f; \
  139. parent_rate = clk_get_rate(clk->parent); \
  140. \
  141. return SH_DIV((parent_rate >> PARENT_RATE_SHIFT) * 18, \
  142. div, PARENT_RATE_SHIFT); \
  143. }
  144. _CLK_GET_RATE_REF(ref_cpu_clk, FRAC0, CPU)
  145. _CLK_GET_RATE_REF(ref_emi_clk, FRAC0, EMI)
  146. _CLK_GET_RATE_REF(ref_io0_clk, FRAC0, IO0)
  147. _CLK_GET_RATE_REF(ref_io1_clk, FRAC0, IO1)
  148. _CLK_GET_RATE_REF(ref_pix_clk, FRAC1, PIX)
  149. _CLK_GET_RATE_REF(ref_gpmi_clk, FRAC1, GPMI)
  150. #define _DEFINE_CLOCK_REF(name, er, es) \
  151. static struct clk name = { \
  152. .enable_reg = CLKCTRL_BASE_ADDR + HW_CLKCTRL_##er, \
  153. .enable_shift = BP_CLKCTRL_##er##_CLKGATE##es, \
  154. .get_rate = name##_get_rate, \
  155. .enable = _raw_clk_enable, \
  156. .disable = _raw_clk_disable, \
  157. .parent = &pll0_clk, \
  158. }
  159. _DEFINE_CLOCK_REF(ref_cpu_clk, FRAC0, CPU);
  160. _DEFINE_CLOCK_REF(ref_emi_clk, FRAC0, EMI);
  161. _DEFINE_CLOCK_REF(ref_io0_clk, FRAC0, IO0);
  162. _DEFINE_CLOCK_REF(ref_io1_clk, FRAC0, IO1);
  163. _DEFINE_CLOCK_REF(ref_pix_clk, FRAC1, PIX);
  164. _DEFINE_CLOCK_REF(ref_gpmi_clk, FRAC1, GPMI);
  165. /*
  166. * General clocks
  167. *
  168. * clk_get_rate
  169. */
  170. static unsigned long lradc_clk_get_rate(struct clk *clk)
  171. {
  172. return clk_get_rate(clk->parent) / 16;
  173. }
  174. static unsigned long rtc_clk_get_rate(struct clk *clk)
  175. {
  176. /* ref_xtal_clk is implemented as the only parent */
  177. return clk_get_rate(clk->parent) / 768;
  178. }
  179. static unsigned long clk32k_clk_get_rate(struct clk *clk)
  180. {
  181. return clk->parent->get_rate(clk->parent) / 750;
  182. }
  183. static unsigned long spdif_clk_get_rate(struct clk *clk)
  184. {
  185. return clk_get_rate(clk->parent) / 4;
  186. }
  187. #define _CLK_GET_RATE(name, rs) \
  188. static unsigned long name##_get_rate(struct clk *clk) \
  189. { \
  190. u32 reg, div; \
  191. \
  192. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_##rs); \
  193. \
  194. if (clk->parent == &ref_xtal_clk) \
  195. div = (reg & BM_CLKCTRL_##rs##_DIV_XTAL) >> \
  196. BP_CLKCTRL_##rs##_DIV_XTAL; \
  197. else \
  198. div = (reg & BM_CLKCTRL_##rs##_DIV_##rs) >> \
  199. BP_CLKCTRL_##rs##_DIV_##rs; \
  200. \
  201. if (!div) \
  202. return -EINVAL; \
  203. \
  204. return clk_get_rate(clk->parent) / div; \
  205. }
  206. _CLK_GET_RATE(cpu_clk, CPU)
  207. _CLK_GET_RATE(emi_clk, EMI)
  208. #define _CLK_GET_RATE1(name, rs) \
  209. static unsigned long name##_get_rate(struct clk *clk) \
  210. { \
  211. u32 reg, div; \
  212. \
  213. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_##rs); \
  214. div = (reg & BM_CLKCTRL_##rs##_DIV) >> BP_CLKCTRL_##rs##_DIV; \
  215. \
  216. if (!div) \
  217. return -EINVAL; \
  218. \
  219. if (clk == &saif0_clk || clk == &saif1_clk) \
  220. return clk_get_rate(clk->parent) >> 16 * div; \
  221. else \
  222. return clk_get_rate(clk->parent) / div; \
  223. }
  224. _CLK_GET_RATE1(hbus_clk, HBUS)
  225. _CLK_GET_RATE1(xbus_clk, XBUS)
  226. _CLK_GET_RATE1(ssp0_clk, SSP0)
  227. _CLK_GET_RATE1(ssp1_clk, SSP1)
  228. _CLK_GET_RATE1(ssp2_clk, SSP2)
  229. _CLK_GET_RATE1(ssp3_clk, SSP3)
  230. _CLK_GET_RATE1(gpmi_clk, GPMI)
  231. _CLK_GET_RATE1(lcdif_clk, DIS_LCDIF)
  232. _CLK_GET_RATE1(saif0_clk, SAIF0)
  233. _CLK_GET_RATE1(saif1_clk, SAIF1)
  234. #define _CLK_GET_RATE_STUB(name) \
  235. static unsigned long name##_get_rate(struct clk *clk) \
  236. { \
  237. return clk_get_rate(clk->parent); \
  238. }
  239. _CLK_GET_RATE_STUB(uart_clk)
  240. _CLK_GET_RATE_STUB(pwm_clk)
  241. _CLK_GET_RATE_STUB(can0_clk)
  242. _CLK_GET_RATE_STUB(can1_clk)
  243. _CLK_GET_RATE_STUB(fec_clk)
  244. /*
  245. * clk_set_rate
  246. */
  247. /* fool compiler */
  248. #define BM_CLKCTRL_CPU_DIV 0
  249. #define BP_CLKCTRL_CPU_DIV 0
  250. #define BM_CLKCTRL_CPU_BUSY 0
  251. #define _CLK_SET_RATE(name, dr, fr, fs) \
  252. static int name##_set_rate(struct clk *clk, unsigned long rate) \
  253. { \
  254. u32 reg, bm_busy, div_max, d, f, div, frac; \
  255. unsigned long diff, parent_rate, calc_rate; \
  256. int i; \
  257. \
  258. parent_rate = clk_get_rate(clk->parent); \
  259. div_max = BM_CLKCTRL_##dr##_DIV >> BP_CLKCTRL_##dr##_DIV; \
  260. bm_busy = BM_CLKCTRL_##dr##_BUSY; \
  261. \
  262. if (clk->parent == &ref_xtal_clk) { \
  263. div = DIV_ROUND_UP(parent_rate, rate); \
  264. if (clk == &cpu_clk) { \
  265. div_max = BM_CLKCTRL_CPU_DIV_XTAL >> \
  266. BP_CLKCTRL_CPU_DIV_XTAL; \
  267. bm_busy = BM_CLKCTRL_CPU_BUSY_REF_XTAL; \
  268. } \
  269. if (div == 0 || div > div_max) \
  270. return -EINVAL; \
  271. } else { \
  272. rate >>= PARENT_RATE_SHIFT; \
  273. parent_rate >>= PARENT_RATE_SHIFT; \
  274. diff = parent_rate; \
  275. div = frac = 1; \
  276. if (clk == &cpu_clk) { \
  277. div_max = BM_CLKCTRL_CPU_DIV_CPU >> \
  278. BP_CLKCTRL_CPU_DIV_CPU; \
  279. bm_busy = BM_CLKCTRL_CPU_BUSY_REF_CPU; \
  280. } \
  281. for (d = 1; d <= div_max; d++) { \
  282. f = parent_rate * 18 / d / rate; \
  283. if ((parent_rate * 18 / d) % rate) \
  284. f++; \
  285. if (f < 18 || f > 35) \
  286. continue; \
  287. \
  288. calc_rate = parent_rate * 18 / f / d; \
  289. if (calc_rate > rate) \
  290. continue; \
  291. \
  292. if (rate - calc_rate < diff) { \
  293. frac = f; \
  294. div = d; \
  295. diff = rate - calc_rate; \
  296. } \
  297. \
  298. if (diff == 0) \
  299. break; \
  300. } \
  301. \
  302. if (diff == parent_rate) \
  303. return -EINVAL; \
  304. \
  305. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_##fr); \
  306. reg &= ~BM_CLKCTRL_##fr##_##fs##FRAC; \
  307. reg |= frac; \
  308. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_##fr); \
  309. } \
  310. \
  311. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_##dr); \
  312. if (clk == &cpu_clk) { \
  313. reg &= ~BM_CLKCTRL_CPU_DIV_CPU; \
  314. reg |= div << BP_CLKCTRL_CPU_DIV_CPU; \
  315. } else { \
  316. reg &= ~BM_CLKCTRL_##dr##_DIV; \
  317. reg |= div << BP_CLKCTRL_##dr##_DIV; \
  318. if (reg | (1 << clk->enable_shift)) { \
  319. pr_err("%s: clock is gated\n", __func__); \
  320. return -EINVAL; \
  321. } \
  322. } \
  323. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_CPU); \
  324. \
  325. for (i = 10000; i; i--) \
  326. if (!(__raw_readl(CLKCTRL_BASE_ADDR + \
  327. HW_CLKCTRL_##dr) & bm_busy)) \
  328. break; \
  329. if (!i) { \
  330. pr_err("%s: divider writing timeout\n", __func__); \
  331. return -ETIMEDOUT; \
  332. } \
  333. \
  334. return 0; \
  335. }
  336. _CLK_SET_RATE(cpu_clk, CPU, FRAC0, CPU)
  337. _CLK_SET_RATE(ssp0_clk, SSP0, FRAC0, IO0)
  338. _CLK_SET_RATE(ssp1_clk, SSP1, FRAC0, IO0)
  339. _CLK_SET_RATE(ssp2_clk, SSP2, FRAC0, IO1)
  340. _CLK_SET_RATE(ssp3_clk, SSP3, FRAC0, IO1)
  341. _CLK_SET_RATE(lcdif_clk, DIS_LCDIF, FRAC1, PIX)
  342. _CLK_SET_RATE(gpmi_clk, GPMI, FRAC1, GPMI)
  343. #define _CLK_SET_RATE1(name, dr) \
  344. static int name##_set_rate(struct clk *clk, unsigned long rate) \
  345. { \
  346. u32 reg, div_max, div; \
  347. unsigned long parent_rate; \
  348. int i; \
  349. \
  350. parent_rate = clk_get_rate(clk->parent); \
  351. div_max = BM_CLKCTRL_##dr##_DIV >> BP_CLKCTRL_##dr##_DIV; \
  352. \
  353. div = DIV_ROUND_UP(parent_rate, rate); \
  354. if (div == 0 || div > div_max) \
  355. return -EINVAL; \
  356. \
  357. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_##dr); \
  358. reg &= ~BM_CLKCTRL_##dr##_DIV; \
  359. reg |= div << BP_CLKCTRL_##dr##_DIV; \
  360. if (reg | (1 << clk->enable_shift)) { \
  361. pr_err("%s: clock is gated\n", __func__); \
  362. return -EINVAL; \
  363. } \
  364. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_##dr); \
  365. \
  366. for (i = 10000; i; i--) \
  367. if (!(__raw_readl(CLKCTRL_BASE_ADDR + \
  368. HW_CLKCTRL_##dr) & BM_CLKCTRL_##dr##_BUSY)) \
  369. break; \
  370. if (!i) { \
  371. pr_err("%s: divider writing timeout\n", __func__); \
  372. return -ETIMEDOUT; \
  373. } \
  374. \
  375. return 0; \
  376. }
  377. _CLK_SET_RATE1(xbus_clk, XBUS)
  378. /* saif clock uses 16 bits frac div */
  379. #define _CLK_SET_RATE_SAIF(name, rs) \
  380. static int name##_set_rate(struct clk *clk, unsigned long rate) \
  381. { \
  382. u16 div; \
  383. u32 reg; \
  384. u64 lrate; \
  385. unsigned long parent_rate; \
  386. int i; \
  387. \
  388. parent_rate = clk_get_rate(clk->parent); \
  389. if (rate > parent_rate) \
  390. return -EINVAL; \
  391. \
  392. lrate = (u64)rate << 16; \
  393. do_div(lrate, parent_rate); \
  394. div = (u16)lrate; \
  395. \
  396. if (!div) \
  397. return -EINVAL; \
  398. \
  399. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_##rs); \
  400. reg &= ~BM_CLKCTRL_##rs##_DIV; \
  401. reg |= div << BP_CLKCTRL_##rs##_DIV; \
  402. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_##rs); \
  403. \
  404. for (i = 10000; i; i--) \
  405. if (!(__raw_readl(CLKCTRL_BASE_ADDR + \
  406. HW_CLKCTRL_##rs) & BM_CLKCTRL_##rs##_BUSY)) \
  407. break; \
  408. if (!i) { \
  409. pr_err("%s: divider writing timeout\n", __func__); \
  410. return -ETIMEDOUT; \
  411. } \
  412. \
  413. return 0; \
  414. }
  415. _CLK_SET_RATE_SAIF(saif0_clk, SAIF0)
  416. _CLK_SET_RATE_SAIF(saif1_clk, SAIF1)
  417. #define _CLK_SET_RATE_STUB(name) \
  418. static int name##_set_rate(struct clk *clk, unsigned long rate) \
  419. { \
  420. return -EINVAL; \
  421. }
  422. _CLK_SET_RATE_STUB(emi_clk)
  423. _CLK_SET_RATE_STUB(uart_clk)
  424. _CLK_SET_RATE_STUB(pwm_clk)
  425. _CLK_SET_RATE_STUB(spdif_clk)
  426. _CLK_SET_RATE_STUB(clk32k_clk)
  427. _CLK_SET_RATE_STUB(can0_clk)
  428. _CLK_SET_RATE_STUB(can1_clk)
  429. _CLK_SET_RATE_STUB(fec_clk)
  430. /*
  431. * clk_set_parent
  432. */
  433. #define _CLK_SET_PARENT(name, bit) \
  434. static int name##_set_parent(struct clk *clk, struct clk *parent) \
  435. { \
  436. if (parent != clk->parent) { \
  437. __raw_writel(BM_CLKCTRL_CLKSEQ_BYPASS_##bit, \
  438. HW_CLKCTRL_CLKSEQ_TOG); \
  439. clk->parent = parent; \
  440. } \
  441. \
  442. return 0; \
  443. }
  444. _CLK_SET_PARENT(cpu_clk, CPU)
  445. _CLK_SET_PARENT(emi_clk, EMI)
  446. _CLK_SET_PARENT(ssp0_clk, SSP0)
  447. _CLK_SET_PARENT(ssp1_clk, SSP1)
  448. _CLK_SET_PARENT(ssp2_clk, SSP2)
  449. _CLK_SET_PARENT(ssp3_clk, SSP3)
  450. _CLK_SET_PARENT(lcdif_clk, DIS_LCDIF)
  451. _CLK_SET_PARENT(gpmi_clk, GPMI)
  452. _CLK_SET_PARENT(saif0_clk, SAIF0)
  453. _CLK_SET_PARENT(saif1_clk, SAIF1)
  454. #define _CLK_SET_PARENT_STUB(name) \
  455. static int name##_set_parent(struct clk *clk, struct clk *parent) \
  456. { \
  457. if (parent != clk->parent) \
  458. return -EINVAL; \
  459. else \
  460. return 0; \
  461. }
  462. _CLK_SET_PARENT_STUB(pwm_clk)
  463. _CLK_SET_PARENT_STUB(uart_clk)
  464. _CLK_SET_PARENT_STUB(clk32k_clk)
  465. _CLK_SET_PARENT_STUB(spdif_clk)
  466. _CLK_SET_PARENT_STUB(fec_clk)
  467. _CLK_SET_PARENT_STUB(can0_clk)
  468. _CLK_SET_PARENT_STUB(can1_clk)
  469. /*
  470. * clk definition
  471. */
  472. static struct clk cpu_clk = {
  473. .get_rate = cpu_clk_get_rate,
  474. .set_rate = cpu_clk_set_rate,
  475. .set_parent = cpu_clk_set_parent,
  476. .parent = &ref_cpu_clk,
  477. };
  478. static struct clk hbus_clk = {
  479. .get_rate = hbus_clk_get_rate,
  480. .parent = &cpu_clk,
  481. };
  482. static struct clk xbus_clk = {
  483. .get_rate = xbus_clk_get_rate,
  484. .set_rate = xbus_clk_set_rate,
  485. .parent = &ref_xtal_clk,
  486. };
  487. static struct clk lradc_clk = {
  488. .get_rate = lradc_clk_get_rate,
  489. .parent = &clk32k_clk,
  490. };
  491. static struct clk rtc_clk = {
  492. .get_rate = rtc_clk_get_rate,
  493. .parent = &ref_xtal_clk,
  494. };
  495. /* usb_clk gate is controlled in DIGCTRL other than CLKCTRL */
  496. static struct clk usb0_clk = {
  497. .enable_reg = DIGCTRL_BASE_ADDR,
  498. .enable_shift = 2,
  499. .enable = _raw_clk_enable,
  500. .disable = _raw_clk_disable,
  501. .parent = &pll0_clk,
  502. };
  503. static struct clk usb1_clk = {
  504. .enable_reg = DIGCTRL_BASE_ADDR,
  505. .enable_shift = 16,
  506. .enable = _raw_clk_enable,
  507. .disable = _raw_clk_disable,
  508. .parent = &pll1_clk,
  509. };
  510. #define _DEFINE_CLOCK(name, er, es, p) \
  511. static struct clk name = { \
  512. .enable_reg = CLKCTRL_BASE_ADDR + HW_CLKCTRL_##er, \
  513. .enable_shift = BP_CLKCTRL_##er##_##es, \
  514. .get_rate = name##_get_rate, \
  515. .set_rate = name##_set_rate, \
  516. .set_parent = name##_set_parent, \
  517. .enable = _raw_clk_enable, \
  518. .disable = _raw_clk_disable, \
  519. .parent = p, \
  520. }
  521. _DEFINE_CLOCK(emi_clk, EMI, CLKGATE, &ref_xtal_clk);
  522. _DEFINE_CLOCK(ssp0_clk, SSP0, CLKGATE, &ref_xtal_clk);
  523. _DEFINE_CLOCK(ssp1_clk, SSP1, CLKGATE, &ref_xtal_clk);
  524. _DEFINE_CLOCK(ssp2_clk, SSP2, CLKGATE, &ref_xtal_clk);
  525. _DEFINE_CLOCK(ssp3_clk, SSP3, CLKGATE, &ref_xtal_clk);
  526. _DEFINE_CLOCK(lcdif_clk, DIS_LCDIF, CLKGATE, &ref_xtal_clk);
  527. _DEFINE_CLOCK(gpmi_clk, GPMI, CLKGATE, &ref_xtal_clk);
  528. _DEFINE_CLOCK(saif0_clk, SAIF0, CLKGATE, &ref_xtal_clk);
  529. _DEFINE_CLOCK(saif1_clk, SAIF1, CLKGATE, &ref_xtal_clk);
  530. _DEFINE_CLOCK(can0_clk, FLEXCAN, STOP_CAN0, &ref_xtal_clk);
  531. _DEFINE_CLOCK(can1_clk, FLEXCAN, STOP_CAN1, &ref_xtal_clk);
  532. _DEFINE_CLOCK(pwm_clk, XTAL, PWM_CLK24M_GATE, &ref_xtal_clk);
  533. _DEFINE_CLOCK(uart_clk, XTAL, UART_CLK_GATE, &ref_xtal_clk);
  534. _DEFINE_CLOCK(clk32k_clk, XTAL, TIMROT_CLK32K_GATE, &ref_xtal_clk);
  535. _DEFINE_CLOCK(spdif_clk, SPDIF, CLKGATE, &pll0_clk);
  536. _DEFINE_CLOCK(fec_clk, ENET, DISABLE, &hbus_clk);
  537. #define _REGISTER_CLOCK(d, n, c) \
  538. { \
  539. .dev_id = d, \
  540. .con_id = n, \
  541. .clk = &c, \
  542. },
  543. static struct clk_lookup lookups[] = {
  544. _REGISTER_CLOCK("mxs-duart.0", NULL, uart_clk)
  545. _REGISTER_CLOCK("fec.0", NULL, fec_clk)
  546. _REGISTER_CLOCK("rtc", NULL, rtc_clk)
  547. _REGISTER_CLOCK("pll2", NULL, pll2_clk)
  548. _REGISTER_CLOCK(NULL, "hclk", hbus_clk)
  549. _REGISTER_CLOCK(NULL, "xclk", xbus_clk)
  550. _REGISTER_CLOCK(NULL, "can0", can0_clk)
  551. _REGISTER_CLOCK(NULL, "can1", can1_clk)
  552. _REGISTER_CLOCK(NULL, "usb0", usb0_clk)
  553. _REGISTER_CLOCK(NULL, "usb1", usb1_clk)
  554. _REGISTER_CLOCK(NULL, "pwm", pwm_clk)
  555. _REGISTER_CLOCK(NULL, "lradc", lradc_clk)
  556. _REGISTER_CLOCK(NULL, "spdif", spdif_clk)
  557. };
  558. static int clk_misc_init(void)
  559. {
  560. u32 reg;
  561. int i;
  562. /* Fix up parent per register setting */
  563. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_CLKSEQ);
  564. cpu_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_CPU) ?
  565. &ref_xtal_clk : &ref_cpu_clk;
  566. emi_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_EMI) ?
  567. &ref_xtal_clk : &ref_emi_clk;
  568. ssp0_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_SSP0) ?
  569. &ref_xtal_clk : &ref_io0_clk;
  570. ssp1_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_SSP1) ?
  571. &ref_xtal_clk : &ref_io0_clk;
  572. ssp2_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_SSP2) ?
  573. &ref_xtal_clk : &ref_io1_clk;
  574. ssp3_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_SSP3) ?
  575. &ref_xtal_clk : &ref_io1_clk;
  576. lcdif_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_DIS_LCDIF) ?
  577. &ref_xtal_clk : &ref_pix_clk;
  578. gpmi_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_GPMI) ?
  579. &ref_xtal_clk : &ref_gpmi_clk;
  580. saif0_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_SAIF0) ?
  581. &ref_xtal_clk : &pll0_clk;
  582. saif1_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_SAIF1) ?
  583. &ref_xtal_clk : &pll0_clk;
  584. /* Use int div over frac when both are available */
  585. __raw_writel(BM_CLKCTRL_CPU_DIV_XTAL_FRAC_EN,
  586. CLKCTRL_BASE_ADDR + HW_CLKCTRL_CPU_CLR);
  587. __raw_writel(BM_CLKCTRL_CPU_DIV_CPU_FRAC_EN,
  588. CLKCTRL_BASE_ADDR + HW_CLKCTRL_CPU_CLR);
  589. __raw_writel(BM_CLKCTRL_HBUS_DIV_FRAC_EN,
  590. CLKCTRL_BASE_ADDR + HW_CLKCTRL_HBUS_CLR);
  591. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_XBUS);
  592. reg &= ~BM_CLKCTRL_XBUS_DIV_FRAC_EN;
  593. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_XBUS);
  594. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_SSP0);
  595. reg &= ~BM_CLKCTRL_SSP0_DIV_FRAC_EN;
  596. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_SSP0);
  597. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_SSP1);
  598. reg &= ~BM_CLKCTRL_SSP1_DIV_FRAC_EN;
  599. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_SSP1);
  600. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_SSP2);
  601. reg &= ~BM_CLKCTRL_SSP2_DIV_FRAC_EN;
  602. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_SSP2);
  603. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_SSP3);
  604. reg &= ~BM_CLKCTRL_SSP3_DIV_FRAC_EN;
  605. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_SSP3);
  606. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_GPMI);
  607. reg &= ~BM_CLKCTRL_GPMI_DIV_FRAC_EN;
  608. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_GPMI);
  609. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_DIS_LCDIF);
  610. reg &= ~BM_CLKCTRL_DIS_LCDIF_DIV_FRAC_EN;
  611. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_DIS_LCDIF);
  612. /* SAIF has to use frac div for functional operation */
  613. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_SAIF0);
  614. reg &= ~BM_CLKCTRL_SAIF0_DIV_FRAC_EN;
  615. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_SAIF0);
  616. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_SAIF1);
  617. reg &= ~BM_CLKCTRL_SAIF1_DIV_FRAC_EN;
  618. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_SAIF1);
  619. /*
  620. * Set safe hbus clock divider. A divider of 3 ensure that
  621. * the Vddd voltage required for the cpu clock is sufficiently
  622. * high for the hbus clock.
  623. */
  624. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_HBUS);
  625. reg &= BM_CLKCTRL_HBUS_DIV;
  626. reg |= 3 << BP_CLKCTRL_HBUS_DIV;
  627. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_HBUS);
  628. for (i = 10000; i; i--)
  629. if (!(__raw_readl(CLKCTRL_BASE_ADDR +
  630. HW_CLKCTRL_HBUS) & BM_CLKCTRL_HBUS_ASM_BUSY))
  631. break;
  632. if (!i) {
  633. pr_err("%s: divider writing timeout\n", __func__);
  634. return -ETIMEDOUT;
  635. }
  636. /* Gate off cpu clock in WFI for power saving */
  637. __raw_writel(BM_CLKCTRL_CPU_INTERRUPT_WAIT,
  638. CLKCTRL_BASE_ADDR + HW_CLKCTRL_CPU_SET);
  639. /* Extra fec clock setting */
  640. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_ENET);
  641. reg &= ~BM_CLKCTRL_ENET_SLEEP;
  642. reg |= BM_CLKCTRL_ENET_CLK_OUT_EN;
  643. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_ENET);
  644. return 0;
  645. }
  646. int __init mx28_clocks_init(void)
  647. {
  648. clk_misc_init();
  649. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  650. mxs_timer_init(&clk32k_clk, MX28_INT_TIMER0);
  651. return 0;
  652. }