clock-mx51-mx53.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420
  1. /*
  2. * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright (C) 2009-2010 Amit Kucheria <amit.kucheria@canonical.com>
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/mm.h>
  13. #include <linux/delay.h>
  14. #include <linux/clk.h>
  15. #include <linux/io.h>
  16. #include <linux/clkdev.h>
  17. #include <asm/div64.h>
  18. #include <mach/hardware.h>
  19. #include <mach/common.h>
  20. #include <mach/clock.h>
  21. #include "crm_regs.h"
  22. /* External clock values passed-in by the board code */
  23. static unsigned long external_high_reference, external_low_reference;
  24. static unsigned long oscillator_reference, ckih2_reference;
  25. static struct clk osc_clk;
  26. static struct clk pll1_main_clk;
  27. static struct clk pll1_sw_clk;
  28. static struct clk pll2_sw_clk;
  29. static struct clk pll3_sw_clk;
  30. static struct clk mx53_pll4_sw_clk;
  31. static struct clk lp_apm_clk;
  32. static struct clk periph_apm_clk;
  33. static struct clk ahb_clk;
  34. static struct clk ipg_clk;
  35. static struct clk usboh3_clk;
  36. static struct clk emi_fast_clk;
  37. static struct clk ipu_clk;
  38. static struct clk mipi_hsc1_clk;
  39. #define MAX_DPLL_WAIT_TRIES 1000 /* 1000 * udelay(1) = 1ms */
  40. /* calculate best pre and post dividers to get the required divider */
  41. static void __calc_pre_post_dividers(u32 div, u32 *pre, u32 *post,
  42. u32 max_pre, u32 max_post)
  43. {
  44. if (div >= max_pre * max_post) {
  45. *pre = max_pre;
  46. *post = max_post;
  47. } else if (div >= max_pre) {
  48. u32 min_pre, temp_pre, old_err, err;
  49. min_pre = DIV_ROUND_UP(div, max_post);
  50. old_err = max_pre;
  51. for (temp_pre = max_pre; temp_pre >= min_pre; temp_pre--) {
  52. err = div % temp_pre;
  53. if (err == 0) {
  54. *pre = temp_pre;
  55. break;
  56. }
  57. err = temp_pre - err;
  58. if (err < old_err) {
  59. old_err = err;
  60. *pre = temp_pre;
  61. }
  62. }
  63. *post = DIV_ROUND_UP(div, *pre);
  64. } else {
  65. *pre = div;
  66. *post = 1;
  67. }
  68. }
  69. static void _clk_ccgr_setclk(struct clk *clk, unsigned mode)
  70. {
  71. u32 reg = __raw_readl(clk->enable_reg);
  72. reg &= ~(MXC_CCM_CCGRx_CG_MASK << clk->enable_shift);
  73. reg |= mode << clk->enable_shift;
  74. __raw_writel(reg, clk->enable_reg);
  75. }
  76. static int _clk_ccgr_enable(struct clk *clk)
  77. {
  78. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_ON);
  79. return 0;
  80. }
  81. static void _clk_ccgr_disable(struct clk *clk)
  82. {
  83. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_OFF);
  84. }
  85. static int _clk_ccgr_enable_inrun(struct clk *clk)
  86. {
  87. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_IDLE);
  88. return 0;
  89. }
  90. static void _clk_ccgr_disable_inwait(struct clk *clk)
  91. {
  92. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_IDLE);
  93. }
  94. /*
  95. * For the 4-to-1 muxed input clock
  96. */
  97. static inline u32 _get_mux(struct clk *parent, struct clk *m0,
  98. struct clk *m1, struct clk *m2, struct clk *m3)
  99. {
  100. if (parent == m0)
  101. return 0;
  102. else if (parent == m1)
  103. return 1;
  104. else if (parent == m2)
  105. return 2;
  106. else if (parent == m3)
  107. return 3;
  108. else
  109. BUG();
  110. return -EINVAL;
  111. }
  112. static inline void __iomem *_mx51_get_pll_base(struct clk *pll)
  113. {
  114. if (pll == &pll1_main_clk)
  115. return MX51_DPLL1_BASE;
  116. else if (pll == &pll2_sw_clk)
  117. return MX51_DPLL2_BASE;
  118. else if (pll == &pll3_sw_clk)
  119. return MX51_DPLL3_BASE;
  120. else
  121. BUG();
  122. return NULL;
  123. }
  124. static inline void __iomem *_mx53_get_pll_base(struct clk *pll)
  125. {
  126. if (pll == &pll1_main_clk)
  127. return MX53_DPLL1_BASE;
  128. else if (pll == &pll2_sw_clk)
  129. return MX53_DPLL2_BASE;
  130. else if (pll == &pll3_sw_clk)
  131. return MX53_DPLL3_BASE;
  132. else if (pll == &mx53_pll4_sw_clk)
  133. return MX53_DPLL4_BASE;
  134. else
  135. BUG();
  136. return NULL;
  137. }
  138. static inline void __iomem *_get_pll_base(struct clk *pll)
  139. {
  140. if (cpu_is_mx51())
  141. return _mx51_get_pll_base(pll);
  142. else
  143. return _mx53_get_pll_base(pll);
  144. }
  145. static unsigned long clk_pll_get_rate(struct clk *clk)
  146. {
  147. long mfi, mfn, mfd, pdf, ref_clk, mfn_abs;
  148. unsigned long dp_op, dp_mfd, dp_mfn, dp_ctl, pll_hfsm, dbl;
  149. void __iomem *pllbase;
  150. s64 temp;
  151. unsigned long parent_rate;
  152. parent_rate = clk_get_rate(clk->parent);
  153. pllbase = _get_pll_base(clk);
  154. dp_ctl = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  155. pll_hfsm = dp_ctl & MXC_PLL_DP_CTL_HFSM;
  156. dbl = dp_ctl & MXC_PLL_DP_CTL_DPDCK0_2_EN;
  157. if (pll_hfsm == 0) {
  158. dp_op = __raw_readl(pllbase + MXC_PLL_DP_OP);
  159. dp_mfd = __raw_readl(pllbase + MXC_PLL_DP_MFD);
  160. dp_mfn = __raw_readl(pllbase + MXC_PLL_DP_MFN);
  161. } else {
  162. dp_op = __raw_readl(pllbase + MXC_PLL_DP_HFS_OP);
  163. dp_mfd = __raw_readl(pllbase + MXC_PLL_DP_HFS_MFD);
  164. dp_mfn = __raw_readl(pllbase + MXC_PLL_DP_HFS_MFN);
  165. }
  166. pdf = dp_op & MXC_PLL_DP_OP_PDF_MASK;
  167. mfi = (dp_op & MXC_PLL_DP_OP_MFI_MASK) >> MXC_PLL_DP_OP_MFI_OFFSET;
  168. mfi = (mfi <= 5) ? 5 : mfi;
  169. mfd = dp_mfd & MXC_PLL_DP_MFD_MASK;
  170. mfn = mfn_abs = dp_mfn & MXC_PLL_DP_MFN_MASK;
  171. /* Sign extend to 32-bits */
  172. if (mfn >= 0x04000000) {
  173. mfn |= 0xFC000000;
  174. mfn_abs = -mfn;
  175. }
  176. ref_clk = 2 * parent_rate;
  177. if (dbl != 0)
  178. ref_clk *= 2;
  179. ref_clk /= (pdf + 1);
  180. temp = (u64) ref_clk * mfn_abs;
  181. do_div(temp, mfd + 1);
  182. if (mfn < 0)
  183. temp = -temp;
  184. temp = (ref_clk * mfi) + temp;
  185. return temp;
  186. }
  187. static int _clk_pll_set_rate(struct clk *clk, unsigned long rate)
  188. {
  189. u32 reg;
  190. void __iomem *pllbase;
  191. long mfi, pdf, mfn, mfd = 999999;
  192. s64 temp64;
  193. unsigned long quad_parent_rate;
  194. unsigned long pll_hfsm, dp_ctl;
  195. unsigned long parent_rate;
  196. parent_rate = clk_get_rate(clk->parent);
  197. pllbase = _get_pll_base(clk);
  198. quad_parent_rate = 4 * parent_rate;
  199. pdf = mfi = -1;
  200. while (++pdf < 16 && mfi < 5)
  201. mfi = rate * (pdf+1) / quad_parent_rate;
  202. if (mfi > 15)
  203. return -EINVAL;
  204. pdf--;
  205. temp64 = rate * (pdf+1) - quad_parent_rate * mfi;
  206. do_div(temp64, quad_parent_rate/1000000);
  207. mfn = (long)temp64;
  208. dp_ctl = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  209. /* use dpdck0_2 */
  210. __raw_writel(dp_ctl | 0x1000L, pllbase + MXC_PLL_DP_CTL);
  211. pll_hfsm = dp_ctl & MXC_PLL_DP_CTL_HFSM;
  212. if (pll_hfsm == 0) {
  213. reg = mfi << 4 | pdf;
  214. __raw_writel(reg, pllbase + MXC_PLL_DP_OP);
  215. __raw_writel(mfd, pllbase + MXC_PLL_DP_MFD);
  216. __raw_writel(mfn, pllbase + MXC_PLL_DP_MFN);
  217. } else {
  218. reg = mfi << 4 | pdf;
  219. __raw_writel(reg, pllbase + MXC_PLL_DP_HFS_OP);
  220. __raw_writel(mfd, pllbase + MXC_PLL_DP_HFS_MFD);
  221. __raw_writel(mfn, pllbase + MXC_PLL_DP_HFS_MFN);
  222. }
  223. return 0;
  224. }
  225. static int _clk_pll_enable(struct clk *clk)
  226. {
  227. u32 reg;
  228. void __iomem *pllbase;
  229. int i = 0;
  230. pllbase = _get_pll_base(clk);
  231. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL) | MXC_PLL_DP_CTL_UPEN;
  232. __raw_writel(reg, pllbase + MXC_PLL_DP_CTL);
  233. /* Wait for lock */
  234. do {
  235. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  236. if (reg & MXC_PLL_DP_CTL_LRF)
  237. break;
  238. udelay(1);
  239. } while (++i < MAX_DPLL_WAIT_TRIES);
  240. if (i == MAX_DPLL_WAIT_TRIES) {
  241. pr_err("MX5: pll locking failed\n");
  242. return -EINVAL;
  243. }
  244. return 0;
  245. }
  246. static void _clk_pll_disable(struct clk *clk)
  247. {
  248. u32 reg;
  249. void __iomem *pllbase;
  250. pllbase = _get_pll_base(clk);
  251. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL) & ~MXC_PLL_DP_CTL_UPEN;
  252. __raw_writel(reg, pllbase + MXC_PLL_DP_CTL);
  253. }
  254. static int _clk_pll1_sw_set_parent(struct clk *clk, struct clk *parent)
  255. {
  256. u32 reg, step;
  257. reg = __raw_readl(MXC_CCM_CCSR);
  258. /* When switching from pll_main_clk to a bypass clock, first select a
  259. * multiplexed clock in 'step_sel', then shift the glitchless mux
  260. * 'pll1_sw_clk_sel'.
  261. *
  262. * When switching back, do it in reverse order
  263. */
  264. if (parent == &pll1_main_clk) {
  265. /* Switch to pll1_main_clk */
  266. reg &= ~MXC_CCM_CCSR_PLL1_SW_CLK_SEL;
  267. __raw_writel(reg, MXC_CCM_CCSR);
  268. /* step_clk mux switched to lp_apm, to save power. */
  269. reg = __raw_readl(MXC_CCM_CCSR);
  270. reg &= ~MXC_CCM_CCSR_STEP_SEL_MASK;
  271. reg |= (MXC_CCM_CCSR_STEP_SEL_LP_APM <<
  272. MXC_CCM_CCSR_STEP_SEL_OFFSET);
  273. } else {
  274. if (parent == &lp_apm_clk) {
  275. step = MXC_CCM_CCSR_STEP_SEL_LP_APM;
  276. } else if (parent == &pll2_sw_clk) {
  277. step = MXC_CCM_CCSR_STEP_SEL_PLL2_DIVIDED;
  278. } else if (parent == &pll3_sw_clk) {
  279. step = MXC_CCM_CCSR_STEP_SEL_PLL3_DIVIDED;
  280. } else
  281. return -EINVAL;
  282. reg &= ~MXC_CCM_CCSR_STEP_SEL_MASK;
  283. reg |= (step << MXC_CCM_CCSR_STEP_SEL_OFFSET);
  284. __raw_writel(reg, MXC_CCM_CCSR);
  285. /* Switch to step_clk */
  286. reg = __raw_readl(MXC_CCM_CCSR);
  287. reg |= MXC_CCM_CCSR_PLL1_SW_CLK_SEL;
  288. }
  289. __raw_writel(reg, MXC_CCM_CCSR);
  290. return 0;
  291. }
  292. static unsigned long clk_pll1_sw_get_rate(struct clk *clk)
  293. {
  294. u32 reg, div;
  295. unsigned long parent_rate;
  296. parent_rate = clk_get_rate(clk->parent);
  297. reg = __raw_readl(MXC_CCM_CCSR);
  298. if (clk->parent == &pll2_sw_clk) {
  299. div = ((reg & MXC_CCM_CCSR_PLL2_PODF_MASK) >>
  300. MXC_CCM_CCSR_PLL2_PODF_OFFSET) + 1;
  301. } else if (clk->parent == &pll3_sw_clk) {
  302. div = ((reg & MXC_CCM_CCSR_PLL3_PODF_MASK) >>
  303. MXC_CCM_CCSR_PLL3_PODF_OFFSET) + 1;
  304. } else
  305. div = 1;
  306. return parent_rate / div;
  307. }
  308. static int _clk_pll2_sw_set_parent(struct clk *clk, struct clk *parent)
  309. {
  310. u32 reg;
  311. reg = __raw_readl(MXC_CCM_CCSR);
  312. if (parent == &pll2_sw_clk)
  313. reg &= ~MXC_CCM_CCSR_PLL2_SW_CLK_SEL;
  314. else
  315. reg |= MXC_CCM_CCSR_PLL2_SW_CLK_SEL;
  316. __raw_writel(reg, MXC_CCM_CCSR);
  317. return 0;
  318. }
  319. static int _clk_lp_apm_set_parent(struct clk *clk, struct clk *parent)
  320. {
  321. u32 reg;
  322. if (parent == &osc_clk)
  323. reg = __raw_readl(MXC_CCM_CCSR) & ~MXC_CCM_CCSR_LP_APM_SEL;
  324. else
  325. return -EINVAL;
  326. __raw_writel(reg, MXC_CCM_CCSR);
  327. return 0;
  328. }
  329. static unsigned long clk_cpu_get_rate(struct clk *clk)
  330. {
  331. u32 cacrr, div;
  332. unsigned long parent_rate;
  333. parent_rate = clk_get_rate(clk->parent);
  334. cacrr = __raw_readl(MXC_CCM_CACRR);
  335. div = (cacrr & MXC_CCM_CACRR_ARM_PODF_MASK) + 1;
  336. return parent_rate / div;
  337. }
  338. static int clk_cpu_set_rate(struct clk *clk, unsigned long rate)
  339. {
  340. u32 reg, cpu_podf;
  341. unsigned long parent_rate;
  342. parent_rate = clk_get_rate(clk->parent);
  343. cpu_podf = parent_rate / rate - 1;
  344. /* use post divider to change freq */
  345. reg = __raw_readl(MXC_CCM_CACRR);
  346. reg &= ~MXC_CCM_CACRR_ARM_PODF_MASK;
  347. reg |= cpu_podf << MXC_CCM_CACRR_ARM_PODF_OFFSET;
  348. __raw_writel(reg, MXC_CCM_CACRR);
  349. return 0;
  350. }
  351. static int _clk_periph_apm_set_parent(struct clk *clk, struct clk *parent)
  352. {
  353. u32 reg, mux;
  354. int i = 0;
  355. mux = _get_mux(parent, &pll1_sw_clk, &pll3_sw_clk, &lp_apm_clk, NULL);
  356. reg = __raw_readl(MXC_CCM_CBCMR) & ~MXC_CCM_CBCMR_PERIPH_CLK_SEL_MASK;
  357. reg |= mux << MXC_CCM_CBCMR_PERIPH_CLK_SEL_OFFSET;
  358. __raw_writel(reg, MXC_CCM_CBCMR);
  359. /* Wait for lock */
  360. do {
  361. reg = __raw_readl(MXC_CCM_CDHIPR);
  362. if (!(reg & MXC_CCM_CDHIPR_PERIPH_CLK_SEL_BUSY))
  363. break;
  364. udelay(1);
  365. } while (++i < MAX_DPLL_WAIT_TRIES);
  366. if (i == MAX_DPLL_WAIT_TRIES) {
  367. pr_err("MX5: Set parent for periph_apm clock failed\n");
  368. return -EINVAL;
  369. }
  370. return 0;
  371. }
  372. static int _clk_main_bus_set_parent(struct clk *clk, struct clk *parent)
  373. {
  374. u32 reg;
  375. reg = __raw_readl(MXC_CCM_CBCDR);
  376. if (parent == &pll2_sw_clk)
  377. reg &= ~MXC_CCM_CBCDR_PERIPH_CLK_SEL;
  378. else if (parent == &periph_apm_clk)
  379. reg |= MXC_CCM_CBCDR_PERIPH_CLK_SEL;
  380. else
  381. return -EINVAL;
  382. __raw_writel(reg, MXC_CCM_CBCDR);
  383. return 0;
  384. }
  385. static struct clk main_bus_clk = {
  386. .parent = &pll2_sw_clk,
  387. .set_parent = _clk_main_bus_set_parent,
  388. };
  389. static unsigned long clk_ahb_get_rate(struct clk *clk)
  390. {
  391. u32 reg, div;
  392. unsigned long parent_rate;
  393. parent_rate = clk_get_rate(clk->parent);
  394. reg = __raw_readl(MXC_CCM_CBCDR);
  395. div = ((reg & MXC_CCM_CBCDR_AHB_PODF_MASK) >>
  396. MXC_CCM_CBCDR_AHB_PODF_OFFSET) + 1;
  397. return parent_rate / div;
  398. }
  399. static int _clk_ahb_set_rate(struct clk *clk, unsigned long rate)
  400. {
  401. u32 reg, div;
  402. unsigned long parent_rate;
  403. int i = 0;
  404. parent_rate = clk_get_rate(clk->parent);
  405. div = parent_rate / rate;
  406. if (div > 8 || div < 1 || ((parent_rate / div) != rate))
  407. return -EINVAL;
  408. reg = __raw_readl(MXC_CCM_CBCDR);
  409. reg &= ~MXC_CCM_CBCDR_AHB_PODF_MASK;
  410. reg |= (div - 1) << MXC_CCM_CBCDR_AHB_PODF_OFFSET;
  411. __raw_writel(reg, MXC_CCM_CBCDR);
  412. /* Wait for lock */
  413. do {
  414. reg = __raw_readl(MXC_CCM_CDHIPR);
  415. if (!(reg & MXC_CCM_CDHIPR_AHB_PODF_BUSY))
  416. break;
  417. udelay(1);
  418. } while (++i < MAX_DPLL_WAIT_TRIES);
  419. if (i == MAX_DPLL_WAIT_TRIES) {
  420. pr_err("MX5: clk_ahb_set_rate failed\n");
  421. return -EINVAL;
  422. }
  423. return 0;
  424. }
  425. static unsigned long _clk_ahb_round_rate(struct clk *clk,
  426. unsigned long rate)
  427. {
  428. u32 div;
  429. unsigned long parent_rate;
  430. parent_rate = clk_get_rate(clk->parent);
  431. div = parent_rate / rate;
  432. if (div > 8)
  433. div = 8;
  434. else if (div == 0)
  435. div++;
  436. return parent_rate / div;
  437. }
  438. static int _clk_max_enable(struct clk *clk)
  439. {
  440. u32 reg;
  441. _clk_ccgr_enable(clk);
  442. /* Handshake with MAX when LPM is entered. */
  443. reg = __raw_readl(MXC_CCM_CLPCR);
  444. if (cpu_is_mx51())
  445. reg &= ~MX51_CCM_CLPCR_BYPASS_MAX_LPM_HS;
  446. else if (cpu_is_mx53())
  447. reg &= ~MX53_CCM_CLPCR_BYPASS_MAX_LPM_HS;
  448. __raw_writel(reg, MXC_CCM_CLPCR);
  449. return 0;
  450. }
  451. static void _clk_max_disable(struct clk *clk)
  452. {
  453. u32 reg;
  454. _clk_ccgr_disable_inwait(clk);
  455. /* No Handshake with MAX when LPM is entered as its disabled. */
  456. reg = __raw_readl(MXC_CCM_CLPCR);
  457. if (cpu_is_mx51())
  458. reg |= MX51_CCM_CLPCR_BYPASS_MAX_LPM_HS;
  459. else if (cpu_is_mx53())
  460. reg &= ~MX53_CCM_CLPCR_BYPASS_MAX_LPM_HS;
  461. __raw_writel(reg, MXC_CCM_CLPCR);
  462. }
  463. static unsigned long clk_ipg_get_rate(struct clk *clk)
  464. {
  465. u32 reg, div;
  466. unsigned long parent_rate;
  467. parent_rate = clk_get_rate(clk->parent);
  468. reg = __raw_readl(MXC_CCM_CBCDR);
  469. div = ((reg & MXC_CCM_CBCDR_IPG_PODF_MASK) >>
  470. MXC_CCM_CBCDR_IPG_PODF_OFFSET) + 1;
  471. return parent_rate / div;
  472. }
  473. static unsigned long clk_ipg_per_get_rate(struct clk *clk)
  474. {
  475. u32 reg, prediv1, prediv2, podf;
  476. unsigned long parent_rate;
  477. parent_rate = clk_get_rate(clk->parent);
  478. if (clk->parent == &main_bus_clk || clk->parent == &lp_apm_clk) {
  479. /* the main_bus_clk is the one before the DVFS engine */
  480. reg = __raw_readl(MXC_CCM_CBCDR);
  481. prediv1 = ((reg & MXC_CCM_CBCDR_PERCLK_PRED1_MASK) >>
  482. MXC_CCM_CBCDR_PERCLK_PRED1_OFFSET) + 1;
  483. prediv2 = ((reg & MXC_CCM_CBCDR_PERCLK_PRED2_MASK) >>
  484. MXC_CCM_CBCDR_PERCLK_PRED2_OFFSET) + 1;
  485. podf = ((reg & MXC_CCM_CBCDR_PERCLK_PODF_MASK) >>
  486. MXC_CCM_CBCDR_PERCLK_PODF_OFFSET) + 1;
  487. return parent_rate / (prediv1 * prediv2 * podf);
  488. } else if (clk->parent == &ipg_clk)
  489. return parent_rate;
  490. else
  491. BUG();
  492. }
  493. static int _clk_ipg_per_set_parent(struct clk *clk, struct clk *parent)
  494. {
  495. u32 reg;
  496. reg = __raw_readl(MXC_CCM_CBCMR);
  497. reg &= ~MXC_CCM_CBCMR_PERCLK_LP_APM_CLK_SEL;
  498. reg &= ~MXC_CCM_CBCMR_PERCLK_IPG_CLK_SEL;
  499. if (parent == &ipg_clk)
  500. reg |= MXC_CCM_CBCMR_PERCLK_IPG_CLK_SEL;
  501. else if (parent == &lp_apm_clk)
  502. reg |= MXC_CCM_CBCMR_PERCLK_LP_APM_CLK_SEL;
  503. else if (parent != &main_bus_clk)
  504. return -EINVAL;
  505. __raw_writel(reg, MXC_CCM_CBCMR);
  506. return 0;
  507. }
  508. #define clk_nfc_set_parent NULL
  509. static unsigned long clk_nfc_get_rate(struct clk *clk)
  510. {
  511. unsigned long rate;
  512. u32 reg, div;
  513. reg = __raw_readl(MXC_CCM_CBCDR);
  514. div = ((reg & MXC_CCM_CBCDR_NFC_PODF_MASK) >>
  515. MXC_CCM_CBCDR_NFC_PODF_OFFSET) + 1;
  516. rate = clk_get_rate(clk->parent) / div;
  517. WARN_ON(rate == 0);
  518. return rate;
  519. }
  520. static unsigned long clk_nfc_round_rate(struct clk *clk,
  521. unsigned long rate)
  522. {
  523. u32 div;
  524. unsigned long parent_rate = clk_get_rate(clk->parent);
  525. if (!rate)
  526. return -EINVAL;
  527. div = parent_rate / rate;
  528. if (parent_rate % rate)
  529. div++;
  530. if (div > 8)
  531. return -EINVAL;
  532. return parent_rate / div;
  533. }
  534. static int clk_nfc_set_rate(struct clk *clk, unsigned long rate)
  535. {
  536. u32 reg, div;
  537. div = clk_get_rate(clk->parent) / rate;
  538. if (div == 0)
  539. div++;
  540. if (((clk_get_rate(clk->parent) / div) != rate) || (div > 8))
  541. return -EINVAL;
  542. reg = __raw_readl(MXC_CCM_CBCDR);
  543. reg &= ~MXC_CCM_CBCDR_NFC_PODF_MASK;
  544. reg |= (div - 1) << MXC_CCM_CBCDR_NFC_PODF_OFFSET;
  545. __raw_writel(reg, MXC_CCM_CBCDR);
  546. while (__raw_readl(MXC_CCM_CDHIPR) &
  547. MXC_CCM_CDHIPR_NFC_IPG_INT_MEM_PODF_BUSY){
  548. }
  549. return 0;
  550. }
  551. static unsigned long get_high_reference_clock_rate(struct clk *clk)
  552. {
  553. return external_high_reference;
  554. }
  555. static unsigned long get_low_reference_clock_rate(struct clk *clk)
  556. {
  557. return external_low_reference;
  558. }
  559. static unsigned long get_oscillator_reference_clock_rate(struct clk *clk)
  560. {
  561. return oscillator_reference;
  562. }
  563. static unsigned long get_ckih2_reference_clock_rate(struct clk *clk)
  564. {
  565. return ckih2_reference;
  566. }
  567. static unsigned long clk_emi_slow_get_rate(struct clk *clk)
  568. {
  569. u32 reg, div;
  570. reg = __raw_readl(MXC_CCM_CBCDR);
  571. div = ((reg & MXC_CCM_CBCDR_EMI_PODF_MASK) >>
  572. MXC_CCM_CBCDR_EMI_PODF_OFFSET) + 1;
  573. return clk_get_rate(clk->parent) / div;
  574. }
  575. static unsigned long _clk_ddr_hf_get_rate(struct clk *clk)
  576. {
  577. unsigned long rate;
  578. u32 reg, div;
  579. reg = __raw_readl(MXC_CCM_CBCDR);
  580. div = ((reg & MXC_CCM_CBCDR_DDR_PODF_MASK) >>
  581. MXC_CCM_CBCDR_DDR_PODF_OFFSET) + 1;
  582. rate = clk_get_rate(clk->parent) / div;
  583. return rate;
  584. }
  585. /* External high frequency clock */
  586. static struct clk ckih_clk = {
  587. .get_rate = get_high_reference_clock_rate,
  588. };
  589. static struct clk ckih2_clk = {
  590. .get_rate = get_ckih2_reference_clock_rate,
  591. };
  592. static struct clk osc_clk = {
  593. .get_rate = get_oscillator_reference_clock_rate,
  594. };
  595. /* External low frequency (32kHz) clock */
  596. static struct clk ckil_clk = {
  597. .get_rate = get_low_reference_clock_rate,
  598. };
  599. static struct clk pll1_main_clk = {
  600. .parent = &osc_clk,
  601. .get_rate = clk_pll_get_rate,
  602. .enable = _clk_pll_enable,
  603. .disable = _clk_pll_disable,
  604. };
  605. /* Clock tree block diagram (WIP):
  606. * CCM: Clock Controller Module
  607. *
  608. * PLL output -> |
  609. * | CCM Switcher -> CCM_CLK_ROOT_GEN ->
  610. * PLL bypass -> |
  611. *
  612. */
  613. /* PLL1 SW supplies to ARM core */
  614. static struct clk pll1_sw_clk = {
  615. .parent = &pll1_main_clk,
  616. .set_parent = _clk_pll1_sw_set_parent,
  617. .get_rate = clk_pll1_sw_get_rate,
  618. };
  619. /* PLL2 SW supplies to AXI/AHB/IP buses */
  620. static struct clk pll2_sw_clk = {
  621. .parent = &osc_clk,
  622. .get_rate = clk_pll_get_rate,
  623. .set_rate = _clk_pll_set_rate,
  624. .set_parent = _clk_pll2_sw_set_parent,
  625. .enable = _clk_pll_enable,
  626. .disable = _clk_pll_disable,
  627. };
  628. /* PLL3 SW supplies to serial clocks like USB, SSI, etc. */
  629. static struct clk pll3_sw_clk = {
  630. .parent = &osc_clk,
  631. .set_rate = _clk_pll_set_rate,
  632. .get_rate = clk_pll_get_rate,
  633. .enable = _clk_pll_enable,
  634. .disable = _clk_pll_disable,
  635. };
  636. /* PLL4 SW supplies to LVDS Display Bridge(LDB) */
  637. static struct clk mx53_pll4_sw_clk = {
  638. .parent = &osc_clk,
  639. .set_rate = _clk_pll_set_rate,
  640. .enable = _clk_pll_enable,
  641. .disable = _clk_pll_disable,
  642. };
  643. /* Low-power Audio Playback Mode clock */
  644. static struct clk lp_apm_clk = {
  645. .parent = &osc_clk,
  646. .set_parent = _clk_lp_apm_set_parent,
  647. };
  648. static struct clk periph_apm_clk = {
  649. .parent = &pll1_sw_clk,
  650. .set_parent = _clk_periph_apm_set_parent,
  651. };
  652. static struct clk cpu_clk = {
  653. .parent = &pll1_sw_clk,
  654. .get_rate = clk_cpu_get_rate,
  655. .set_rate = clk_cpu_set_rate,
  656. };
  657. static struct clk ahb_clk = {
  658. .parent = &main_bus_clk,
  659. .get_rate = clk_ahb_get_rate,
  660. .set_rate = _clk_ahb_set_rate,
  661. .round_rate = _clk_ahb_round_rate,
  662. };
  663. static struct clk iim_clk = {
  664. .parent = &ipg_clk,
  665. .enable_reg = MXC_CCM_CCGR0,
  666. .enable_shift = MXC_CCM_CCGRx_CG15_OFFSET,
  667. };
  668. /* Main IP interface clock for access to registers */
  669. static struct clk ipg_clk = {
  670. .parent = &ahb_clk,
  671. .get_rate = clk_ipg_get_rate,
  672. };
  673. static struct clk ipg_perclk = {
  674. .parent = &lp_apm_clk,
  675. .get_rate = clk_ipg_per_get_rate,
  676. .set_parent = _clk_ipg_per_set_parent,
  677. };
  678. static struct clk ahb_max_clk = {
  679. .parent = &ahb_clk,
  680. .enable_reg = MXC_CCM_CCGR0,
  681. .enable_shift = MXC_CCM_CCGRx_CG14_OFFSET,
  682. .enable = _clk_max_enable,
  683. .disable = _clk_max_disable,
  684. };
  685. static struct clk aips_tz1_clk = {
  686. .parent = &ahb_clk,
  687. .secondary = &ahb_max_clk,
  688. .enable_reg = MXC_CCM_CCGR0,
  689. .enable_shift = MXC_CCM_CCGRx_CG12_OFFSET,
  690. .enable = _clk_ccgr_enable,
  691. .disable = _clk_ccgr_disable_inwait,
  692. };
  693. static struct clk aips_tz2_clk = {
  694. .parent = &ahb_clk,
  695. .secondary = &ahb_max_clk,
  696. .enable_reg = MXC_CCM_CCGR0,
  697. .enable_shift = MXC_CCM_CCGRx_CG13_OFFSET,
  698. .enable = _clk_ccgr_enable,
  699. .disable = _clk_ccgr_disable_inwait,
  700. };
  701. static struct clk gpt_32k_clk = {
  702. .id = 0,
  703. .parent = &ckil_clk,
  704. };
  705. static struct clk kpp_clk = {
  706. .id = 0,
  707. };
  708. static struct clk dummy_clk = {
  709. .id = 0,
  710. };
  711. static struct clk emi_slow_clk = {
  712. .parent = &pll2_sw_clk,
  713. .enable_reg = MXC_CCM_CCGR5,
  714. .enable_shift = MXC_CCM_CCGRx_CG8_OFFSET,
  715. .enable = _clk_ccgr_enable,
  716. .disable = _clk_ccgr_disable_inwait,
  717. .get_rate = clk_emi_slow_get_rate,
  718. };
  719. static int clk_ipu_enable(struct clk *clk)
  720. {
  721. u32 reg;
  722. _clk_ccgr_enable(clk);
  723. /* Enable handshake with IPU when certain clock rates are changed */
  724. reg = __raw_readl(MXC_CCM_CCDR);
  725. reg &= ~MXC_CCM_CCDR_IPU_HS_MASK;
  726. __raw_writel(reg, MXC_CCM_CCDR);
  727. /* Enable handshake with IPU when LPM is entered */
  728. reg = __raw_readl(MXC_CCM_CLPCR);
  729. reg &= ~MXC_CCM_CLPCR_BYPASS_IPU_LPM_HS;
  730. __raw_writel(reg, MXC_CCM_CLPCR);
  731. return 0;
  732. }
  733. static void clk_ipu_disable(struct clk *clk)
  734. {
  735. u32 reg;
  736. _clk_ccgr_disable(clk);
  737. /* Disable handshake with IPU whe dividers are changed */
  738. reg = __raw_readl(MXC_CCM_CCDR);
  739. reg |= MXC_CCM_CCDR_IPU_HS_MASK;
  740. __raw_writel(reg, MXC_CCM_CCDR);
  741. /* Disable handshake with IPU when LPM is entered */
  742. reg = __raw_readl(MXC_CCM_CLPCR);
  743. reg |= MXC_CCM_CLPCR_BYPASS_IPU_LPM_HS;
  744. __raw_writel(reg, MXC_CCM_CLPCR);
  745. }
  746. static struct clk ahbmux1_clk = {
  747. .parent = &ahb_clk,
  748. .secondary = &ahb_max_clk,
  749. .enable_reg = MXC_CCM_CCGR0,
  750. .enable_shift = MXC_CCM_CCGRx_CG8_OFFSET,
  751. .enable = _clk_ccgr_enable,
  752. .disable = _clk_ccgr_disable_inwait,
  753. };
  754. static struct clk ipu_sec_clk = {
  755. .parent = &emi_fast_clk,
  756. .secondary = &ahbmux1_clk,
  757. };
  758. static struct clk ddr_hf_clk = {
  759. .parent = &pll1_sw_clk,
  760. .get_rate = _clk_ddr_hf_get_rate,
  761. };
  762. static struct clk ddr_clk = {
  763. .parent = &ddr_hf_clk,
  764. };
  765. /* clock definitions for MIPI HSC unit which has been removed
  766. * from documentation, but not from hardware
  767. */
  768. static int _clk_hsc_enable(struct clk *clk)
  769. {
  770. u32 reg;
  771. _clk_ccgr_enable(clk);
  772. /* Handshake with IPU when certain clock rates are changed. */
  773. reg = __raw_readl(MXC_CCM_CCDR);
  774. reg &= ~MXC_CCM_CCDR_HSC_HS_MASK;
  775. __raw_writel(reg, MXC_CCM_CCDR);
  776. reg = __raw_readl(MXC_CCM_CLPCR);
  777. reg &= ~MXC_CCM_CLPCR_BYPASS_HSC_LPM_HS;
  778. __raw_writel(reg, MXC_CCM_CLPCR);
  779. return 0;
  780. }
  781. static void _clk_hsc_disable(struct clk *clk)
  782. {
  783. u32 reg;
  784. _clk_ccgr_disable(clk);
  785. /* No handshake with HSC as its not enabled. */
  786. reg = __raw_readl(MXC_CCM_CCDR);
  787. reg |= MXC_CCM_CCDR_HSC_HS_MASK;
  788. __raw_writel(reg, MXC_CCM_CCDR);
  789. reg = __raw_readl(MXC_CCM_CLPCR);
  790. reg |= MXC_CCM_CLPCR_BYPASS_HSC_LPM_HS;
  791. __raw_writel(reg, MXC_CCM_CLPCR);
  792. }
  793. static struct clk mipi_hsp_clk = {
  794. .parent = &ipu_clk,
  795. .enable_reg = MXC_CCM_CCGR4,
  796. .enable_shift = MXC_CCM_CCGRx_CG6_OFFSET,
  797. .enable = _clk_hsc_enable,
  798. .disable = _clk_hsc_disable,
  799. .secondary = &mipi_hsc1_clk,
  800. };
  801. #define DEFINE_CLOCK_CCGR(name, i, er, es, pfx, p, s) \
  802. static struct clk name = { \
  803. .id = i, \
  804. .enable_reg = er, \
  805. .enable_shift = es, \
  806. .get_rate = pfx##_get_rate, \
  807. .set_rate = pfx##_set_rate, \
  808. .round_rate = pfx##_round_rate, \
  809. .set_parent = pfx##_set_parent, \
  810. .enable = _clk_ccgr_enable, \
  811. .disable = _clk_ccgr_disable, \
  812. .parent = p, \
  813. .secondary = s, \
  814. }
  815. #define DEFINE_CLOCK_MAX(name, i, er, es, pfx, p, s) \
  816. static struct clk name = { \
  817. .id = i, \
  818. .enable_reg = er, \
  819. .enable_shift = es, \
  820. .get_rate = pfx##_get_rate, \
  821. .set_rate = pfx##_set_rate, \
  822. .set_parent = pfx##_set_parent, \
  823. .enable = _clk_max_enable, \
  824. .disable = _clk_max_disable, \
  825. .parent = p, \
  826. .secondary = s, \
  827. }
  828. #define CLK_GET_RATE(name, nr, bitsname) \
  829. static unsigned long clk_##name##_get_rate(struct clk *clk) \
  830. { \
  831. u32 reg, pred, podf; \
  832. \
  833. reg = __raw_readl(MXC_CCM_CSCDR##nr); \
  834. pred = (reg & MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_MASK) \
  835. >> MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_OFFSET; \
  836. podf = (reg & MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_MASK) \
  837. >> MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_OFFSET; \
  838. \
  839. return DIV_ROUND_CLOSEST(clk_get_rate(clk->parent), \
  840. (pred + 1) * (podf + 1)); \
  841. }
  842. #define CLK_SET_PARENT(name, nr, bitsname) \
  843. static int clk_##name##_set_parent(struct clk *clk, struct clk *parent) \
  844. { \
  845. u32 reg, mux; \
  846. \
  847. mux = _get_mux(parent, &pll1_sw_clk, &pll2_sw_clk, \
  848. &pll3_sw_clk, &lp_apm_clk); \
  849. reg = __raw_readl(MXC_CCM_CSCMR##nr) & \
  850. ~MXC_CCM_CSCMR##nr##_##bitsname##_CLK_SEL_MASK; \
  851. reg |= mux << MXC_CCM_CSCMR##nr##_##bitsname##_CLK_SEL_OFFSET; \
  852. __raw_writel(reg, MXC_CCM_CSCMR##nr); \
  853. \
  854. return 0; \
  855. }
  856. #define CLK_SET_RATE(name, nr, bitsname) \
  857. static int clk_##name##_set_rate(struct clk *clk, unsigned long rate) \
  858. { \
  859. u32 reg, div, parent_rate; \
  860. u32 pre = 0, post = 0; \
  861. \
  862. parent_rate = clk_get_rate(clk->parent); \
  863. div = parent_rate / rate; \
  864. \
  865. if ((parent_rate / div) != rate) \
  866. return -EINVAL; \
  867. \
  868. __calc_pre_post_dividers(div, &pre, &post, \
  869. (MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_MASK >> \
  870. MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_OFFSET) + 1, \
  871. (MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_MASK >> \
  872. MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_OFFSET) + 1);\
  873. \
  874. /* Set sdhc1 clock divider */ \
  875. reg = __raw_readl(MXC_CCM_CSCDR##nr) & \
  876. ~(MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_MASK \
  877. | MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_MASK); \
  878. reg |= (post - 1) << \
  879. MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_OFFSET; \
  880. reg |= (pre - 1) << \
  881. MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_OFFSET; \
  882. __raw_writel(reg, MXC_CCM_CSCDR##nr); \
  883. \
  884. return 0; \
  885. }
  886. /* UART */
  887. CLK_GET_RATE(uart, 1, UART)
  888. CLK_SET_PARENT(uart, 1, UART)
  889. static struct clk uart_root_clk = {
  890. .parent = &pll2_sw_clk,
  891. .get_rate = clk_uart_get_rate,
  892. .set_parent = clk_uart_set_parent,
  893. };
  894. /* USBOH3 */
  895. CLK_GET_RATE(usboh3, 1, USBOH3)
  896. CLK_SET_PARENT(usboh3, 1, USBOH3)
  897. static struct clk usboh3_clk = {
  898. .parent = &pll2_sw_clk,
  899. .get_rate = clk_usboh3_get_rate,
  900. .set_parent = clk_usboh3_set_parent,
  901. .enable = _clk_ccgr_enable,
  902. .disable = _clk_ccgr_disable,
  903. .enable_reg = MXC_CCM_CCGR2,
  904. .enable_shift = MXC_CCM_CCGRx_CG14_OFFSET,
  905. };
  906. static struct clk usb_ahb_clk = {
  907. .parent = &ipg_clk,
  908. .enable = _clk_ccgr_enable,
  909. .disable = _clk_ccgr_disable,
  910. .enable_reg = MXC_CCM_CCGR2,
  911. .enable_shift = MXC_CCM_CCGRx_CG13_OFFSET,
  912. };
  913. static int clk_usb_phy1_set_parent(struct clk *clk, struct clk *parent)
  914. {
  915. u32 reg;
  916. reg = __raw_readl(MXC_CCM_CSCMR1) & ~MXC_CCM_CSCMR1_USB_PHY_CLK_SEL;
  917. if (parent == &pll3_sw_clk)
  918. reg |= 1 << MXC_CCM_CSCMR1_USB_PHY_CLK_SEL_OFFSET;
  919. __raw_writel(reg, MXC_CCM_CSCMR1);
  920. return 0;
  921. }
  922. static struct clk usb_phy1_clk = {
  923. .parent = &pll3_sw_clk,
  924. .set_parent = clk_usb_phy1_set_parent,
  925. .enable = _clk_ccgr_enable,
  926. .enable_reg = MXC_CCM_CCGR2,
  927. .enable_shift = MXC_CCM_CCGRx_CG0_OFFSET,
  928. .disable = _clk_ccgr_disable,
  929. };
  930. /* eCSPI */
  931. CLK_GET_RATE(ecspi, 2, CSPI)
  932. CLK_SET_PARENT(ecspi, 1, CSPI)
  933. static struct clk ecspi_main_clk = {
  934. .parent = &pll3_sw_clk,
  935. .get_rate = clk_ecspi_get_rate,
  936. .set_parent = clk_ecspi_set_parent,
  937. };
  938. /* eSDHC */
  939. CLK_GET_RATE(esdhc1, 1, ESDHC1_MSHC1)
  940. CLK_SET_PARENT(esdhc1, 1, ESDHC1_MSHC1)
  941. CLK_SET_RATE(esdhc1, 1, ESDHC1_MSHC1)
  942. CLK_GET_RATE(esdhc2, 1, ESDHC2_MSHC2)
  943. CLK_SET_PARENT(esdhc2, 1, ESDHC2_MSHC2)
  944. CLK_SET_RATE(esdhc2, 1, ESDHC2_MSHC2)
  945. #define DEFINE_CLOCK_FULL(name, i, er, es, gr, sr, e, d, p, s) \
  946. static struct clk name = { \
  947. .id = i, \
  948. .enable_reg = er, \
  949. .enable_shift = es, \
  950. .get_rate = gr, \
  951. .set_rate = sr, \
  952. .enable = e, \
  953. .disable = d, \
  954. .parent = p, \
  955. .secondary = s, \
  956. }
  957. #define DEFINE_CLOCK(name, i, er, es, gr, sr, p, s) \
  958. DEFINE_CLOCK_FULL(name, i, er, es, gr, sr, _clk_ccgr_enable, _clk_ccgr_disable, p, s)
  959. /* Shared peripheral bus arbiter */
  960. DEFINE_CLOCK(spba_clk, 0, MXC_CCM_CCGR5, MXC_CCM_CCGRx_CG0_OFFSET,
  961. NULL, NULL, &ipg_clk, NULL);
  962. /* UART */
  963. DEFINE_CLOCK(uart1_ipg_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG3_OFFSET,
  964. NULL, NULL, &ipg_clk, &aips_tz1_clk);
  965. DEFINE_CLOCK(uart2_ipg_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG5_OFFSET,
  966. NULL, NULL, &ipg_clk, &aips_tz1_clk);
  967. DEFINE_CLOCK(uart3_ipg_clk, 2, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG7_OFFSET,
  968. NULL, NULL, &ipg_clk, &spba_clk);
  969. DEFINE_CLOCK(uart1_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG4_OFFSET,
  970. NULL, NULL, &uart_root_clk, &uart1_ipg_clk);
  971. DEFINE_CLOCK(uart2_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG6_OFFSET,
  972. NULL, NULL, &uart_root_clk, &uart2_ipg_clk);
  973. DEFINE_CLOCK(uart3_clk, 2, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG8_OFFSET,
  974. NULL, NULL, &uart_root_clk, &uart3_ipg_clk);
  975. /* GPT */
  976. DEFINE_CLOCK(gpt_ipg_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG10_OFFSET,
  977. NULL, NULL, &ipg_clk, NULL);
  978. DEFINE_CLOCK(gpt_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG9_OFFSET,
  979. NULL, NULL, &ipg_clk, &gpt_ipg_clk);
  980. /* I2C */
  981. DEFINE_CLOCK(i2c1_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG9_OFFSET,
  982. NULL, NULL, &ipg_clk, NULL);
  983. DEFINE_CLOCK(i2c2_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG10_OFFSET,
  984. NULL, NULL, &ipg_clk, NULL);
  985. DEFINE_CLOCK(hsi2c_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG11_OFFSET,
  986. NULL, NULL, &ipg_clk, NULL);
  987. /* FEC */
  988. DEFINE_CLOCK(fec_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG12_OFFSET,
  989. NULL, NULL, &ipg_clk, NULL);
  990. /* NFC */
  991. DEFINE_CLOCK_CCGR(nfc_clk, 0, MXC_CCM_CCGR5, MXC_CCM_CCGRx_CG10_OFFSET,
  992. clk_nfc, &emi_slow_clk, NULL);
  993. /* SSI */
  994. DEFINE_CLOCK(ssi1_ipg_clk, 0, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG8_OFFSET,
  995. NULL, NULL, &ipg_clk, NULL);
  996. DEFINE_CLOCK(ssi1_clk, 0, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG9_OFFSET,
  997. NULL, NULL, &pll3_sw_clk, &ssi1_ipg_clk);
  998. DEFINE_CLOCK(ssi2_ipg_clk, 1, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG10_OFFSET,
  999. NULL, NULL, &ipg_clk, NULL);
  1000. DEFINE_CLOCK(ssi2_clk, 1, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG11_OFFSET,
  1001. NULL, NULL, &pll3_sw_clk, &ssi2_ipg_clk);
  1002. DEFINE_CLOCK(ssi3_ipg_clk, 2, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG12_OFFSET,
  1003. NULL, NULL, &ipg_clk, NULL);
  1004. DEFINE_CLOCK(ssi3_clk, 2, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG13_OFFSET,
  1005. NULL, NULL, &pll3_sw_clk, &ssi3_ipg_clk);
  1006. /* eCSPI */
  1007. DEFINE_CLOCK_FULL(ecspi1_ipg_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG9_OFFSET,
  1008. NULL, NULL, _clk_ccgr_enable_inrun, _clk_ccgr_disable,
  1009. &ipg_clk, &spba_clk);
  1010. DEFINE_CLOCK(ecspi1_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG10_OFFSET,
  1011. NULL, NULL, &ecspi_main_clk, &ecspi1_ipg_clk);
  1012. DEFINE_CLOCK_FULL(ecspi2_ipg_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG11_OFFSET,
  1013. NULL, NULL, _clk_ccgr_enable_inrun, _clk_ccgr_disable,
  1014. &ipg_clk, &aips_tz2_clk);
  1015. DEFINE_CLOCK(ecspi2_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG12_OFFSET,
  1016. NULL, NULL, &ecspi_main_clk, &ecspi2_ipg_clk);
  1017. /* CSPI */
  1018. DEFINE_CLOCK(cspi_ipg_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG9_OFFSET,
  1019. NULL, NULL, &ipg_clk, &aips_tz2_clk);
  1020. DEFINE_CLOCK(cspi_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG13_OFFSET,
  1021. NULL, NULL, &ipg_clk, &cspi_ipg_clk);
  1022. /* SDMA */
  1023. DEFINE_CLOCK(sdma_clk, 1, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG15_OFFSET,
  1024. NULL, NULL, &ahb_clk, NULL);
  1025. /* eSDHC */
  1026. DEFINE_CLOCK_FULL(esdhc1_ipg_clk, 0, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG0_OFFSET,
  1027. NULL, NULL, _clk_max_enable, _clk_max_disable, &ipg_clk, NULL);
  1028. DEFINE_CLOCK_MAX(esdhc1_clk, 0, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG1_OFFSET,
  1029. clk_esdhc1, &pll2_sw_clk, &esdhc1_ipg_clk);
  1030. DEFINE_CLOCK_FULL(esdhc2_ipg_clk, 1, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG2_OFFSET,
  1031. NULL, NULL, _clk_max_enable, _clk_max_disable, &ipg_clk, NULL);
  1032. DEFINE_CLOCK_MAX(esdhc2_clk, 1, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG3_OFFSET,
  1033. clk_esdhc2, &pll2_sw_clk, &esdhc2_ipg_clk);
  1034. DEFINE_CLOCK(mipi_esc_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG5_OFFSET, NULL, NULL, NULL, &pll2_sw_clk);
  1035. DEFINE_CLOCK(mipi_hsc2_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG4_OFFSET, NULL, NULL, &mipi_esc_clk, &pll2_sw_clk);
  1036. DEFINE_CLOCK(mipi_hsc1_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG3_OFFSET, NULL, NULL, &mipi_hsc2_clk, &pll2_sw_clk);
  1037. /* IPU */
  1038. DEFINE_CLOCK_FULL(ipu_clk, 0, MXC_CCM_CCGR5, MXC_CCM_CCGRx_CG5_OFFSET,
  1039. NULL, NULL, clk_ipu_enable, clk_ipu_disable, &ahb_clk, &ipu_sec_clk);
  1040. DEFINE_CLOCK_FULL(emi_fast_clk, 0, MXC_CCM_CCGR5, MXC_CCM_CCGRx_CG7_OFFSET,
  1041. NULL, NULL, _clk_ccgr_enable, _clk_ccgr_disable_inwait,
  1042. &ddr_clk, NULL);
  1043. DEFINE_CLOCK(ipu_di0_clk, 0, MXC_CCM_CCGR6, MXC_CCM_CCGRx_CG5_OFFSET,
  1044. NULL, NULL, &pll3_sw_clk, NULL);
  1045. DEFINE_CLOCK(ipu_di1_clk, 0, MXC_CCM_CCGR6, MXC_CCM_CCGRx_CG6_OFFSET,
  1046. NULL, NULL, &pll3_sw_clk, NULL);
  1047. #define _REGISTER_CLOCK(d, n, c) \
  1048. { \
  1049. .dev_id = d, \
  1050. .con_id = n, \
  1051. .clk = &c, \
  1052. },
  1053. static struct clk_lookup mx51_lookups[] = {
  1054. _REGISTER_CLOCK("imx-uart.0", NULL, uart1_clk)
  1055. _REGISTER_CLOCK("imx-uart.1", NULL, uart2_clk)
  1056. _REGISTER_CLOCK("imx-uart.2", NULL, uart3_clk)
  1057. _REGISTER_CLOCK(NULL, "gpt", gpt_clk)
  1058. _REGISTER_CLOCK("fec.0", NULL, fec_clk)
  1059. _REGISTER_CLOCK("imx-i2c.0", NULL, i2c1_clk)
  1060. _REGISTER_CLOCK("imx-i2c.1", NULL, i2c2_clk)
  1061. _REGISTER_CLOCK("imx-i2c.2", NULL, hsi2c_clk)
  1062. _REGISTER_CLOCK("mxc-ehci.0", "usb", usboh3_clk)
  1063. _REGISTER_CLOCK("mxc-ehci.0", "usb_ahb", usb_ahb_clk)
  1064. _REGISTER_CLOCK("mxc-ehci.0", "usb_phy1", usb_phy1_clk)
  1065. _REGISTER_CLOCK("mxc-ehci.1", "usb", usboh3_clk)
  1066. _REGISTER_CLOCK("mxc-ehci.1", "usb_ahb", usb_ahb_clk)
  1067. _REGISTER_CLOCK("mxc-ehci.2", "usb", usboh3_clk)
  1068. _REGISTER_CLOCK("mxc-ehci.2", "usb_ahb", usb_ahb_clk)
  1069. _REGISTER_CLOCK("fsl-usb2-udc", "usb", usboh3_clk)
  1070. _REGISTER_CLOCK("fsl-usb2-udc", "usb_ahb", ahb_clk)
  1071. _REGISTER_CLOCK("imx-keypad.0", NULL, kpp_clk)
  1072. _REGISTER_CLOCK("mxc_nand", NULL, nfc_clk)
  1073. _REGISTER_CLOCK("imx-ssi.0", NULL, ssi1_clk)
  1074. _REGISTER_CLOCK("imx-ssi.1", NULL, ssi2_clk)
  1075. _REGISTER_CLOCK("imx-ssi.2", NULL, ssi3_clk)
  1076. _REGISTER_CLOCK("imx-sdma", NULL, sdma_clk)
  1077. _REGISTER_CLOCK(NULL, "ckih", ckih_clk)
  1078. _REGISTER_CLOCK(NULL, "ckih2", ckih2_clk)
  1079. _REGISTER_CLOCK(NULL, "gpt_32k", gpt_32k_clk)
  1080. _REGISTER_CLOCK("imx51-ecspi.0", NULL, ecspi1_clk)
  1081. _REGISTER_CLOCK("imx51-ecspi.1", NULL, ecspi2_clk)
  1082. _REGISTER_CLOCK("imx51-cspi.0", NULL, cspi_clk)
  1083. _REGISTER_CLOCK("sdhci-esdhc-imx.0", NULL, esdhc1_clk)
  1084. _REGISTER_CLOCK("sdhci-esdhc-imx.1", NULL, esdhc2_clk)
  1085. _REGISTER_CLOCK(NULL, "cpu_clk", cpu_clk)
  1086. _REGISTER_CLOCK(NULL, "iim_clk", iim_clk)
  1087. _REGISTER_CLOCK("imx2-wdt.0", NULL, dummy_clk)
  1088. _REGISTER_CLOCK("imx2-wdt.1", NULL, dummy_clk)
  1089. _REGISTER_CLOCK(NULL, "mipi_hsp", mipi_hsp_clk)
  1090. _REGISTER_CLOCK("imx-ipuv3", NULL, ipu_clk)
  1091. _REGISTER_CLOCK("imx-ipuv3", "di0", ipu_di0_clk)
  1092. _REGISTER_CLOCK("imx-ipuv3", "di1", ipu_di1_clk)
  1093. };
  1094. static struct clk_lookup mx53_lookups[] = {
  1095. _REGISTER_CLOCK("imx-uart.0", NULL, uart1_clk)
  1096. _REGISTER_CLOCK("imx-uart.1", NULL, uart2_clk)
  1097. _REGISTER_CLOCK("imx-uart.2", NULL, uart3_clk)
  1098. _REGISTER_CLOCK(NULL, "gpt", gpt_clk)
  1099. _REGISTER_CLOCK("fec.0", NULL, fec_clk)
  1100. _REGISTER_CLOCK(NULL, "iim_clk", iim_clk)
  1101. };
  1102. static void clk_tree_init(void)
  1103. {
  1104. u32 reg;
  1105. ipg_perclk.set_parent(&ipg_perclk, &lp_apm_clk);
  1106. /*
  1107. * Initialise the IPG PER CLK dividers to 3. IPG_PER_CLK should be at
  1108. * 8MHz, its derived from lp_apm.
  1109. *
  1110. * FIXME: Verify if true for all boards
  1111. */
  1112. reg = __raw_readl(MXC_CCM_CBCDR);
  1113. reg &= ~MXC_CCM_CBCDR_PERCLK_PRED1_MASK;
  1114. reg &= ~MXC_CCM_CBCDR_PERCLK_PRED2_MASK;
  1115. reg &= ~MXC_CCM_CBCDR_PERCLK_PODF_MASK;
  1116. reg |= (2 << MXC_CCM_CBCDR_PERCLK_PRED1_OFFSET);
  1117. __raw_writel(reg, MXC_CCM_CBCDR);
  1118. }
  1119. int __init mx51_clocks_init(unsigned long ckil, unsigned long osc,
  1120. unsigned long ckih1, unsigned long ckih2)
  1121. {
  1122. int i;
  1123. external_low_reference = ckil;
  1124. external_high_reference = ckih1;
  1125. ckih2_reference = ckih2;
  1126. oscillator_reference = osc;
  1127. for (i = 0; i < ARRAY_SIZE(mx51_lookups); i++)
  1128. clkdev_add(&mx51_lookups[i]);
  1129. clk_tree_init();
  1130. clk_set_parent(&uart_root_clk, &pll3_sw_clk);
  1131. clk_enable(&cpu_clk);
  1132. clk_enable(&main_bus_clk);
  1133. clk_enable(&iim_clk);
  1134. mx51_revision();
  1135. clk_disable(&iim_clk);
  1136. /* move usb_phy_clk to 24MHz */
  1137. clk_set_parent(&usb_phy1_clk, &osc_clk);
  1138. /* set the usboh3_clk parent to pll2_sw_clk */
  1139. clk_set_parent(&usboh3_clk, &pll2_sw_clk);
  1140. /* Set SDHC parents to be PLL2 */
  1141. clk_set_parent(&esdhc1_clk, &pll2_sw_clk);
  1142. clk_set_parent(&esdhc2_clk, &pll2_sw_clk);
  1143. /* set SDHC root clock as 166.25MHZ*/
  1144. clk_set_rate(&esdhc1_clk, 166250000);
  1145. clk_set_rate(&esdhc2_clk, 166250000);
  1146. /* System timer */
  1147. mxc_timer_init(&gpt_clk, MX51_IO_ADDRESS(MX51_GPT1_BASE_ADDR),
  1148. MX51_MXC_INT_GPT);
  1149. return 0;
  1150. }
  1151. int __init mx53_clocks_init(unsigned long ckil, unsigned long osc,
  1152. unsigned long ckih1, unsigned long ckih2)
  1153. {
  1154. int i;
  1155. external_low_reference = ckil;
  1156. external_high_reference = ckih1;
  1157. ckih2_reference = ckih2;
  1158. oscillator_reference = osc;
  1159. for (i = 0; i < ARRAY_SIZE(mx53_lookups); i++)
  1160. clkdev_add(&mx53_lookups[i]);
  1161. clk_tree_init();
  1162. clk_enable(&cpu_clk);
  1163. clk_enable(&main_bus_clk);
  1164. clk_enable(&iim_clk);
  1165. mx53_revision();
  1166. clk_disable(&iim_clk);
  1167. /* System timer */
  1168. mxc_timer_init(&gpt_clk, MX53_IO_ADDRESS(MX53_GPT1_BASE_ADDR),
  1169. MX53_INT_GPT);
  1170. return 0;
  1171. }