devices-da8xx.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720
  1. /*
  2. * DA8XX/OMAP L1XX platform device data
  3. *
  4. * Copyright (c) 2007-2009, MontaVista Software, Inc. <source@mvista.com>
  5. * Derived from code that was:
  6. * Copyright (C) 2006 Komal Shah <komal_shah802003@yahoo.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/serial_8250.h>
  17. #include <mach/cputype.h>
  18. #include <mach/common.h>
  19. #include <mach/time.h>
  20. #include <mach/da8xx.h>
  21. #include <mach/cpuidle.h>
  22. #include "clock.h"
  23. #define DA8XX_TPCC_BASE 0x01c00000
  24. #define DA850_MMCSD1_BASE 0x01e1b000
  25. #define DA850_TPCC1_BASE 0x01e30000
  26. #define DA8XX_TPTC0_BASE 0x01c08000
  27. #define DA8XX_TPTC1_BASE 0x01c08400
  28. #define DA850_TPTC2_BASE 0x01e38000
  29. #define DA8XX_WDOG_BASE 0x01c21000 /* DA8XX_TIMER64P1_BASE */
  30. #define DA8XX_I2C0_BASE 0x01c22000
  31. #define DA8XX_RTC_BASE 0x01C23000
  32. #define DA8XX_EMAC_CPPI_PORT_BASE 0x01e20000
  33. #define DA8XX_EMAC_CPGMACSS_BASE 0x01e22000
  34. #define DA8XX_EMAC_CPGMAC_BASE 0x01e23000
  35. #define DA8XX_EMAC_MDIO_BASE 0x01e24000
  36. #define DA8XX_GPIO_BASE 0x01e26000
  37. #define DA8XX_I2C1_BASE 0x01e28000
  38. #define DA8XX_EMAC_CTRL_REG_OFFSET 0x3000
  39. #define DA8XX_EMAC_MOD_REG_OFFSET 0x2000
  40. #define DA8XX_EMAC_RAM_OFFSET 0x0000
  41. #define DA8XX_EMAC_CTRL_RAM_SIZE SZ_8K
  42. void __iomem *da8xx_syscfg0_base;
  43. void __iomem *da8xx_syscfg1_base;
  44. static struct plat_serial8250_port da8xx_serial_pdata[] = {
  45. {
  46. .mapbase = DA8XX_UART0_BASE,
  47. .irq = IRQ_DA8XX_UARTINT0,
  48. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  49. UPF_IOREMAP,
  50. .iotype = UPIO_MEM,
  51. .regshift = 2,
  52. },
  53. {
  54. .mapbase = DA8XX_UART1_BASE,
  55. .irq = IRQ_DA8XX_UARTINT1,
  56. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  57. UPF_IOREMAP,
  58. .iotype = UPIO_MEM,
  59. .regshift = 2,
  60. },
  61. {
  62. .mapbase = DA8XX_UART2_BASE,
  63. .irq = IRQ_DA8XX_UARTINT2,
  64. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  65. UPF_IOREMAP,
  66. .iotype = UPIO_MEM,
  67. .regshift = 2,
  68. },
  69. {
  70. .flags = 0,
  71. },
  72. };
  73. struct platform_device da8xx_serial_device = {
  74. .name = "serial8250",
  75. .id = PLAT8250_DEV_PLATFORM,
  76. .dev = {
  77. .platform_data = da8xx_serial_pdata,
  78. },
  79. };
  80. static const s8 da8xx_queue_tc_mapping[][2] = {
  81. /* {event queue no, TC no} */
  82. {0, 0},
  83. {1, 1},
  84. {-1, -1}
  85. };
  86. static const s8 da8xx_queue_priority_mapping[][2] = {
  87. /* {event queue no, Priority} */
  88. {0, 3},
  89. {1, 7},
  90. {-1, -1}
  91. };
  92. static const s8 da850_queue_tc_mapping[][2] = {
  93. /* {event queue no, TC no} */
  94. {0, 0},
  95. {-1, -1}
  96. };
  97. static const s8 da850_queue_priority_mapping[][2] = {
  98. /* {event queue no, Priority} */
  99. {0, 3},
  100. {-1, -1}
  101. };
  102. static struct edma_soc_info da830_edma_cc0_info = {
  103. .n_channel = 32,
  104. .n_region = 4,
  105. .n_slot = 128,
  106. .n_tc = 2,
  107. .n_cc = 1,
  108. .queue_tc_mapping = da8xx_queue_tc_mapping,
  109. .queue_priority_mapping = da8xx_queue_priority_mapping,
  110. };
  111. static struct edma_soc_info *da830_edma_info[EDMA_MAX_CC] = {
  112. &da830_edma_cc0_info,
  113. };
  114. static struct edma_soc_info da850_edma_cc_info[] = {
  115. {
  116. .n_channel = 32,
  117. .n_region = 4,
  118. .n_slot = 128,
  119. .n_tc = 2,
  120. .n_cc = 1,
  121. .queue_tc_mapping = da8xx_queue_tc_mapping,
  122. .queue_priority_mapping = da8xx_queue_priority_mapping,
  123. },
  124. {
  125. .n_channel = 32,
  126. .n_region = 4,
  127. .n_slot = 128,
  128. .n_tc = 1,
  129. .n_cc = 1,
  130. .queue_tc_mapping = da850_queue_tc_mapping,
  131. .queue_priority_mapping = da850_queue_priority_mapping,
  132. },
  133. };
  134. static struct edma_soc_info *da850_edma_info[EDMA_MAX_CC] = {
  135. &da850_edma_cc_info[0],
  136. &da850_edma_cc_info[1],
  137. };
  138. static struct resource da830_edma_resources[] = {
  139. {
  140. .name = "edma_cc0",
  141. .start = DA8XX_TPCC_BASE,
  142. .end = DA8XX_TPCC_BASE + SZ_32K - 1,
  143. .flags = IORESOURCE_MEM,
  144. },
  145. {
  146. .name = "edma_tc0",
  147. .start = DA8XX_TPTC0_BASE,
  148. .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
  149. .flags = IORESOURCE_MEM,
  150. },
  151. {
  152. .name = "edma_tc1",
  153. .start = DA8XX_TPTC1_BASE,
  154. .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
  155. .flags = IORESOURCE_MEM,
  156. },
  157. {
  158. .name = "edma0",
  159. .start = IRQ_DA8XX_CCINT0,
  160. .flags = IORESOURCE_IRQ,
  161. },
  162. {
  163. .name = "edma0_err",
  164. .start = IRQ_DA8XX_CCERRINT,
  165. .flags = IORESOURCE_IRQ,
  166. },
  167. };
  168. static struct resource da850_edma_resources[] = {
  169. {
  170. .name = "edma_cc0",
  171. .start = DA8XX_TPCC_BASE,
  172. .end = DA8XX_TPCC_BASE + SZ_32K - 1,
  173. .flags = IORESOURCE_MEM,
  174. },
  175. {
  176. .name = "edma_tc0",
  177. .start = DA8XX_TPTC0_BASE,
  178. .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
  179. .flags = IORESOURCE_MEM,
  180. },
  181. {
  182. .name = "edma_tc1",
  183. .start = DA8XX_TPTC1_BASE,
  184. .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
  185. .flags = IORESOURCE_MEM,
  186. },
  187. {
  188. .name = "edma_cc1",
  189. .start = DA850_TPCC1_BASE,
  190. .end = DA850_TPCC1_BASE + SZ_32K - 1,
  191. .flags = IORESOURCE_MEM,
  192. },
  193. {
  194. .name = "edma_tc2",
  195. .start = DA850_TPTC2_BASE,
  196. .end = DA850_TPTC2_BASE + SZ_1K - 1,
  197. .flags = IORESOURCE_MEM,
  198. },
  199. {
  200. .name = "edma0",
  201. .start = IRQ_DA8XX_CCINT0,
  202. .flags = IORESOURCE_IRQ,
  203. },
  204. {
  205. .name = "edma0_err",
  206. .start = IRQ_DA8XX_CCERRINT,
  207. .flags = IORESOURCE_IRQ,
  208. },
  209. {
  210. .name = "edma1",
  211. .start = IRQ_DA850_CCINT1,
  212. .flags = IORESOURCE_IRQ,
  213. },
  214. {
  215. .name = "edma1_err",
  216. .start = IRQ_DA850_CCERRINT1,
  217. .flags = IORESOURCE_IRQ,
  218. },
  219. };
  220. static struct platform_device da830_edma_device = {
  221. .name = "edma",
  222. .id = -1,
  223. .dev = {
  224. .platform_data = da830_edma_info,
  225. },
  226. .num_resources = ARRAY_SIZE(da830_edma_resources),
  227. .resource = da830_edma_resources,
  228. };
  229. static struct platform_device da850_edma_device = {
  230. .name = "edma",
  231. .id = -1,
  232. .dev = {
  233. .platform_data = da850_edma_info,
  234. },
  235. .num_resources = ARRAY_SIZE(da850_edma_resources),
  236. .resource = da850_edma_resources,
  237. };
  238. int __init da830_register_edma(struct edma_rsv_info *rsv)
  239. {
  240. da830_edma_cc0_info.rsv = rsv;
  241. return platform_device_register(&da830_edma_device);
  242. }
  243. int __init da850_register_edma(struct edma_rsv_info *rsv[2])
  244. {
  245. if (rsv) {
  246. da850_edma_cc_info[0].rsv = rsv[0];
  247. da850_edma_cc_info[1].rsv = rsv[1];
  248. }
  249. return platform_device_register(&da850_edma_device);
  250. }
  251. static struct resource da8xx_i2c_resources0[] = {
  252. {
  253. .start = DA8XX_I2C0_BASE,
  254. .end = DA8XX_I2C0_BASE + SZ_4K - 1,
  255. .flags = IORESOURCE_MEM,
  256. },
  257. {
  258. .start = IRQ_DA8XX_I2CINT0,
  259. .end = IRQ_DA8XX_I2CINT0,
  260. .flags = IORESOURCE_IRQ,
  261. },
  262. };
  263. static struct platform_device da8xx_i2c_device0 = {
  264. .name = "i2c_davinci",
  265. .id = 1,
  266. .num_resources = ARRAY_SIZE(da8xx_i2c_resources0),
  267. .resource = da8xx_i2c_resources0,
  268. };
  269. static struct resource da8xx_i2c_resources1[] = {
  270. {
  271. .start = DA8XX_I2C1_BASE,
  272. .end = DA8XX_I2C1_BASE + SZ_4K - 1,
  273. .flags = IORESOURCE_MEM,
  274. },
  275. {
  276. .start = IRQ_DA8XX_I2CINT1,
  277. .end = IRQ_DA8XX_I2CINT1,
  278. .flags = IORESOURCE_IRQ,
  279. },
  280. };
  281. static struct platform_device da8xx_i2c_device1 = {
  282. .name = "i2c_davinci",
  283. .id = 2,
  284. .num_resources = ARRAY_SIZE(da8xx_i2c_resources1),
  285. .resource = da8xx_i2c_resources1,
  286. };
  287. int __init da8xx_register_i2c(int instance,
  288. struct davinci_i2c_platform_data *pdata)
  289. {
  290. struct platform_device *pdev;
  291. if (instance == 0)
  292. pdev = &da8xx_i2c_device0;
  293. else if (instance == 1)
  294. pdev = &da8xx_i2c_device1;
  295. else
  296. return -EINVAL;
  297. pdev->dev.platform_data = pdata;
  298. return platform_device_register(pdev);
  299. }
  300. static struct resource da8xx_watchdog_resources[] = {
  301. {
  302. .start = DA8XX_WDOG_BASE,
  303. .end = DA8XX_WDOG_BASE + SZ_4K - 1,
  304. .flags = IORESOURCE_MEM,
  305. },
  306. };
  307. struct platform_device da8xx_wdt_device = {
  308. .name = "watchdog",
  309. .id = -1,
  310. .num_resources = ARRAY_SIZE(da8xx_watchdog_resources),
  311. .resource = da8xx_watchdog_resources,
  312. };
  313. int __init da8xx_register_watchdog(void)
  314. {
  315. return platform_device_register(&da8xx_wdt_device);
  316. }
  317. static struct resource da8xx_emac_resources[] = {
  318. {
  319. .start = DA8XX_EMAC_CPPI_PORT_BASE,
  320. .end = DA8XX_EMAC_CPPI_PORT_BASE + SZ_16K - 1,
  321. .flags = IORESOURCE_MEM,
  322. },
  323. {
  324. .start = IRQ_DA8XX_C0_RX_THRESH_PULSE,
  325. .end = IRQ_DA8XX_C0_RX_THRESH_PULSE,
  326. .flags = IORESOURCE_IRQ,
  327. },
  328. {
  329. .start = IRQ_DA8XX_C0_RX_PULSE,
  330. .end = IRQ_DA8XX_C0_RX_PULSE,
  331. .flags = IORESOURCE_IRQ,
  332. },
  333. {
  334. .start = IRQ_DA8XX_C0_TX_PULSE,
  335. .end = IRQ_DA8XX_C0_TX_PULSE,
  336. .flags = IORESOURCE_IRQ,
  337. },
  338. {
  339. .start = IRQ_DA8XX_C0_MISC_PULSE,
  340. .end = IRQ_DA8XX_C0_MISC_PULSE,
  341. .flags = IORESOURCE_IRQ,
  342. },
  343. };
  344. struct emac_platform_data da8xx_emac_pdata = {
  345. .ctrl_reg_offset = DA8XX_EMAC_CTRL_REG_OFFSET,
  346. .ctrl_mod_reg_offset = DA8XX_EMAC_MOD_REG_OFFSET,
  347. .ctrl_ram_offset = DA8XX_EMAC_RAM_OFFSET,
  348. .ctrl_ram_size = DA8XX_EMAC_CTRL_RAM_SIZE,
  349. .version = EMAC_VERSION_2,
  350. };
  351. static struct platform_device da8xx_emac_device = {
  352. .name = "davinci_emac",
  353. .id = 1,
  354. .dev = {
  355. .platform_data = &da8xx_emac_pdata,
  356. },
  357. .num_resources = ARRAY_SIZE(da8xx_emac_resources),
  358. .resource = da8xx_emac_resources,
  359. };
  360. static struct resource da8xx_mdio_resources[] = {
  361. {
  362. .start = DA8XX_EMAC_MDIO_BASE,
  363. .end = DA8XX_EMAC_MDIO_BASE + SZ_4K - 1,
  364. .flags = IORESOURCE_MEM,
  365. },
  366. };
  367. static struct platform_device da8xx_mdio_device = {
  368. .name = "davinci_mdio",
  369. .id = 0,
  370. .num_resources = ARRAY_SIZE(da8xx_mdio_resources),
  371. .resource = da8xx_mdio_resources,
  372. };
  373. int __init da8xx_register_emac(void)
  374. {
  375. int ret;
  376. ret = platform_device_register(&da8xx_mdio_device);
  377. if (ret < 0)
  378. return ret;
  379. ret = platform_device_register(&da8xx_emac_device);
  380. if (ret < 0)
  381. return ret;
  382. ret = clk_add_alias(NULL, dev_name(&da8xx_mdio_device.dev),
  383. NULL, &da8xx_emac_device.dev);
  384. return ret;
  385. }
  386. static struct resource da830_mcasp1_resources[] = {
  387. {
  388. .name = "mcasp1",
  389. .start = DAVINCI_DA830_MCASP1_REG_BASE,
  390. .end = DAVINCI_DA830_MCASP1_REG_BASE + (SZ_1K * 12) - 1,
  391. .flags = IORESOURCE_MEM,
  392. },
  393. /* TX event */
  394. {
  395. .start = DAVINCI_DA830_DMA_MCASP1_AXEVT,
  396. .end = DAVINCI_DA830_DMA_MCASP1_AXEVT,
  397. .flags = IORESOURCE_DMA,
  398. },
  399. /* RX event */
  400. {
  401. .start = DAVINCI_DA830_DMA_MCASP1_AREVT,
  402. .end = DAVINCI_DA830_DMA_MCASP1_AREVT,
  403. .flags = IORESOURCE_DMA,
  404. },
  405. };
  406. static struct platform_device da830_mcasp1_device = {
  407. .name = "davinci-mcasp",
  408. .id = 1,
  409. .num_resources = ARRAY_SIZE(da830_mcasp1_resources),
  410. .resource = da830_mcasp1_resources,
  411. };
  412. static struct resource da850_mcasp_resources[] = {
  413. {
  414. .name = "mcasp",
  415. .start = DAVINCI_DA8XX_MCASP0_REG_BASE,
  416. .end = DAVINCI_DA8XX_MCASP0_REG_BASE + (SZ_1K * 12) - 1,
  417. .flags = IORESOURCE_MEM,
  418. },
  419. /* TX event */
  420. {
  421. .start = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
  422. .end = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
  423. .flags = IORESOURCE_DMA,
  424. },
  425. /* RX event */
  426. {
  427. .start = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
  428. .end = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
  429. .flags = IORESOURCE_DMA,
  430. },
  431. };
  432. static struct platform_device da850_mcasp_device = {
  433. .name = "davinci-mcasp",
  434. .id = 0,
  435. .num_resources = ARRAY_SIZE(da850_mcasp_resources),
  436. .resource = da850_mcasp_resources,
  437. };
  438. void __init da8xx_register_mcasp(int id, struct snd_platform_data *pdata)
  439. {
  440. /* DA830/OMAP-L137 has 3 instances of McASP */
  441. if (cpu_is_davinci_da830() && id == 1) {
  442. da830_mcasp1_device.dev.platform_data = pdata;
  443. platform_device_register(&da830_mcasp1_device);
  444. } else if (cpu_is_davinci_da850()) {
  445. da850_mcasp_device.dev.platform_data = pdata;
  446. platform_device_register(&da850_mcasp_device);
  447. }
  448. }
  449. static const struct display_panel disp_panel = {
  450. QVGA,
  451. 16,
  452. 16,
  453. COLOR_ACTIVE,
  454. };
  455. static struct lcd_ctrl_config lcd_cfg = {
  456. &disp_panel,
  457. .ac_bias = 255,
  458. .ac_bias_intrpt = 0,
  459. .dma_burst_sz = 16,
  460. .bpp = 16,
  461. .fdd = 255,
  462. .tft_alt_mode = 0,
  463. .stn_565_mode = 0,
  464. .mono_8bit_mode = 0,
  465. .invert_line_clock = 1,
  466. .invert_frm_clock = 1,
  467. .sync_edge = 0,
  468. .sync_ctrl = 1,
  469. .raster_order = 0,
  470. };
  471. struct da8xx_lcdc_platform_data sharp_lcd035q3dg01_pdata = {
  472. .manu_name = "sharp",
  473. .controller_data = &lcd_cfg,
  474. .type = "Sharp_LCD035Q3DG01",
  475. };
  476. struct da8xx_lcdc_platform_data sharp_lk043t1dg01_pdata = {
  477. .manu_name = "sharp",
  478. .controller_data = &lcd_cfg,
  479. .type = "Sharp_LK043T1DG01",
  480. };
  481. static struct resource da8xx_lcdc_resources[] = {
  482. [0] = { /* registers */
  483. .start = DA8XX_LCD_CNTRL_BASE,
  484. .end = DA8XX_LCD_CNTRL_BASE + SZ_4K - 1,
  485. .flags = IORESOURCE_MEM,
  486. },
  487. [1] = { /* interrupt */
  488. .start = IRQ_DA8XX_LCDINT,
  489. .end = IRQ_DA8XX_LCDINT,
  490. .flags = IORESOURCE_IRQ,
  491. },
  492. };
  493. static struct platform_device da8xx_lcdc_device = {
  494. .name = "da8xx_lcdc",
  495. .id = 0,
  496. .num_resources = ARRAY_SIZE(da8xx_lcdc_resources),
  497. .resource = da8xx_lcdc_resources,
  498. };
  499. int __init da8xx_register_lcdc(struct da8xx_lcdc_platform_data *pdata)
  500. {
  501. da8xx_lcdc_device.dev.platform_data = pdata;
  502. return platform_device_register(&da8xx_lcdc_device);
  503. }
  504. static struct resource da8xx_mmcsd0_resources[] = {
  505. { /* registers */
  506. .start = DA8XX_MMCSD0_BASE,
  507. .end = DA8XX_MMCSD0_BASE + SZ_4K - 1,
  508. .flags = IORESOURCE_MEM,
  509. },
  510. { /* interrupt */
  511. .start = IRQ_DA8XX_MMCSDINT0,
  512. .end = IRQ_DA8XX_MMCSDINT0,
  513. .flags = IORESOURCE_IRQ,
  514. },
  515. { /* DMA RX */
  516. .start = EDMA_CTLR_CHAN(0, 16),
  517. .end = EDMA_CTLR_CHAN(0, 16),
  518. .flags = IORESOURCE_DMA,
  519. },
  520. { /* DMA TX */
  521. .start = EDMA_CTLR_CHAN(0, 17),
  522. .end = EDMA_CTLR_CHAN(0, 17),
  523. .flags = IORESOURCE_DMA,
  524. },
  525. };
  526. static struct platform_device da8xx_mmcsd0_device = {
  527. .name = "davinci_mmc",
  528. .id = 0,
  529. .num_resources = ARRAY_SIZE(da8xx_mmcsd0_resources),
  530. .resource = da8xx_mmcsd0_resources,
  531. };
  532. int __init da8xx_register_mmcsd0(struct davinci_mmc_config *config)
  533. {
  534. da8xx_mmcsd0_device.dev.platform_data = config;
  535. return platform_device_register(&da8xx_mmcsd0_device);
  536. }
  537. #ifdef CONFIG_ARCH_DAVINCI_DA850
  538. static struct resource da850_mmcsd1_resources[] = {
  539. { /* registers */
  540. .start = DA850_MMCSD1_BASE,
  541. .end = DA850_MMCSD1_BASE + SZ_4K - 1,
  542. .flags = IORESOURCE_MEM,
  543. },
  544. { /* interrupt */
  545. .start = IRQ_DA850_MMCSDINT0_1,
  546. .end = IRQ_DA850_MMCSDINT0_1,
  547. .flags = IORESOURCE_IRQ,
  548. },
  549. { /* DMA RX */
  550. .start = EDMA_CTLR_CHAN(1, 28),
  551. .end = EDMA_CTLR_CHAN(1, 28),
  552. .flags = IORESOURCE_DMA,
  553. },
  554. { /* DMA TX */
  555. .start = EDMA_CTLR_CHAN(1, 29),
  556. .end = EDMA_CTLR_CHAN(1, 29),
  557. .flags = IORESOURCE_DMA,
  558. },
  559. };
  560. static struct platform_device da850_mmcsd1_device = {
  561. .name = "davinci_mmc",
  562. .id = 1,
  563. .num_resources = ARRAY_SIZE(da850_mmcsd1_resources),
  564. .resource = da850_mmcsd1_resources,
  565. };
  566. int __init da850_register_mmcsd1(struct davinci_mmc_config *config)
  567. {
  568. da850_mmcsd1_device.dev.platform_data = config;
  569. return platform_device_register(&da850_mmcsd1_device);
  570. }
  571. #endif
  572. static struct resource da8xx_rtc_resources[] = {
  573. {
  574. .start = DA8XX_RTC_BASE,
  575. .end = DA8XX_RTC_BASE + SZ_4K - 1,
  576. .flags = IORESOURCE_MEM,
  577. },
  578. { /* timer irq */
  579. .start = IRQ_DA8XX_RTC,
  580. .end = IRQ_DA8XX_RTC,
  581. .flags = IORESOURCE_IRQ,
  582. },
  583. { /* alarm irq */
  584. .start = IRQ_DA8XX_RTC,
  585. .end = IRQ_DA8XX_RTC,
  586. .flags = IORESOURCE_IRQ,
  587. },
  588. };
  589. static struct platform_device da8xx_rtc_device = {
  590. .name = "omap_rtc",
  591. .id = -1,
  592. .num_resources = ARRAY_SIZE(da8xx_rtc_resources),
  593. .resource = da8xx_rtc_resources,
  594. };
  595. int da8xx_register_rtc(void)
  596. {
  597. int ret;
  598. void __iomem *base;
  599. base = ioremap(DA8XX_RTC_BASE, SZ_4K);
  600. if (WARN_ON(!base))
  601. return -ENOMEM;
  602. /* Unlock the rtc's registers */
  603. __raw_writel(0x83e70b13, base + 0x6c);
  604. __raw_writel(0x95a4f1e0, base + 0x70);
  605. iounmap(base);
  606. ret = platform_device_register(&da8xx_rtc_device);
  607. if (!ret)
  608. /* Atleast on DA850, RTC is a wakeup source */
  609. device_init_wakeup(&da8xx_rtc_device.dev, true);
  610. return ret;
  611. }
  612. static void __iomem *da8xx_ddr2_ctlr_base;
  613. void __iomem * __init da8xx_get_mem_ctlr(void)
  614. {
  615. if (da8xx_ddr2_ctlr_base)
  616. return da8xx_ddr2_ctlr_base;
  617. da8xx_ddr2_ctlr_base = ioremap(DA8XX_DDR2_CTL_BASE, SZ_32K);
  618. if (!da8xx_ddr2_ctlr_base)
  619. pr_warning("%s: Unable to map DDR2 controller", __func__);
  620. return da8xx_ddr2_ctlr_base;
  621. }
  622. static struct resource da8xx_cpuidle_resources[] = {
  623. {
  624. .start = DA8XX_DDR2_CTL_BASE,
  625. .end = DA8XX_DDR2_CTL_BASE + SZ_32K - 1,
  626. .flags = IORESOURCE_MEM,
  627. },
  628. };
  629. /* DA8XX devices support DDR2 power down */
  630. static struct davinci_cpuidle_config da8xx_cpuidle_pdata = {
  631. .ddr2_pdown = 1,
  632. };
  633. static struct platform_device da8xx_cpuidle_device = {
  634. .name = "cpuidle-davinci",
  635. .num_resources = ARRAY_SIZE(da8xx_cpuidle_resources),
  636. .resource = da8xx_cpuidle_resources,
  637. .dev = {
  638. .platform_data = &da8xx_cpuidle_pdata,
  639. },
  640. };
  641. int __init da8xx_register_cpuidle(void)
  642. {
  643. da8xx_cpuidle_pdata.ddr2_ctlr_base = da8xx_get_mem_ctlr();
  644. return platform_device_register(&da8xx_cpuidle_device);
  645. }